pci.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355
  1. #ifndef DRIVERS_PCI_H
  2. #define DRIVERS_PCI_H
  3. #define PCI_CFG_SPACE_SIZE 256
  4. #define PCI_CFG_SPACE_EXP_SIZE 4096
  5. #define PCI_FIND_CAP_TTL 48
  6. extern const unsigned char pcie_link_speed[];
  7. bool pcie_cap_has_lnkctl(const struct pci_dev *dev);
  8. /* Functions internal to the PCI core code */
  9. int pci_create_sysfs_dev_files(struct pci_dev *pdev);
  10. void pci_remove_sysfs_dev_files(struct pci_dev *pdev);
  11. #if !defined(CONFIG_DMI) && !defined(CONFIG_ACPI)
  12. static inline void pci_create_firmware_label_files(struct pci_dev *pdev)
  13. { return; }
  14. static inline void pci_remove_firmware_label_files(struct pci_dev *pdev)
  15. { return; }
  16. #else
  17. void pci_create_firmware_label_files(struct pci_dev *pdev);
  18. void pci_remove_firmware_label_files(struct pci_dev *pdev);
  19. #endif
  20. void pci_cleanup_rom(struct pci_dev *dev);
  21. #ifdef HAVE_PCI_MMAP
  22. enum pci_mmap_api {
  23. PCI_MMAP_SYSFS, /* mmap on /sys/bus/pci/devices/<BDF>/resource<N> */
  24. PCI_MMAP_PROCFS /* mmap on /proc/bus/pci/<BDF> */
  25. };
  26. int pci_mmap_fits(struct pci_dev *pdev, int resno, struct vm_area_struct *vmai,
  27. enum pci_mmap_api mmap_api);
  28. #endif
  29. int pci_probe_reset_function(struct pci_dev *dev);
  30. /**
  31. * struct pci_platform_pm_ops - Firmware PM callbacks
  32. *
  33. * @is_manageable: returns 'true' if given device is power manageable by the
  34. * platform firmware
  35. *
  36. * @set_state: invokes the platform firmware to set the device's power state
  37. *
  38. * @get_state: queries the platform firmware for a device's current power state
  39. *
  40. * @choose_state: returns PCI power state of given device preferred by the
  41. * platform; to be used during system-wide transitions from a
  42. * sleeping state to the working state and vice versa
  43. *
  44. * @sleep_wake: enables/disables the system wake up capability of given device
  45. *
  46. * @run_wake: enables/disables the platform to generate run-time wake-up events
  47. * for given device (the device's wake-up capability has to be
  48. * enabled by @sleep_wake for this feature to work)
  49. *
  50. * @need_resume: returns 'true' if the given device (which is currently
  51. * suspended) needs to be resumed to be configured for system
  52. * wakeup.
  53. *
  54. * If given platform is generally capable of power managing PCI devices, all of
  55. * these callbacks are mandatory.
  56. */
  57. struct pci_platform_pm_ops {
  58. bool (*is_manageable)(struct pci_dev *dev);
  59. int (*set_state)(struct pci_dev *dev, pci_power_t state);
  60. pci_power_t (*get_state)(struct pci_dev *dev);
  61. pci_power_t (*choose_state)(struct pci_dev *dev);
  62. int (*sleep_wake)(struct pci_dev *dev, bool enable);
  63. int (*run_wake)(struct pci_dev *dev, bool enable);
  64. bool (*need_resume)(struct pci_dev *dev);
  65. };
  66. int pci_set_platform_pm(const struct pci_platform_pm_ops *ops);
  67. void pci_update_current_state(struct pci_dev *dev, pci_power_t state);
  68. void pci_power_up(struct pci_dev *dev);
  69. void pci_disable_enabled_device(struct pci_dev *dev);
  70. int pci_finish_runtime_suspend(struct pci_dev *dev);
  71. int __pci_pme_wakeup(struct pci_dev *dev, void *ign);
  72. bool pci_dev_keep_suspended(struct pci_dev *dev);
  73. void pci_dev_complete_resume(struct pci_dev *pci_dev);
  74. void pci_config_pm_runtime_get(struct pci_dev *dev);
  75. void pci_config_pm_runtime_put(struct pci_dev *dev);
  76. void pci_pm_init(struct pci_dev *dev);
  77. void pci_ea_init(struct pci_dev *dev);
  78. void pci_allocate_cap_save_buffers(struct pci_dev *dev);
  79. void pci_free_cap_save_buffers(struct pci_dev *dev);
  80. void pci_bridge_d3_device_changed(struct pci_dev *dev);
  81. void pci_bridge_d3_device_removed(struct pci_dev *dev);
  82. static inline void pci_wakeup_event(struct pci_dev *dev)
  83. {
  84. /* Wait 100 ms before the system can be put into a sleep state. */
  85. pm_wakeup_event(&dev->dev, 100);
  86. }
  87. static inline bool pci_has_subordinate(struct pci_dev *pci_dev)
  88. {
  89. return !!(pci_dev->subordinate);
  90. }
  91. static inline bool pci_power_manageable(struct pci_dev *pci_dev)
  92. {
  93. /*
  94. * Currently we allow normal PCI devices and PCI bridges transition
  95. * into D3 if their bridge_d3 is set.
  96. */
  97. return !pci_has_subordinate(pci_dev) || pci_dev->bridge_d3;
  98. }
  99. struct pci_vpd_ops {
  100. ssize_t (*read)(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
  101. ssize_t (*write)(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
  102. int (*set_size)(struct pci_dev *dev, size_t len);
  103. };
  104. struct pci_vpd {
  105. const struct pci_vpd_ops *ops;
  106. struct bin_attribute *attr; /* descriptor for sysfs VPD entry */
  107. struct mutex lock;
  108. unsigned int len;
  109. u16 flag;
  110. u8 cap;
  111. u8 busy:1;
  112. u8 valid:1;
  113. };
  114. int pci_vpd_init(struct pci_dev *dev);
  115. void pci_vpd_release(struct pci_dev *dev);
  116. /* PCI /proc functions */
  117. #ifdef CONFIG_PROC_FS
  118. int pci_proc_attach_device(struct pci_dev *dev);
  119. int pci_proc_detach_device(struct pci_dev *dev);
  120. int pci_proc_detach_bus(struct pci_bus *bus);
  121. #else
  122. static inline int pci_proc_attach_device(struct pci_dev *dev) { return 0; }
  123. static inline int pci_proc_detach_device(struct pci_dev *dev) { return 0; }
  124. static inline int pci_proc_detach_bus(struct pci_bus *bus) { return 0; }
  125. #endif
  126. /* Functions for PCI Hotplug drivers to use */
  127. int pci_hp_add_bridge(struct pci_dev *dev);
  128. #ifdef HAVE_PCI_LEGACY
  129. void pci_create_legacy_files(struct pci_bus *bus);
  130. void pci_remove_legacy_files(struct pci_bus *bus);
  131. #else
  132. static inline void pci_create_legacy_files(struct pci_bus *bus) { return; }
  133. static inline void pci_remove_legacy_files(struct pci_bus *bus) { return; }
  134. #endif
  135. /* Lock for read/write access to pci device and bus lists */
  136. extern struct rw_semaphore pci_bus_sem;
  137. extern raw_spinlock_t pci_lock;
  138. extern unsigned int pci_pm_d3_delay;
  139. #ifdef CONFIG_PCI_MSI
  140. void pci_no_msi(void);
  141. #else
  142. static inline void pci_no_msi(void) { }
  143. #endif
  144. static inline void pci_msi_set_enable(struct pci_dev *dev, int enable)
  145. {
  146. u16 control;
  147. pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
  148. control &= ~PCI_MSI_FLAGS_ENABLE;
  149. if (enable)
  150. control |= PCI_MSI_FLAGS_ENABLE;
  151. pci_write_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, control);
  152. }
  153. static inline void pci_msix_clear_and_set_ctrl(struct pci_dev *dev, u16 clear, u16 set)
  154. {
  155. u16 ctrl;
  156. pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &ctrl);
  157. ctrl &= ~clear;
  158. ctrl |= set;
  159. pci_write_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, ctrl);
  160. }
  161. void pci_realloc_get_opt(char *);
  162. static inline int pci_no_d1d2(struct pci_dev *dev)
  163. {
  164. unsigned int parent_dstates = 0;
  165. if (dev->bus->self)
  166. parent_dstates = dev->bus->self->no_d1d2;
  167. return (dev->no_d1d2 || parent_dstates);
  168. }
  169. extern const struct attribute_group *pci_dev_groups[];
  170. extern const struct attribute_group *pcibus_groups[];
  171. extern struct device_type pci_dev_type;
  172. extern const struct attribute_group *pci_bus_groups[];
  173. /**
  174. * pci_match_one_device - Tell if a PCI device structure has a matching
  175. * PCI device id structure
  176. * @id: single PCI device id structure to match
  177. * @dev: the PCI device structure to match against
  178. *
  179. * Returns the matching pci_device_id structure or %NULL if there is no match.
  180. */
  181. static inline const struct pci_device_id *
  182. pci_match_one_device(const struct pci_device_id *id, const struct pci_dev *dev)
  183. {
  184. if ((id->vendor == PCI_ANY_ID || id->vendor == dev->vendor) &&
  185. (id->device == PCI_ANY_ID || id->device == dev->device) &&
  186. (id->subvendor == PCI_ANY_ID || id->subvendor == dev->subsystem_vendor) &&
  187. (id->subdevice == PCI_ANY_ID || id->subdevice == dev->subsystem_device) &&
  188. !((id->class ^ dev->class) & id->class_mask))
  189. return id;
  190. return NULL;
  191. }
  192. /* PCI slot sysfs helper code */
  193. #define to_pci_slot(s) container_of(s, struct pci_slot, kobj)
  194. extern struct kset *pci_slots_kset;
  195. struct pci_slot_attribute {
  196. struct attribute attr;
  197. ssize_t (*show)(struct pci_slot *, char *);
  198. ssize_t (*store)(struct pci_slot *, const char *, size_t);
  199. };
  200. #define to_pci_slot_attr(s) container_of(s, struct pci_slot_attribute, attr)
  201. enum pci_bar_type {
  202. pci_bar_unknown, /* Standard PCI BAR probe */
  203. pci_bar_io, /* An io port BAR */
  204. pci_bar_mem32, /* A 32-bit memory BAR */
  205. pci_bar_mem64, /* A 64-bit memory BAR */
  206. };
  207. bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *pl,
  208. int crs_timeout);
  209. int pci_setup_device(struct pci_dev *dev);
  210. int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
  211. struct resource *res, unsigned int reg);
  212. void pci_configure_ari(struct pci_dev *dev);
  213. void __pci_bus_size_bridges(struct pci_bus *bus,
  214. struct list_head *realloc_head);
  215. void __pci_bus_assign_resources(const struct pci_bus *bus,
  216. struct list_head *realloc_head,
  217. struct list_head *fail_head);
  218. bool pci_bus_clip_resource(struct pci_dev *dev, int idx);
  219. void pci_reassigndev_resource_alignment(struct pci_dev *dev);
  220. void pci_disable_bridge_window(struct pci_dev *dev);
  221. /* Single Root I/O Virtualization */
  222. struct pci_sriov {
  223. int pos; /* capability position */
  224. int nres; /* number of resources */
  225. u32 cap; /* SR-IOV Capabilities */
  226. u16 ctrl; /* SR-IOV Control */
  227. u16 total_VFs; /* total VFs associated with the PF */
  228. u16 initial_VFs; /* initial VFs associated with the PF */
  229. u16 num_VFs; /* number of VFs available */
  230. u16 offset; /* first VF Routing ID offset */
  231. u16 stride; /* following VF stride */
  232. u32 pgsz; /* page size for BAR alignment */
  233. u8 link; /* Function Dependency Link */
  234. u8 max_VF_buses; /* max buses consumed by VFs */
  235. u16 driver_max_VFs; /* max num VFs driver supports */
  236. struct pci_dev *dev; /* lowest numbered PF */
  237. struct pci_dev *self; /* this PF */
  238. struct mutex lock; /* lock for VF bus */
  239. resource_size_t barsz[PCI_SRIOV_NUM_BARS]; /* VF BAR size */
  240. };
  241. #ifdef CONFIG_PCI_ATS
  242. void pci_restore_ats_state(struct pci_dev *dev);
  243. #else
  244. static inline void pci_restore_ats_state(struct pci_dev *dev)
  245. {
  246. }
  247. #endif /* CONFIG_PCI_ATS */
  248. #ifdef CONFIG_PCI_IOV
  249. int pci_iov_init(struct pci_dev *dev);
  250. void pci_iov_release(struct pci_dev *dev);
  251. void pci_iov_update_resource(struct pci_dev *dev, int resno);
  252. resource_size_t pci_sriov_resource_alignment(struct pci_dev *dev, int resno);
  253. void pci_restore_iov_state(struct pci_dev *dev);
  254. int pci_iov_bus_range(struct pci_bus *bus);
  255. #else
  256. static inline int pci_iov_init(struct pci_dev *dev)
  257. {
  258. return -ENODEV;
  259. }
  260. static inline void pci_iov_release(struct pci_dev *dev)
  261. {
  262. }
  263. static inline void pci_restore_iov_state(struct pci_dev *dev)
  264. {
  265. }
  266. static inline int pci_iov_bus_range(struct pci_bus *bus)
  267. {
  268. return 0;
  269. }
  270. #endif /* CONFIG_PCI_IOV */
  271. unsigned long pci_cardbus_resource_alignment(struct resource *);
  272. static inline resource_size_t pci_resource_alignment(struct pci_dev *dev,
  273. struct resource *res)
  274. {
  275. #ifdef CONFIG_PCI_IOV
  276. int resno = res - dev->resource;
  277. if (resno >= PCI_IOV_RESOURCES && resno <= PCI_IOV_RESOURCE_END)
  278. return pci_sriov_resource_alignment(dev, resno);
  279. #endif
  280. if (dev->class >> 8 == PCI_CLASS_BRIDGE_CARDBUS)
  281. return pci_cardbus_resource_alignment(res);
  282. return resource_alignment(res);
  283. }
  284. void pci_enable_acs(struct pci_dev *dev);
  285. #ifdef CONFIG_PCIE_PTM
  286. void pci_ptm_init(struct pci_dev *dev);
  287. #else
  288. static inline void pci_ptm_init(struct pci_dev *dev) { }
  289. #endif
  290. struct pci_dev_reset_methods {
  291. u16 vendor;
  292. u16 device;
  293. int (*reset)(struct pci_dev *dev, int probe);
  294. };
  295. #ifdef CONFIG_PCI_QUIRKS
  296. int pci_dev_specific_reset(struct pci_dev *dev, int probe);
  297. #else
  298. static inline int pci_dev_specific_reset(struct pci_dev *dev, int probe)
  299. {
  300. return -ENOTTY;
  301. }
  302. #endif
  303. #endif /* DRIVERS_PCI_H */