pci-layerscape.c 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279
  1. /*
  2. * PCIe host controller driver for Freescale Layerscape SoCs
  3. *
  4. * Copyright (C) 2014 Freescale Semiconductor.
  5. *
  6. * Author: Minghuan Lian <Minghuan.Lian@freescale.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/interrupt.h>
  14. #include <linux/init.h>
  15. #include <linux/of_pci.h>
  16. #include <linux/of_platform.h>
  17. #include <linux/of_irq.h>
  18. #include <linux/of_address.h>
  19. #include <linux/pci.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/resource.h>
  22. #include <linux/mfd/syscon.h>
  23. #include <linux/regmap.h>
  24. #include "pcie-designware.h"
  25. /* PEX1/2 Misc Ports Status Register */
  26. #define SCFG_PEXMSCPORTSR(pex_idx) (0x94 + (pex_idx) * 4)
  27. #define LTSSM_STATE_SHIFT 20
  28. #define LTSSM_STATE_MASK 0x3f
  29. #define LTSSM_PCIE_L0 0x11 /* L0 state */
  30. /* PEX Internal Configuration Registers */
  31. #define PCIE_STRFMR1 0x71c /* Symbol Timer & Filter Mask Register1 */
  32. #define PCIE_DBI_RO_WR_EN 0x8bc /* DBI Read-Only Write Enable Register */
  33. /* PEX LUT registers */
  34. #define PCIE_LUT_DBG 0x7FC /* PEX LUT Debug Register */
  35. struct ls_pcie_drvdata {
  36. u32 lut_offset;
  37. u32 ltssm_shift;
  38. struct pcie_host_ops *ops;
  39. };
  40. struct ls_pcie {
  41. struct pcie_port pp; /* pp.dbi_base is DT regs */
  42. void __iomem *lut;
  43. struct regmap *scfg;
  44. const struct ls_pcie_drvdata *drvdata;
  45. int index;
  46. };
  47. #define to_ls_pcie(x) container_of(x, struct ls_pcie, pp)
  48. static bool ls_pcie_is_bridge(struct ls_pcie *pcie)
  49. {
  50. u32 header_type;
  51. header_type = ioread8(pcie->pp.dbi_base + PCI_HEADER_TYPE);
  52. header_type &= 0x7f;
  53. return header_type == PCI_HEADER_TYPE_BRIDGE;
  54. }
  55. /* Clear multi-function bit */
  56. static void ls_pcie_clear_multifunction(struct ls_pcie *pcie)
  57. {
  58. iowrite8(PCI_HEADER_TYPE_BRIDGE, pcie->pp.dbi_base + PCI_HEADER_TYPE);
  59. }
  60. /* Fix class value */
  61. static void ls_pcie_fix_class(struct ls_pcie *pcie)
  62. {
  63. iowrite16(PCI_CLASS_BRIDGE_PCI, pcie->pp.dbi_base + PCI_CLASS_DEVICE);
  64. }
  65. /* Drop MSG TLP except for Vendor MSG */
  66. static void ls_pcie_drop_msg_tlp(struct ls_pcie *pcie)
  67. {
  68. u32 val;
  69. val = ioread32(pcie->pp.dbi_base + PCIE_STRFMR1);
  70. val &= 0xDFFFFFFF;
  71. iowrite32(val, pcie->pp.dbi_base + PCIE_STRFMR1);
  72. }
  73. static int ls1021_pcie_link_up(struct pcie_port *pp)
  74. {
  75. u32 state;
  76. struct ls_pcie *pcie = to_ls_pcie(pp);
  77. if (!pcie->scfg)
  78. return 0;
  79. regmap_read(pcie->scfg, SCFG_PEXMSCPORTSR(pcie->index), &state);
  80. state = (state >> LTSSM_STATE_SHIFT) & LTSSM_STATE_MASK;
  81. if (state < LTSSM_PCIE_L0)
  82. return 0;
  83. return 1;
  84. }
  85. static void ls1021_pcie_host_init(struct pcie_port *pp)
  86. {
  87. struct device *dev = pp->dev;
  88. struct ls_pcie *pcie = to_ls_pcie(pp);
  89. u32 index[2];
  90. pcie->scfg = syscon_regmap_lookup_by_phandle(dev->of_node,
  91. "fsl,pcie-scfg");
  92. if (IS_ERR(pcie->scfg)) {
  93. dev_err(dev, "No syscfg phandle specified\n");
  94. pcie->scfg = NULL;
  95. return;
  96. }
  97. if (of_property_read_u32_array(dev->of_node,
  98. "fsl,pcie-scfg", index, 2)) {
  99. pcie->scfg = NULL;
  100. return;
  101. }
  102. pcie->index = index[1];
  103. dw_pcie_setup_rc(pp);
  104. ls_pcie_drop_msg_tlp(pcie);
  105. }
  106. static int ls_pcie_link_up(struct pcie_port *pp)
  107. {
  108. struct ls_pcie *pcie = to_ls_pcie(pp);
  109. u32 state;
  110. state = (ioread32(pcie->lut + PCIE_LUT_DBG) >>
  111. pcie->drvdata->ltssm_shift) &
  112. LTSSM_STATE_MASK;
  113. if (state < LTSSM_PCIE_L0)
  114. return 0;
  115. return 1;
  116. }
  117. static void ls_pcie_host_init(struct pcie_port *pp)
  118. {
  119. struct ls_pcie *pcie = to_ls_pcie(pp);
  120. iowrite32(1, pcie->pp.dbi_base + PCIE_DBI_RO_WR_EN);
  121. ls_pcie_fix_class(pcie);
  122. ls_pcie_clear_multifunction(pcie);
  123. ls_pcie_drop_msg_tlp(pcie);
  124. iowrite32(0, pcie->pp.dbi_base + PCIE_DBI_RO_WR_EN);
  125. }
  126. static int ls_pcie_msi_host_init(struct pcie_port *pp,
  127. struct msi_controller *chip)
  128. {
  129. struct device *dev = pp->dev;
  130. struct device_node *np = dev->of_node;
  131. struct device_node *msi_node;
  132. /*
  133. * The MSI domain is set by the generic of_msi_configure(). This
  134. * .msi_host_init() function keeps us from doing the default MSI
  135. * domain setup in dw_pcie_host_init() and also enforces the
  136. * requirement that "msi-parent" exists.
  137. */
  138. msi_node = of_parse_phandle(np, "msi-parent", 0);
  139. if (!msi_node) {
  140. dev_err(dev, "failed to find msi-parent\n");
  141. return -EINVAL;
  142. }
  143. return 0;
  144. }
  145. static struct pcie_host_ops ls1021_pcie_host_ops = {
  146. .link_up = ls1021_pcie_link_up,
  147. .host_init = ls1021_pcie_host_init,
  148. .msi_host_init = ls_pcie_msi_host_init,
  149. };
  150. static struct pcie_host_ops ls_pcie_host_ops = {
  151. .link_up = ls_pcie_link_up,
  152. .host_init = ls_pcie_host_init,
  153. .msi_host_init = ls_pcie_msi_host_init,
  154. };
  155. static struct ls_pcie_drvdata ls1021_drvdata = {
  156. .ops = &ls1021_pcie_host_ops,
  157. };
  158. static struct ls_pcie_drvdata ls1043_drvdata = {
  159. .lut_offset = 0x10000,
  160. .ltssm_shift = 24,
  161. .ops = &ls_pcie_host_ops,
  162. };
  163. static struct ls_pcie_drvdata ls2080_drvdata = {
  164. .lut_offset = 0x80000,
  165. .ltssm_shift = 0,
  166. .ops = &ls_pcie_host_ops,
  167. };
  168. static const struct of_device_id ls_pcie_of_match[] = {
  169. { .compatible = "fsl,ls1021a-pcie", .data = &ls1021_drvdata },
  170. { .compatible = "fsl,ls1043a-pcie", .data = &ls1043_drvdata },
  171. { .compatible = "fsl,ls2080a-pcie", .data = &ls2080_drvdata },
  172. { .compatible = "fsl,ls2085a-pcie", .data = &ls2080_drvdata },
  173. { },
  174. };
  175. static int __init ls_add_pcie_port(struct ls_pcie *pcie)
  176. {
  177. struct pcie_port *pp = &pcie->pp;
  178. struct device *dev = pp->dev;
  179. int ret;
  180. ret = dw_pcie_host_init(pp);
  181. if (ret) {
  182. dev_err(dev, "failed to initialize host\n");
  183. return ret;
  184. }
  185. return 0;
  186. }
  187. static int __init ls_pcie_probe(struct platform_device *pdev)
  188. {
  189. struct device *dev = &pdev->dev;
  190. const struct of_device_id *match;
  191. struct ls_pcie *pcie;
  192. struct pcie_port *pp;
  193. struct resource *dbi_base;
  194. int ret;
  195. match = of_match_device(ls_pcie_of_match, dev);
  196. if (!match)
  197. return -ENODEV;
  198. pcie = devm_kzalloc(dev, sizeof(*pcie), GFP_KERNEL);
  199. if (!pcie)
  200. return -ENOMEM;
  201. pp = &pcie->pp;
  202. pp->dev = dev;
  203. pcie->drvdata = match->data;
  204. pp->ops = pcie->drvdata->ops;
  205. dbi_base = platform_get_resource_byname(pdev, IORESOURCE_MEM, "regs");
  206. pcie->pp.dbi_base = devm_ioremap_resource(dev, dbi_base);
  207. if (IS_ERR(pcie->pp.dbi_base)) {
  208. dev_err(dev, "missing *regs* space\n");
  209. return PTR_ERR(pcie->pp.dbi_base);
  210. }
  211. pcie->lut = pcie->pp.dbi_base + pcie->drvdata->lut_offset;
  212. if (!ls_pcie_is_bridge(pcie))
  213. return -ENODEV;
  214. ret = ls_add_pcie_port(pcie);
  215. if (ret < 0)
  216. return ret;
  217. return 0;
  218. }
  219. static struct platform_driver ls_pcie_driver = {
  220. .driver = {
  221. .name = "layerscape-pcie",
  222. .of_match_table = ls_pcie_of_match,
  223. },
  224. };
  225. builtin_platform_driver_probe(ls_pcie_driver, ls_pcie_probe);