hw.h 35 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219
  1. /*
  2. * Copyright (c) 2008-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef HW_H
  17. #define HW_H
  18. #include <linux/if_ether.h>
  19. #include <linux/delay.h>
  20. #include <linux/io.h>
  21. #include <linux/firmware.h>
  22. #include "mac.h"
  23. #include "ani.h"
  24. #include "eeprom.h"
  25. #include "calib.h"
  26. #include "reg.h"
  27. #include "reg_mci.h"
  28. #include "phy.h"
  29. #include "btcoex.h"
  30. #include "dynack.h"
  31. #include "../regd.h"
  32. #define ATHEROS_VENDOR_ID 0x168c
  33. #define AR5416_DEVID_PCI 0x0023
  34. #define AR5416_DEVID_PCIE 0x0024
  35. #define AR9160_DEVID_PCI 0x0027
  36. #define AR9280_DEVID_PCI 0x0029
  37. #define AR9280_DEVID_PCIE 0x002a
  38. #define AR9285_DEVID_PCIE 0x002b
  39. #define AR2427_DEVID_PCIE 0x002c
  40. #define AR9287_DEVID_PCI 0x002d
  41. #define AR9287_DEVID_PCIE 0x002e
  42. #define AR9300_DEVID_PCIE 0x0030
  43. #define AR9300_DEVID_AR9340 0x0031
  44. #define AR9300_DEVID_AR9485_PCIE 0x0032
  45. #define AR9300_DEVID_AR9580 0x0033
  46. #define AR9300_DEVID_AR9462 0x0034
  47. #define AR9300_DEVID_AR9330 0x0035
  48. #define AR9300_DEVID_QCA955X 0x0038
  49. #define AR9485_DEVID_AR1111 0x0037
  50. #define AR9300_DEVID_AR9565 0x0036
  51. #define AR9300_DEVID_AR953X 0x003d
  52. #define AR9300_DEVID_QCA956X 0x003f
  53. #define AR5416_AR9100_DEVID 0x000b
  54. #define AR_SUBVENDOR_ID_NOG 0x0e11
  55. #define AR_SUBVENDOR_ID_NEW_A 0x7065
  56. #define AR5416_MAGIC 0x19641014
  57. #define AR9280_COEX2WIRE_SUBSYSID 0x309b
  58. #define AT9285_COEX3WIRE_SA_SUBSYSID 0x30aa
  59. #define AT9285_COEX3WIRE_DA_SUBSYSID 0x30ab
  60. #define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1)
  61. #define ATH_DEFAULT_NOISE_FLOOR -95
  62. #define ATH9K_RSSI_BAD -128
  63. #define ATH9K_NUM_CHANNELS 38
  64. /* Register read/write primitives */
  65. #define REG_WRITE(_ah, _reg, _val) \
  66. (_ah)->reg_ops.write((_ah), (_val), (_reg))
  67. #define REG_READ(_ah, _reg) \
  68. (_ah)->reg_ops.read((_ah), (_reg))
  69. #define REG_READ_MULTI(_ah, _addr, _val, _cnt) \
  70. (_ah)->reg_ops.multi_read((_ah), (_addr), (_val), (_cnt))
  71. #define REG_RMW(_ah, _reg, _set, _clr) \
  72. (_ah)->reg_ops.rmw((_ah), (_reg), (_set), (_clr))
  73. #define ENABLE_REGWRITE_BUFFER(_ah) \
  74. do { \
  75. if ((_ah)->reg_ops.enable_write_buffer) \
  76. (_ah)->reg_ops.enable_write_buffer((_ah)); \
  77. } while (0)
  78. #define REGWRITE_BUFFER_FLUSH(_ah) \
  79. do { \
  80. if ((_ah)->reg_ops.write_flush) \
  81. (_ah)->reg_ops.write_flush((_ah)); \
  82. } while (0)
  83. #define ENABLE_REG_RMW_BUFFER(_ah) \
  84. do { \
  85. if ((_ah)->reg_ops.enable_rmw_buffer) \
  86. (_ah)->reg_ops.enable_rmw_buffer((_ah)); \
  87. } while (0)
  88. #define REG_RMW_BUFFER_FLUSH(_ah) \
  89. do { \
  90. if ((_ah)->reg_ops.rmw_flush) \
  91. (_ah)->reg_ops.rmw_flush((_ah)); \
  92. } while (0)
  93. #define PR_EEP(_s, _val) \
  94. do { \
  95. len += scnprintf(buf + len, size - len, "%20s : %10d\n",\
  96. _s, (_val)); \
  97. } while (0)
  98. #define SM(_v, _f) (((_v) << _f##_S) & _f)
  99. #define MS(_v, _f) (((_v) & _f) >> _f##_S)
  100. #define REG_RMW_FIELD(_a, _r, _f, _v) \
  101. REG_RMW(_a, _r, (((_v) << _f##_S) & _f), (_f))
  102. #define REG_READ_FIELD(_a, _r, _f) \
  103. (((REG_READ(_a, _r) & _f) >> _f##_S))
  104. #define REG_SET_BIT(_a, _r, _f) \
  105. REG_RMW(_a, _r, (_f), 0)
  106. #define REG_CLR_BIT(_a, _r, _f) \
  107. REG_RMW(_a, _r, 0, (_f))
  108. #define DO_DELAY(x) do { \
  109. if (((++(x) % 64) == 0) && \
  110. (ath9k_hw_common(ah)->bus_ops->ath_bus_type \
  111. != ATH_USB)) \
  112. udelay(1); \
  113. } while (0)
  114. #define REG_WRITE_ARRAY(iniarray, column, regWr) \
  115. ath9k_hw_write_array(ah, iniarray, column, &(regWr))
  116. #define REG_READ_ARRAY(ah, array, size) \
  117. ath9k_hw_read_array(ah, array, size)
  118. #define AR_GPIO_OUTPUT_MUX_AS_OUTPUT 0
  119. #define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
  120. #define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED 2
  121. #define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME 3
  122. #define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL 4
  123. #define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED 5
  124. #define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED 6
  125. #define AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_DATA 0x16
  126. #define AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_CLK 0x17
  127. #define AR_GPIO_OUTPUT_MUX_AS_MCI_BT_DATA 0x18
  128. #define AR_GPIO_OUTPUT_MUX_AS_MCI_BT_CLK 0x19
  129. #define AR_GPIO_OUTPUT_MUX_AS_WL_IN_TX 0x14
  130. #define AR_GPIO_OUTPUT_MUX_AS_WL_IN_RX 0x13
  131. #define AR_GPIO_OUTPUT_MUX_AS_BT_IN_TX 9
  132. #define AR_GPIO_OUTPUT_MUX_AS_BT_IN_RX 8
  133. #define AR_GPIO_OUTPUT_MUX_AS_RUCKUS_STROBE 0x1d
  134. #define AR_GPIO_OUTPUT_MUX_AS_RUCKUS_DATA 0x1e
  135. #define AR_GPIOD_MASK 0x00001FFF
  136. #define BASE_ACTIVATE_DELAY 100
  137. #define RTC_PLL_SETTLE_DELAY (AR_SREV_9340(ah) ? 1000 : 100)
  138. #define COEF_SCALE_S 24
  139. #define HT40_CHANNEL_CENTER_SHIFT 10
  140. #define ATH9K_ANTENNA0_CHAINMASK 0x1
  141. #define ATH9K_ANTENNA1_CHAINMASK 0x2
  142. #define ATH9K_NUM_DMA_DEBUG_REGS 8
  143. #define ATH9K_NUM_QUEUES 10
  144. #define MAX_RATE_POWER 63
  145. #define AH_WAIT_TIMEOUT 100000 /* (us) */
  146. #define AH_TSF_WRITE_TIMEOUT 100 /* (us) */
  147. #define AH_TIME_QUANTUM 10
  148. #define AR_KEYTABLE_SIZE 128
  149. #define POWER_UP_TIME 10000
  150. #define SPUR_RSSI_THRESH 40
  151. #define UPPER_5G_SUB_BAND_START 5700
  152. #define MID_5G_SUB_BAND_START 5400
  153. #define CAB_TIMEOUT_VAL 10
  154. #define BEACON_TIMEOUT_VAL 10
  155. #define MIN_BEACON_TIMEOUT_VAL 1
  156. #define SLEEP_SLOP TU_TO_USEC(3)
  157. #define INIT_CONFIG_STATUS 0x00000000
  158. #define INIT_RSSI_THR 0x00000700
  159. #define INIT_BCON_CNTRL_REG 0x00000000
  160. #define TU_TO_USEC(_tu) ((_tu) << 10)
  161. #define ATH9K_HW_RX_HP_QDEPTH 16
  162. #define ATH9K_HW_RX_LP_QDEPTH 128
  163. #define PAPRD_GAIN_TABLE_ENTRIES 32
  164. #define PAPRD_TABLE_SZ 24
  165. #define PAPRD_IDEAL_AGC2_PWR_RANGE 0xe0
  166. /*
  167. * Wake on Wireless
  168. */
  169. /* Keep Alive Frame */
  170. #define KAL_FRAME_LEN 28
  171. #define KAL_FRAME_TYPE 0x2 /* data frame */
  172. #define KAL_FRAME_SUB_TYPE 0x4 /* null data frame */
  173. #define KAL_DURATION_ID 0x3d
  174. #define KAL_NUM_DATA_WORDS 6
  175. #define KAL_NUM_DESC_WORDS 12
  176. #define KAL_ANTENNA_MODE 1
  177. #define KAL_TO_DS 1
  178. #define KAL_DELAY 4 /* delay of 4ms between 2 KAL frames */
  179. #define KAL_TIMEOUT 900
  180. #define MAX_PATTERN_SIZE 256
  181. #define MAX_PATTERN_MASK_SIZE 32
  182. #define MAX_NUM_PATTERN 16
  183. #define MAX_NUM_PATTERN_LEGACY 8
  184. #define MAX_NUM_USER_PATTERN 6 /* deducting the disassociate and
  185. deauthenticate packets */
  186. /*
  187. * WoW trigger mapping to hardware code
  188. */
  189. #define AH_WOW_USER_PATTERN_EN BIT(0)
  190. #define AH_WOW_MAGIC_PATTERN_EN BIT(1)
  191. #define AH_WOW_LINK_CHANGE BIT(2)
  192. #define AH_WOW_BEACON_MISS BIT(3)
  193. enum ath_hw_txq_subtype {
  194. ATH_TXQ_AC_BK = 0,
  195. ATH_TXQ_AC_BE = 1,
  196. ATH_TXQ_AC_VI = 2,
  197. ATH_TXQ_AC_VO = 3,
  198. };
  199. enum ath_ini_subsys {
  200. ATH_INI_PRE = 0,
  201. ATH_INI_CORE,
  202. ATH_INI_POST,
  203. ATH_INI_NUM_SPLIT,
  204. };
  205. enum ath9k_hw_caps {
  206. ATH9K_HW_CAP_HT = BIT(0),
  207. ATH9K_HW_CAP_RFSILENT = BIT(1),
  208. ATH9K_HW_CAP_AUTOSLEEP = BIT(2),
  209. ATH9K_HW_CAP_4KB_SPLITTRANS = BIT(3),
  210. ATH9K_HW_CAP_EDMA = BIT(4),
  211. ATH9K_HW_CAP_RAC_SUPPORTED = BIT(5),
  212. ATH9K_HW_CAP_LDPC = BIT(6),
  213. ATH9K_HW_CAP_FASTCLOCK = BIT(7),
  214. ATH9K_HW_CAP_SGI_20 = BIT(8),
  215. ATH9K_HW_CAP_ANT_DIV_COMB = BIT(10),
  216. ATH9K_HW_CAP_2GHZ = BIT(11),
  217. ATH9K_HW_CAP_5GHZ = BIT(12),
  218. ATH9K_HW_CAP_APM = BIT(13),
  219. #ifdef CONFIG_ATH9K_PCOEM
  220. ATH9K_HW_CAP_RTT = BIT(14),
  221. ATH9K_HW_CAP_MCI = BIT(15),
  222. ATH9K_HW_CAP_BT_ANT_DIV = BIT(17),
  223. #else
  224. ATH9K_HW_CAP_RTT = 0,
  225. ATH9K_HW_CAP_MCI = 0,
  226. ATH9K_HW_CAP_BT_ANT_DIV = 0,
  227. #endif
  228. ATH9K_HW_CAP_DFS = BIT(18),
  229. ATH9K_HW_CAP_PAPRD = BIT(19),
  230. ATH9K_HW_CAP_FCC_BAND_SWITCH = BIT(20),
  231. };
  232. /*
  233. * WoW device capabilities
  234. * @ATH9K_HW_WOW_DEVICE_CAPABLE: device revision is capable of WoW.
  235. * @ATH9K_HW_WOW_PATTERN_MATCH_EXACT: device is capable of matching
  236. * an exact user defined pattern or de-authentication/disassoc pattern.
  237. * @ATH9K_HW_WOW_PATTERN_MATCH_DWORD: device requires the first four
  238. * bytes of the pattern for user defined pattern, de-authentication and
  239. * disassociation patterns for all types of possible frames recieved
  240. * of those types.
  241. */
  242. struct ath9k_hw_wow {
  243. u32 wow_event_mask;
  244. u32 wow_event_mask2;
  245. u8 max_patterns;
  246. };
  247. struct ath9k_hw_capabilities {
  248. u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
  249. u16 rts_aggr_limit;
  250. u8 tx_chainmask;
  251. u8 rx_chainmask;
  252. u8 chip_chainmask;
  253. u8 max_txchains;
  254. u8 max_rxchains;
  255. u8 num_gpio_pins;
  256. u32 gpio_mask;
  257. u32 gpio_requested;
  258. u8 rx_hp_qdepth;
  259. u8 rx_lp_qdepth;
  260. u8 rx_status_len;
  261. u8 tx_desc_len;
  262. u8 txs_len;
  263. };
  264. #define AR_NO_SPUR 0x8000
  265. #define AR_BASE_FREQ_2GHZ 2300
  266. #define AR_BASE_FREQ_5GHZ 4900
  267. #define AR_SPUR_FEEQ_BOUND_HT40 19
  268. #define AR_SPUR_FEEQ_BOUND_HT20 10
  269. enum ath9k_hw_hang_checks {
  270. HW_BB_WATCHDOG = BIT(0),
  271. HW_PHYRESTART_CLC_WAR = BIT(1),
  272. HW_BB_RIFS_HANG = BIT(2),
  273. HW_BB_DFS_HANG = BIT(3),
  274. HW_BB_RX_CLEAR_STUCK_HANG = BIT(4),
  275. HW_MAC_HANG = BIT(5),
  276. };
  277. #define AR_PCIE_PLL_PWRSAVE_CONTROL BIT(0)
  278. #define AR_PCIE_PLL_PWRSAVE_ON_D3 BIT(1)
  279. #define AR_PCIE_PLL_PWRSAVE_ON_D0 BIT(2)
  280. #define AR_PCIE_CDR_PWRSAVE_ON_D3 BIT(3)
  281. #define AR_PCIE_CDR_PWRSAVE_ON_D0 BIT(4)
  282. struct ath9k_ops_config {
  283. int dma_beacon_response_time;
  284. int sw_beacon_response_time;
  285. bool cwm_ignore_extcca;
  286. u32 pcie_waen;
  287. u8 analog_shiftreg;
  288. u32 ofdm_trig_low;
  289. u32 ofdm_trig_high;
  290. u32 cck_trig_high;
  291. u32 cck_trig_low;
  292. bool enable_paprd;
  293. int serialize_regmode;
  294. bool rx_intr_mitigation;
  295. bool tx_intr_mitigation;
  296. u8 max_txtrig_level;
  297. u16 ani_poll_interval; /* ANI poll interval in ms */
  298. u16 hw_hang_checks;
  299. u16 rimt_first;
  300. u16 rimt_last;
  301. /* Platform specific config */
  302. u32 aspm_l1_fix;
  303. u32 xlna_gpio;
  304. u32 ant_ctrl_comm2g_switch_enable;
  305. bool xatten_margin_cfg;
  306. bool alt_mingainidx;
  307. u8 pll_pwrsave;
  308. bool tx_gain_buffalo;
  309. bool led_active_high;
  310. };
  311. enum ath9k_int {
  312. ATH9K_INT_RX = 0x00000001,
  313. ATH9K_INT_RXDESC = 0x00000002,
  314. ATH9K_INT_RXHP = 0x00000001,
  315. ATH9K_INT_RXLP = 0x00000002,
  316. ATH9K_INT_RXNOFRM = 0x00000008,
  317. ATH9K_INT_RXEOL = 0x00000010,
  318. ATH9K_INT_RXORN = 0x00000020,
  319. ATH9K_INT_TX = 0x00000040,
  320. ATH9K_INT_TXDESC = 0x00000080,
  321. ATH9K_INT_TIM_TIMER = 0x00000100,
  322. ATH9K_INT_MCI = 0x00000200,
  323. ATH9K_INT_BB_WATCHDOG = 0x00000400,
  324. ATH9K_INT_TXURN = 0x00000800,
  325. ATH9K_INT_MIB = 0x00001000,
  326. ATH9K_INT_RXPHY = 0x00004000,
  327. ATH9K_INT_RXKCM = 0x00008000,
  328. ATH9K_INT_SWBA = 0x00010000,
  329. ATH9K_INT_BMISS = 0x00040000,
  330. ATH9K_INT_BNR = 0x00100000,
  331. ATH9K_INT_TIM = 0x00200000,
  332. ATH9K_INT_DTIM = 0x00400000,
  333. ATH9K_INT_DTIMSYNC = 0x00800000,
  334. ATH9K_INT_GPIO = 0x01000000,
  335. ATH9K_INT_CABEND = 0x02000000,
  336. ATH9K_INT_TSFOOR = 0x04000000,
  337. ATH9K_INT_GENTIMER = 0x08000000,
  338. ATH9K_INT_CST = 0x10000000,
  339. ATH9K_INT_GTT = 0x20000000,
  340. ATH9K_INT_FATAL = 0x40000000,
  341. ATH9K_INT_GLOBAL = 0x80000000,
  342. ATH9K_INT_BMISC = ATH9K_INT_TIM |
  343. ATH9K_INT_DTIM |
  344. ATH9K_INT_DTIMSYNC |
  345. ATH9K_INT_TSFOOR |
  346. ATH9K_INT_CABEND,
  347. ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
  348. ATH9K_INT_RXDESC |
  349. ATH9K_INT_RXEOL |
  350. ATH9K_INT_RXORN |
  351. ATH9K_INT_TXURN |
  352. ATH9K_INT_TXDESC |
  353. ATH9K_INT_MIB |
  354. ATH9K_INT_RXPHY |
  355. ATH9K_INT_RXKCM |
  356. ATH9K_INT_SWBA |
  357. ATH9K_INT_BMISS |
  358. ATH9K_INT_GPIO,
  359. ATH9K_INT_NOCARD = 0xffffffff
  360. };
  361. #define MAX_RTT_TABLE_ENTRY 6
  362. #define MAX_IQCAL_MEASUREMENT 8
  363. #define MAX_CL_TAB_ENTRY 16
  364. #define CL_TAB_ENTRY(reg_base) (reg_base + (4 * j))
  365. enum ath9k_cal_flags {
  366. RTT_DONE,
  367. PAPRD_PACKET_SENT,
  368. PAPRD_DONE,
  369. NFCAL_PENDING,
  370. NFCAL_INTF,
  371. TXIQCAL_DONE,
  372. TXCLCAL_DONE,
  373. SW_PKDET_DONE,
  374. };
  375. struct ath9k_hw_cal_data {
  376. u16 channel;
  377. u16 channelFlags;
  378. unsigned long cal_flags;
  379. int32_t CalValid;
  380. int8_t iCoff;
  381. int8_t qCoff;
  382. u8 caldac[2];
  383. u16 small_signal_gain[AR9300_MAX_CHAINS];
  384. u32 pa_table[AR9300_MAX_CHAINS][PAPRD_TABLE_SZ];
  385. u32 num_measures[AR9300_MAX_CHAINS];
  386. int tx_corr_coeff[MAX_IQCAL_MEASUREMENT][AR9300_MAX_CHAINS];
  387. u32 tx_clcal[AR9300_MAX_CHAINS][MAX_CL_TAB_ENTRY];
  388. u32 rtt_table[AR9300_MAX_CHAINS][MAX_RTT_TABLE_ENTRY];
  389. struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
  390. };
  391. struct ath9k_channel {
  392. struct ieee80211_channel *chan;
  393. u16 channel;
  394. u16 channelFlags;
  395. s16 noisefloor;
  396. };
  397. #define CHANNEL_5GHZ BIT(0)
  398. #define CHANNEL_HALF BIT(1)
  399. #define CHANNEL_QUARTER BIT(2)
  400. #define CHANNEL_HT BIT(3)
  401. #define CHANNEL_HT40PLUS BIT(4)
  402. #define CHANNEL_HT40MINUS BIT(5)
  403. #define IS_CHAN_5GHZ(_c) (!!((_c)->channelFlags & CHANNEL_5GHZ))
  404. #define IS_CHAN_2GHZ(_c) (!IS_CHAN_5GHZ(_c))
  405. #define IS_CHAN_HALF_RATE(_c) (!!((_c)->channelFlags & CHANNEL_HALF))
  406. #define IS_CHAN_QUARTER_RATE(_c) (!!((_c)->channelFlags & CHANNEL_QUARTER))
  407. #define IS_CHAN_A_FAST_CLOCK(_ah, _c) \
  408. (IS_CHAN_5GHZ(_c) && ((_ah)->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK))
  409. #define IS_CHAN_HT(_c) ((_c)->channelFlags & CHANNEL_HT)
  410. #define IS_CHAN_HT20(_c) (IS_CHAN_HT(_c) && !IS_CHAN_HT40(_c))
  411. #define IS_CHAN_HT40(_c) \
  412. (!!((_c)->channelFlags & (CHANNEL_HT40PLUS | CHANNEL_HT40MINUS)))
  413. #define IS_CHAN_HT40PLUS(_c) ((_c)->channelFlags & CHANNEL_HT40PLUS)
  414. #define IS_CHAN_HT40MINUS(_c) ((_c)->channelFlags & CHANNEL_HT40MINUS)
  415. enum ath9k_power_mode {
  416. ATH9K_PM_AWAKE = 0,
  417. ATH9K_PM_FULL_SLEEP,
  418. ATH9K_PM_NETWORK_SLEEP,
  419. ATH9K_PM_UNDEFINED
  420. };
  421. enum ser_reg_mode {
  422. SER_REG_MODE_OFF = 0,
  423. SER_REG_MODE_ON = 1,
  424. SER_REG_MODE_AUTO = 2,
  425. };
  426. enum ath9k_rx_qtype {
  427. ATH9K_RX_QUEUE_HP,
  428. ATH9K_RX_QUEUE_LP,
  429. ATH9K_RX_QUEUE_MAX,
  430. };
  431. struct ath9k_beacon_state {
  432. u32 bs_nexttbtt;
  433. u32 bs_nextdtim;
  434. u32 bs_intval;
  435. #define ATH9K_TSFOOR_THRESHOLD 0x00004240 /* 16k us */
  436. u32 bs_dtimperiod;
  437. u16 bs_bmissthreshold;
  438. u32 bs_sleepduration;
  439. u32 bs_tsfoor_threshold;
  440. };
  441. struct chan_centers {
  442. u16 synth_center;
  443. u16 ctl_center;
  444. u16 ext_center;
  445. };
  446. enum {
  447. ATH9K_RESET_POWER_ON,
  448. ATH9K_RESET_WARM,
  449. ATH9K_RESET_COLD,
  450. };
  451. struct ath9k_hw_version {
  452. u32 magic;
  453. u16 devid;
  454. u16 subvendorid;
  455. u32 macVersion;
  456. u16 macRev;
  457. u16 phyRev;
  458. u16 analog5GhzRev;
  459. u16 analog2GhzRev;
  460. enum ath_usb_dev usbdev;
  461. };
  462. /* Generic TSF timer definitions */
  463. #define ATH_MAX_GEN_TIMER 16
  464. #define AR_GENTMR_BIT(_index) (1 << (_index))
  465. struct ath_gen_timer_configuration {
  466. u32 next_addr;
  467. u32 period_addr;
  468. u32 mode_addr;
  469. u32 mode_mask;
  470. };
  471. struct ath_gen_timer {
  472. void (*trigger)(void *arg);
  473. void (*overflow)(void *arg);
  474. void *arg;
  475. u8 index;
  476. };
  477. struct ath_gen_timer_table {
  478. struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
  479. u16 timer_mask;
  480. bool tsf2_enabled;
  481. };
  482. struct ath_hw_antcomb_conf {
  483. u8 main_lna_conf;
  484. u8 alt_lna_conf;
  485. u8 fast_div_bias;
  486. u8 main_gaintb;
  487. u8 alt_gaintb;
  488. int lna1_lna2_delta;
  489. int lna1_lna2_switch_delta;
  490. u8 div_group;
  491. };
  492. /**
  493. * struct ath_hw_radar_conf - radar detection initialization parameters
  494. *
  495. * @pulse_inband: threshold for checking the ratio of in-band power
  496. * to total power for short radar pulses (half dB steps)
  497. * @pulse_inband_step: threshold for checking an in-band power to total
  498. * power ratio increase for short radar pulses (half dB steps)
  499. * @pulse_height: threshold for detecting the beginning of a short
  500. * radar pulse (dB step)
  501. * @pulse_rssi: threshold for detecting if a short radar pulse is
  502. * gone (dB step)
  503. * @pulse_maxlen: maximum pulse length (0.8 us steps)
  504. *
  505. * @radar_rssi: RSSI threshold for starting long radar detection (dB steps)
  506. * @radar_inband: threshold for checking the ratio of in-band power
  507. * to total power for long radar pulses (half dB steps)
  508. * @fir_power: threshold for detecting the end of a long radar pulse (dB)
  509. *
  510. * @ext_channel: enable extension channel radar detection
  511. */
  512. struct ath_hw_radar_conf {
  513. unsigned int pulse_inband;
  514. unsigned int pulse_inband_step;
  515. unsigned int pulse_height;
  516. unsigned int pulse_rssi;
  517. unsigned int pulse_maxlen;
  518. unsigned int radar_rssi;
  519. unsigned int radar_inband;
  520. int fir_power;
  521. bool ext_channel;
  522. };
  523. /**
  524. * struct ath_hw_private_ops - callbacks used internally by hardware code
  525. *
  526. * This structure contains private callbacks designed to only be used internally
  527. * by the hardware core.
  528. *
  529. * @init_cal_settings: setup types of calibrations supported
  530. * @init_cal: starts actual calibration
  531. *
  532. * @init_mode_gain_regs: Initialize TX/RX gain registers
  533. *
  534. * @rf_set_freq: change frequency
  535. * @spur_mitigate_freq: spur mitigation
  536. * @set_rf_regs:
  537. * @compute_pll_control: compute the PLL control value to use for
  538. * AR_RTC_PLL_CONTROL for a given channel
  539. * @setup_calibration: set up calibration
  540. * @iscal_supported: used to query if a type of calibration is supported
  541. *
  542. * @ani_cache_ini_regs: cache the values for ANI from the initial
  543. * register settings through the register initialization.
  544. */
  545. struct ath_hw_private_ops {
  546. void (*init_hang_checks)(struct ath_hw *ah);
  547. bool (*detect_mac_hang)(struct ath_hw *ah);
  548. bool (*detect_bb_hang)(struct ath_hw *ah);
  549. /* Calibration ops */
  550. void (*init_cal_settings)(struct ath_hw *ah);
  551. bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan);
  552. void (*init_mode_gain_regs)(struct ath_hw *ah);
  553. void (*setup_calibration)(struct ath_hw *ah,
  554. struct ath9k_cal_list *currCal);
  555. /* PHY ops */
  556. int (*rf_set_freq)(struct ath_hw *ah,
  557. struct ath9k_channel *chan);
  558. void (*spur_mitigate_freq)(struct ath_hw *ah,
  559. struct ath9k_channel *chan);
  560. bool (*set_rf_regs)(struct ath_hw *ah,
  561. struct ath9k_channel *chan,
  562. u16 modesIndex);
  563. void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan);
  564. void (*init_bb)(struct ath_hw *ah,
  565. struct ath9k_channel *chan);
  566. int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan);
  567. void (*olc_init)(struct ath_hw *ah);
  568. void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan);
  569. void (*mark_phy_inactive)(struct ath_hw *ah);
  570. void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan);
  571. bool (*rfbus_req)(struct ath_hw *ah);
  572. void (*rfbus_done)(struct ath_hw *ah);
  573. void (*restore_chainmask)(struct ath_hw *ah);
  574. u32 (*compute_pll_control)(struct ath_hw *ah,
  575. struct ath9k_channel *chan);
  576. bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd,
  577. int param);
  578. void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]);
  579. void (*set_radar_params)(struct ath_hw *ah,
  580. struct ath_hw_radar_conf *conf);
  581. int (*fast_chan_change)(struct ath_hw *ah, struct ath9k_channel *chan,
  582. u8 *ini_reloaded);
  583. /* ANI */
  584. void (*ani_cache_ini_regs)(struct ath_hw *ah);
  585. #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
  586. bool (*is_aic_enabled)(struct ath_hw *ah);
  587. #endif /* CONFIG_ATH9K_BTCOEX_SUPPORT */
  588. };
  589. /**
  590. * struct ath_spec_scan - parameters for Atheros spectral scan
  591. *
  592. * @enabled: enable/disable spectral scan
  593. * @short_repeat: controls whether the chip is in spectral scan mode
  594. * for 4 usec (enabled) or 204 usec (disabled)
  595. * @count: number of scan results requested. There are special meanings
  596. * in some chip revisions:
  597. * AR92xx: highest bit set (>=128) for endless mode
  598. * (spectral scan won't stopped until explicitly disabled)
  599. * AR9300 and newer: 0 for endless mode
  600. * @endless: true if endless mode is intended. Otherwise, count value is
  601. * corrected to the next possible value.
  602. * @period: time duration between successive spectral scan entry points
  603. * (period*256*Tclk). Tclk = ath_common->clockrate
  604. * @fft_period: PHY passes FFT frames to MAC every (fft_period+1)*4uS
  605. *
  606. * Note: Tclk = 40MHz or 44MHz depending upon operating mode.
  607. * Typically it's 44MHz in 2/5GHz on later chips, but there's
  608. * a "fast clock" check for this in 5GHz.
  609. *
  610. */
  611. struct ath_spec_scan {
  612. bool enabled;
  613. bool short_repeat;
  614. bool endless;
  615. u8 count;
  616. u8 period;
  617. u8 fft_period;
  618. };
  619. /**
  620. * struct ath_hw_ops - callbacks used by hardware code and driver code
  621. *
  622. * This structure contains callbacks designed to to be used internally by
  623. * hardware code and also by the lower level driver.
  624. *
  625. * @config_pci_powersave:
  626. * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC
  627. *
  628. * @spectral_scan_config: set parameters for spectral scan and enable/disable it
  629. * @spectral_scan_trigger: trigger a spectral scan run
  630. * @spectral_scan_wait: wait for a spectral scan run to finish
  631. */
  632. struct ath_hw_ops {
  633. void (*config_pci_powersave)(struct ath_hw *ah,
  634. bool power_off);
  635. void (*rx_enable)(struct ath_hw *ah);
  636. void (*set_desc_link)(void *ds, u32 link);
  637. int (*calibrate)(struct ath_hw *ah, struct ath9k_channel *chan,
  638. u8 rxchainmask, bool longcal);
  639. bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked,
  640. u32 *sync_cause_p);
  641. void (*set_txdesc)(struct ath_hw *ah, void *ds,
  642. struct ath_tx_info *i);
  643. int (*proc_txdesc)(struct ath_hw *ah, void *ds,
  644. struct ath_tx_status *ts);
  645. int (*get_duration)(struct ath_hw *ah, const void *ds, int index);
  646. void (*antdiv_comb_conf_get)(struct ath_hw *ah,
  647. struct ath_hw_antcomb_conf *antconf);
  648. void (*antdiv_comb_conf_set)(struct ath_hw *ah,
  649. struct ath_hw_antcomb_conf *antconf);
  650. void (*spectral_scan_config)(struct ath_hw *ah,
  651. struct ath_spec_scan *param);
  652. void (*spectral_scan_trigger)(struct ath_hw *ah);
  653. void (*spectral_scan_wait)(struct ath_hw *ah);
  654. void (*tx99_start)(struct ath_hw *ah, u32 qnum);
  655. void (*tx99_stop)(struct ath_hw *ah);
  656. void (*tx99_set_txpower)(struct ath_hw *ah, u8 power);
  657. #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
  658. void (*set_bt_ant_diversity)(struct ath_hw *hw, bool enable);
  659. #endif
  660. };
  661. struct ath_nf_limits {
  662. s16 max;
  663. s16 min;
  664. s16 nominal;
  665. };
  666. enum ath_cal_list {
  667. TX_IQ_CAL = BIT(0),
  668. TX_IQ_ON_AGC_CAL = BIT(1),
  669. TX_CL_CAL = BIT(2),
  670. };
  671. /* ah_flags */
  672. #define AH_USE_EEPROM 0x1
  673. #define AH_UNPLUGGED 0x2 /* The card has been physically removed. */
  674. #define AH_FASTCC 0x4
  675. #define AH_NO_EEP_SWAP 0x8 /* Do not swap EEPROM data */
  676. struct ath_hw {
  677. struct ath_ops reg_ops;
  678. struct device *dev;
  679. struct ieee80211_hw *hw;
  680. struct ath_common common;
  681. struct ath9k_hw_version hw_version;
  682. struct ath9k_ops_config config;
  683. struct ath9k_hw_capabilities caps;
  684. struct ath9k_channel channels[ATH9K_NUM_CHANNELS];
  685. struct ath9k_channel *curchan;
  686. union {
  687. struct ar5416_eeprom_def def;
  688. struct ar5416_eeprom_4k map4k;
  689. struct ar9287_eeprom map9287;
  690. struct ar9300_eeprom ar9300_eep;
  691. } eeprom;
  692. const struct eeprom_ops *eep_ops;
  693. bool sw_mgmt_crypto_tx;
  694. bool sw_mgmt_crypto_rx;
  695. bool is_pciexpress;
  696. bool aspm_enabled;
  697. bool is_monitoring;
  698. bool need_an_top2_fixup;
  699. u16 tx_trig_level;
  700. u32 nf_regs[6];
  701. struct ath_nf_limits nf_2g;
  702. struct ath_nf_limits nf_5g;
  703. u16 rfsilent;
  704. u32 rfkill_gpio;
  705. u32 rfkill_polarity;
  706. u32 ah_flags;
  707. bool reset_power_on;
  708. bool htc_reset_init;
  709. enum nl80211_iftype opmode;
  710. enum ath9k_power_mode power_mode;
  711. s8 noise;
  712. struct ath9k_hw_cal_data *caldata;
  713. struct ath9k_pacal_info pacal_info;
  714. struct ar5416Stats stats;
  715. struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
  716. enum ath9k_int imask;
  717. u32 imrs2_reg;
  718. u32 txok_interrupt_mask;
  719. u32 txerr_interrupt_mask;
  720. u32 txdesc_interrupt_mask;
  721. u32 txeol_interrupt_mask;
  722. u32 txurn_interrupt_mask;
  723. atomic_t intr_ref_cnt;
  724. bool chip_fullsleep;
  725. u32 modes_index;
  726. /* Calibration */
  727. u32 supp_cals;
  728. struct ath9k_cal_list iq_caldata;
  729. struct ath9k_cal_list adcgain_caldata;
  730. struct ath9k_cal_list adcdc_caldata;
  731. struct ath9k_cal_list *cal_list;
  732. struct ath9k_cal_list *cal_list_last;
  733. struct ath9k_cal_list *cal_list_curr;
  734. #define totalPowerMeasI meas0.unsign
  735. #define totalPowerMeasQ meas1.unsign
  736. #define totalIqCorrMeas meas2.sign
  737. #define totalAdcIOddPhase meas0.unsign
  738. #define totalAdcIEvenPhase meas1.unsign
  739. #define totalAdcQOddPhase meas2.unsign
  740. #define totalAdcQEvenPhase meas3.unsign
  741. #define totalAdcDcOffsetIOddPhase meas0.sign
  742. #define totalAdcDcOffsetIEvenPhase meas1.sign
  743. #define totalAdcDcOffsetQOddPhase meas2.sign
  744. #define totalAdcDcOffsetQEvenPhase meas3.sign
  745. union {
  746. u32 unsign[AR5416_MAX_CHAINS];
  747. int32_t sign[AR5416_MAX_CHAINS];
  748. } meas0;
  749. union {
  750. u32 unsign[AR5416_MAX_CHAINS];
  751. int32_t sign[AR5416_MAX_CHAINS];
  752. } meas1;
  753. union {
  754. u32 unsign[AR5416_MAX_CHAINS];
  755. int32_t sign[AR5416_MAX_CHAINS];
  756. } meas2;
  757. union {
  758. u32 unsign[AR5416_MAX_CHAINS];
  759. int32_t sign[AR5416_MAX_CHAINS];
  760. } meas3;
  761. u16 cal_samples;
  762. u8 enabled_cals;
  763. u32 sta_id1_defaults;
  764. u32 misc_mode;
  765. /* Private to hardware code */
  766. struct ath_hw_private_ops private_ops;
  767. /* Accessed by the lower level driver */
  768. struct ath_hw_ops ops;
  769. /* Used to program the radio on non single-chip devices */
  770. u32 *analogBank6Data;
  771. int coverage_class;
  772. u32 slottime;
  773. u32 globaltxtimeout;
  774. /* ANI */
  775. u32 aniperiod;
  776. enum ath9k_ani_cmd ani_function;
  777. u32 ani_skip_count;
  778. struct ar5416AniState ani;
  779. #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
  780. struct ath_btcoex_hw btcoex_hw;
  781. #endif
  782. u32 intr_txqs;
  783. u8 txchainmask;
  784. u8 rxchainmask;
  785. struct ath_hw_radar_conf radar_conf;
  786. u32 originalGain[22];
  787. int initPDADC;
  788. int PDADCdelta;
  789. int led_pin;
  790. u32 gpio_mask;
  791. u32 gpio_val;
  792. struct ar5416IniArray ini_dfs;
  793. struct ar5416IniArray iniModes;
  794. struct ar5416IniArray iniCommon;
  795. struct ar5416IniArray iniBB_RfGain;
  796. struct ar5416IniArray iniBank6;
  797. struct ar5416IniArray iniAddac;
  798. struct ar5416IniArray iniPcieSerdes;
  799. struct ar5416IniArray iniPcieSerdesLowPower;
  800. struct ar5416IniArray iniModesFastClock;
  801. struct ar5416IniArray iniAdditional;
  802. struct ar5416IniArray iniModesRxGain;
  803. struct ar5416IniArray ini_modes_rx_gain_bounds;
  804. struct ar5416IniArray iniModesTxGain;
  805. struct ar5416IniArray iniCckfirNormal;
  806. struct ar5416IniArray iniCckfirJapan2484;
  807. struct ar5416IniArray iniModes_9271_ANI_reg;
  808. struct ar5416IniArray ini_radio_post_sys2ant;
  809. struct ar5416IniArray ini_modes_rxgain_xlna;
  810. struct ar5416IniArray ini_modes_rxgain_bb_core;
  811. struct ar5416IniArray ini_modes_rxgain_bb_postamble;
  812. struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT];
  813. struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT];
  814. struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT];
  815. struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT];
  816. u32 intr_gen_timer_trigger;
  817. u32 intr_gen_timer_thresh;
  818. struct ath_gen_timer_table hw_gen_timers;
  819. struct ar9003_txs *ts_ring;
  820. u32 ts_paddr_start;
  821. u32 ts_paddr_end;
  822. u16 ts_tail;
  823. u16 ts_size;
  824. u32 bb_watchdog_last_status;
  825. u32 bb_watchdog_timeout_ms; /* in ms, 0 to disable */
  826. u8 bb_hang_rx_ofdm; /* true if bb hang due to rx_ofdm */
  827. unsigned int paprd_target_power;
  828. unsigned int paprd_training_power;
  829. unsigned int paprd_ratemask;
  830. unsigned int paprd_ratemask_ht40;
  831. bool paprd_table_write_done;
  832. u32 paprd_gain_table_entries[PAPRD_GAIN_TABLE_ENTRIES];
  833. u8 paprd_gain_table_index[PAPRD_GAIN_TABLE_ENTRIES];
  834. /*
  835. * Store the permanent value of Reg 0x4004in WARegVal
  836. * so we dont have to R/M/W. We should not be reading
  837. * this register when in sleep states.
  838. */
  839. u32 WARegVal;
  840. /* Enterprise mode cap */
  841. u32 ent_mode;
  842. #ifdef CONFIG_ATH9K_WOW
  843. struct ath9k_hw_wow wow;
  844. #endif
  845. bool is_clk_25mhz;
  846. int (*get_mac_revision)(void);
  847. int (*external_reset)(void);
  848. bool disable_2ghz;
  849. bool disable_5ghz;
  850. const struct firmware *eeprom_blob;
  851. struct ath_dynack dynack;
  852. bool tpc_enabled;
  853. u8 tx_power[Ar5416RateSize];
  854. u8 tx_power_stbc[Ar5416RateSize];
  855. };
  856. struct ath_bus_ops {
  857. enum ath_bus_type ath_bus_type;
  858. void (*read_cachesize)(struct ath_common *common, int *csz);
  859. bool (*eeprom_read)(struct ath_common *common, u32 off, u16 *data);
  860. void (*bt_coex_prep)(struct ath_common *common);
  861. void (*aspm_init)(struct ath_common *common);
  862. };
  863. static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
  864. {
  865. return &ah->common;
  866. }
  867. static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
  868. {
  869. return &(ath9k_hw_common(ah)->regulatory);
  870. }
  871. static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah)
  872. {
  873. return &ah->private_ops;
  874. }
  875. static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah)
  876. {
  877. return &ah->ops;
  878. }
  879. static inline u8 get_streams(int mask)
  880. {
  881. return !!(mask & BIT(0)) + !!(mask & BIT(1)) + !!(mask & BIT(2));
  882. }
  883. /* Initialization, Detach, Reset */
  884. void ath9k_hw_deinit(struct ath_hw *ah);
  885. int ath9k_hw_init(struct ath_hw *ah);
  886. int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
  887. struct ath9k_hw_cal_data *caldata, bool fastcc);
  888. int ath9k_hw_fill_cap_info(struct ath_hw *ah);
  889. u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan);
  890. /* GPIO / RFKILL / Antennae */
  891. void ath9k_hw_gpio_request_in(struct ath_hw *ah, u32 gpio, const char *label);
  892. void ath9k_hw_gpio_request_out(struct ath_hw *ah, u32 gpio, const char *label,
  893. u32 ah_signal_type);
  894. void ath9k_hw_gpio_free(struct ath_hw *ah, u32 gpio);
  895. u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
  896. void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
  897. void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
  898. /* General Operation */
  899. void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
  900. int hw_delay);
  901. bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
  902. void ath9k_hw_write_array(struct ath_hw *ah, const struct ar5416IniArray *array,
  903. int column, unsigned int *writecnt);
  904. void ath9k_hw_read_array(struct ath_hw *ah, u32 array[][2], int size);
  905. u32 ath9k_hw_reverse_bits(u32 val, u32 n);
  906. u16 ath9k_hw_computetxtime(struct ath_hw *ah,
  907. u8 phy, int kbps,
  908. u32 frameLen, u16 rateix, bool shortPreamble);
  909. void ath9k_hw_get_channel_centers(struct ath_hw *ah,
  910. struct ath9k_channel *chan,
  911. struct chan_centers *centers);
  912. u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
  913. void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
  914. bool ath9k_hw_phy_disable(struct ath_hw *ah);
  915. bool ath9k_hw_disable(struct ath_hw *ah);
  916. void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test);
  917. void ath9k_hw_setopmode(struct ath_hw *ah);
  918. void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
  919. void ath9k_hw_write_associd(struct ath_hw *ah);
  920. u32 ath9k_hw_gettsf32(struct ath_hw *ah);
  921. u64 ath9k_hw_gettsf64(struct ath_hw *ah);
  922. void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
  923. void ath9k_hw_reset_tsf(struct ath_hw *ah);
  924. u32 ath9k_hw_get_tsf_offset(struct timespec *last, struct timespec *cur);
  925. void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set);
  926. void ath9k_hw_init_global_settings(struct ath_hw *ah);
  927. u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah);
  928. void ath9k_hw_set11nmac2040(struct ath_hw *ah, struct ath9k_channel *chan);
  929. void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
  930. void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
  931. const struct ath9k_beacon_state *bs);
  932. void ath9k_hw_check_nav(struct ath_hw *ah);
  933. bool ath9k_hw_check_alive(struct ath_hw *ah);
  934. bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode);
  935. /* Generic hw timer primitives */
  936. struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
  937. void (*trigger)(void *),
  938. void (*overflow)(void *),
  939. void *arg,
  940. u8 timer_index);
  941. void ath9k_hw_gen_timer_start(struct ath_hw *ah,
  942. struct ath_gen_timer *timer,
  943. u32 timer_next,
  944. u32 timer_period);
  945. void ath9k_hw_gen_timer_start_tsf2(struct ath_hw *ah);
  946. void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);
  947. void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
  948. void ath_gen_timer_isr(struct ath_hw *hw);
  949. void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len);
  950. /* PHY */
  951. void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
  952. u32 *coef_mantissa, u32 *coef_exponent);
  953. void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
  954. bool test);
  955. /*
  956. * Code Specific to AR5008, AR9001 or AR9002,
  957. * we stuff these here to avoid callbacks for AR9003.
  958. */
  959. int ar9002_hw_rf_claim(struct ath_hw *ah);
  960. void ar9002_hw_enable_async_fifo(struct ath_hw *ah);
  961. /*
  962. * Code specific to AR9003, we stuff these here to avoid callbacks
  963. * for older families
  964. */
  965. bool ar9003_hw_bb_watchdog_check(struct ath_hw *ah);
  966. void ar9003_hw_bb_watchdog_config(struct ath_hw *ah);
  967. void ar9003_hw_bb_watchdog_read(struct ath_hw *ah);
  968. void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah);
  969. void ar9003_hw_disable_phy_restart(struct ath_hw *ah);
  970. void ar9003_paprd_enable(struct ath_hw *ah, bool val);
  971. void ar9003_paprd_populate_single_table(struct ath_hw *ah,
  972. struct ath9k_hw_cal_data *caldata,
  973. int chain);
  974. int ar9003_paprd_create_curve(struct ath_hw *ah,
  975. struct ath9k_hw_cal_data *caldata, int chain);
  976. void ar9003_paprd_setup_gain_table(struct ath_hw *ah, int chain);
  977. int ar9003_paprd_init_table(struct ath_hw *ah);
  978. bool ar9003_paprd_is_done(struct ath_hw *ah);
  979. bool ar9003_is_paprd_enabled(struct ath_hw *ah);
  980. void ar9003_hw_set_chain_masks(struct ath_hw *ah, u8 rx, u8 tx);
  981. void ar9003_hw_init_rate_txpower(struct ath_hw *ah, u8 *rate_array,
  982. struct ath9k_channel *chan);
  983. void ar5008_hw_cmn_spur_mitigate(struct ath_hw *ah,
  984. struct ath9k_channel *chan, int bin);
  985. void ar5008_hw_init_rate_txpower(struct ath_hw *ah, int16_t *rate_array,
  986. struct ath9k_channel *chan, int ht40_delta);
  987. /* Hardware family op attach helpers */
  988. int ar5008_hw_attach_phy_ops(struct ath_hw *ah);
  989. void ar9002_hw_attach_phy_ops(struct ath_hw *ah);
  990. void ar9003_hw_attach_phy_ops(struct ath_hw *ah);
  991. void ar9002_hw_attach_calib_ops(struct ath_hw *ah);
  992. void ar9003_hw_attach_calib_ops(struct ath_hw *ah);
  993. int ar9002_hw_attach_ops(struct ath_hw *ah);
  994. void ar9003_hw_attach_ops(struct ath_hw *ah);
  995. void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan);
  996. void ath9k_ani_reset(struct ath_hw *ah, bool is_scanning);
  997. void ath9k_hw_ani_monitor(struct ath_hw *ah, struct ath9k_channel *chan);
  998. void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us);
  999. void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us);
  1000. void ath9k_hw_setslottime(struct ath_hw *ah, u32 us);
  1001. #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
  1002. void ar9003_hw_attach_aic_ops(struct ath_hw *ah);
  1003. static inline bool ath9k_hw_btcoex_is_enabled(struct ath_hw *ah)
  1004. {
  1005. return ah->btcoex_hw.enabled;
  1006. }
  1007. static inline bool ath9k_hw_mci_is_enabled(struct ath_hw *ah)
  1008. {
  1009. return ah->common.btcoex_enabled &&
  1010. (ah->caps.hw_caps & ATH9K_HW_CAP_MCI);
  1011. }
  1012. void ath9k_hw_btcoex_enable(struct ath_hw *ah);
  1013. static inline enum ath_btcoex_scheme
  1014. ath9k_hw_get_btcoex_scheme(struct ath_hw *ah)
  1015. {
  1016. return ah->btcoex_hw.scheme;
  1017. }
  1018. #else
  1019. static inline void ar9003_hw_attach_aic_ops(struct ath_hw *ah)
  1020. {
  1021. }
  1022. static inline bool ath9k_hw_btcoex_is_enabled(struct ath_hw *ah)
  1023. {
  1024. return false;
  1025. }
  1026. static inline bool ath9k_hw_mci_is_enabled(struct ath_hw *ah)
  1027. {
  1028. return false;
  1029. }
  1030. static inline void ath9k_hw_btcoex_enable(struct ath_hw *ah)
  1031. {
  1032. }
  1033. static inline enum ath_btcoex_scheme
  1034. ath9k_hw_get_btcoex_scheme(struct ath_hw *ah)
  1035. {
  1036. return ATH_BTCOEX_CFG_NONE;
  1037. }
  1038. #endif /* CONFIG_ATH9K_BTCOEX_SUPPORT */
  1039. #ifdef CONFIG_ATH9K_WOW
  1040. int ath9k_hw_wow_apply_pattern(struct ath_hw *ah, u8 *user_pattern,
  1041. u8 *user_mask, int pattern_count,
  1042. int pattern_len);
  1043. u32 ath9k_hw_wow_wakeup(struct ath_hw *ah);
  1044. void ath9k_hw_wow_enable(struct ath_hw *ah, u32 pattern_enable);
  1045. #else
  1046. static inline int ath9k_hw_wow_apply_pattern(struct ath_hw *ah,
  1047. u8 *user_pattern,
  1048. u8 *user_mask,
  1049. int pattern_count,
  1050. int pattern_len)
  1051. {
  1052. return 0;
  1053. }
  1054. static inline u32 ath9k_hw_wow_wakeup(struct ath_hw *ah)
  1055. {
  1056. return 0;
  1057. }
  1058. static inline void ath9k_hw_wow_enable(struct ath_hw *ah, u32 pattern_enable)
  1059. {
  1060. }
  1061. #endif
  1062. #define ATH9K_CLOCK_RATE_CCK 22
  1063. #define ATH9K_CLOCK_RATE_5GHZ_OFDM 40
  1064. #define ATH9K_CLOCK_RATE_2GHZ_OFDM 44
  1065. #define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44
  1066. #endif