123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969 |
- /*
- * Texas Instruments CPDMA Driver
- *
- * Copyright (C) 2010 Texas Instruments
- *
- * This program is free software; you can redistribute it and/or
- * modify it under the terms of the GNU General Public License as
- * published by the Free Software Foundation version 2.
- *
- * This program is distributed "as is" WITHOUT ANY WARRANTY of any
- * kind, whether express or implied; without even the implied warranty
- * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
- * GNU General Public License for more details.
- */
- #include <linux/kernel.h>
- #include <linux/spinlock.h>
- #include <linux/device.h>
- #include <linux/module.h>
- #include <linux/slab.h>
- #include <linux/err.h>
- #include <linux/dma-mapping.h>
- #include <linux/io.h>
- #include <linux/delay.h>
- #include <linux/genalloc.h>
- #include "davinci_cpdma.h"
- /* DMA Registers */
- #define CPDMA_TXIDVER 0x00
- #define CPDMA_TXCONTROL 0x04
- #define CPDMA_TXTEARDOWN 0x08
- #define CPDMA_RXIDVER 0x10
- #define CPDMA_RXCONTROL 0x14
- #define CPDMA_SOFTRESET 0x1c
- #define CPDMA_RXTEARDOWN 0x18
- #define CPDMA_TXINTSTATRAW 0x80
- #define CPDMA_TXINTSTATMASKED 0x84
- #define CPDMA_TXINTMASKSET 0x88
- #define CPDMA_TXINTMASKCLEAR 0x8c
- #define CPDMA_MACINVECTOR 0x90
- #define CPDMA_MACEOIVECTOR 0x94
- #define CPDMA_RXINTSTATRAW 0xa0
- #define CPDMA_RXINTSTATMASKED 0xa4
- #define CPDMA_RXINTMASKSET 0xa8
- #define CPDMA_RXINTMASKCLEAR 0xac
- #define CPDMA_DMAINTSTATRAW 0xb0
- #define CPDMA_DMAINTSTATMASKED 0xb4
- #define CPDMA_DMAINTMASKSET 0xb8
- #define CPDMA_DMAINTMASKCLEAR 0xbc
- #define CPDMA_DMAINT_HOSTERR BIT(1)
- /* the following exist only if has_ext_regs is set */
- #define CPDMA_DMACONTROL 0x20
- #define CPDMA_DMASTATUS 0x24
- #define CPDMA_RXBUFFOFS 0x28
- #define CPDMA_EM_CONTROL 0x2c
- /* Descriptor mode bits */
- #define CPDMA_DESC_SOP BIT(31)
- #define CPDMA_DESC_EOP BIT(30)
- #define CPDMA_DESC_OWNER BIT(29)
- #define CPDMA_DESC_EOQ BIT(28)
- #define CPDMA_DESC_TD_COMPLETE BIT(27)
- #define CPDMA_DESC_PASS_CRC BIT(26)
- #define CPDMA_DESC_TO_PORT_EN BIT(20)
- #define CPDMA_TO_PORT_SHIFT 16
- #define CPDMA_DESC_PORT_MASK (BIT(18) | BIT(17) | BIT(16))
- #define CPDMA_DESC_CRC_LEN 4
- #define CPDMA_TEARDOWN_VALUE 0xfffffffc
- struct cpdma_desc {
- /* hardware fields */
- u32 hw_next;
- u32 hw_buffer;
- u32 hw_len;
- u32 hw_mode;
- /* software fields */
- void *sw_token;
- u32 sw_buffer;
- u32 sw_len;
- };
- struct cpdma_desc_pool {
- phys_addr_t phys;
- dma_addr_t hw_addr;
- void __iomem *iomap; /* ioremap map */
- void *cpumap; /* dma_alloc map */
- int desc_size, mem_size;
- int num_desc;
- struct device *dev;
- struct gen_pool *gen_pool;
- };
- enum cpdma_state {
- CPDMA_STATE_IDLE,
- CPDMA_STATE_ACTIVE,
- CPDMA_STATE_TEARDOWN,
- };
- struct cpdma_ctlr {
- enum cpdma_state state;
- struct cpdma_params params;
- struct device *dev;
- struct cpdma_desc_pool *pool;
- spinlock_t lock;
- struct cpdma_chan *channels[2 * CPDMA_MAX_CHANNELS];
- int chan_num;
- };
- struct cpdma_chan {
- struct cpdma_desc __iomem *head, *tail;
- void __iomem *hdp, *cp, *rxfree;
- enum cpdma_state state;
- struct cpdma_ctlr *ctlr;
- int chan_num;
- spinlock_t lock;
- int count;
- u32 desc_num;
- u32 mask;
- cpdma_handler_fn handler;
- enum dma_data_direction dir;
- struct cpdma_chan_stats stats;
- /* offsets into dmaregs */
- int int_set, int_clear, td;
- };
- #define tx_chan_num(chan) (chan)
- #define rx_chan_num(chan) ((chan) + CPDMA_MAX_CHANNELS)
- #define is_rx_chan(chan) ((chan)->chan_num >= CPDMA_MAX_CHANNELS)
- #define is_tx_chan(chan) (!is_rx_chan(chan))
- #define __chan_linear(chan_num) ((chan_num) & (CPDMA_MAX_CHANNELS - 1))
- #define chan_linear(chan) __chan_linear((chan)->chan_num)
- /* The following make access to common cpdma_ctlr params more readable */
- #define dmaregs params.dmaregs
- #define num_chan params.num_chan
- /* various accessors */
- #define dma_reg_read(ctlr, ofs) __raw_readl((ctlr)->dmaregs + (ofs))
- #define chan_read(chan, fld) __raw_readl((chan)->fld)
- #define desc_read(desc, fld) __raw_readl(&(desc)->fld)
- #define dma_reg_write(ctlr, ofs, v) __raw_writel(v, (ctlr)->dmaregs + (ofs))
- #define chan_write(chan, fld, v) __raw_writel(v, (chan)->fld)
- #define desc_write(desc, fld, v) __raw_writel((u32)(v), &(desc)->fld)
- #define cpdma_desc_to_port(chan, mode, directed) \
- do { \
- if (!is_rx_chan(chan) && ((directed == 1) || \
- (directed == 2))) \
- mode |= (CPDMA_DESC_TO_PORT_EN | \
- (directed << CPDMA_TO_PORT_SHIFT)); \
- } while (0)
- static void cpdma_desc_pool_destroy(struct cpdma_desc_pool *pool)
- {
- if (!pool)
- return;
- WARN(gen_pool_size(pool->gen_pool) != gen_pool_avail(pool->gen_pool),
- "cpdma_desc_pool size %d != avail %d",
- gen_pool_size(pool->gen_pool),
- gen_pool_avail(pool->gen_pool));
- if (pool->cpumap)
- dma_free_coherent(pool->dev, pool->mem_size, pool->cpumap,
- pool->phys);
- else
- iounmap(pool->iomap);
- }
- /*
- * Utility constructs for a cpdma descriptor pool. Some devices (e.g. davinci
- * emac) have dedicated on-chip memory for these descriptors. Some other
- * devices (e.g. cpsw switches) use plain old memory. Descriptor pools
- * abstract out these details
- */
- static struct cpdma_desc_pool *
- cpdma_desc_pool_create(struct device *dev, u32 phys, dma_addr_t hw_addr,
- int size, int align)
- {
- struct cpdma_desc_pool *pool;
- int ret;
- pool = devm_kzalloc(dev, sizeof(*pool), GFP_KERNEL);
- if (!pool)
- goto gen_pool_create_fail;
- pool->dev = dev;
- pool->mem_size = size;
- pool->desc_size = ALIGN(sizeof(struct cpdma_desc), align);
- pool->num_desc = size / pool->desc_size;
- pool->gen_pool = devm_gen_pool_create(dev, ilog2(pool->desc_size), -1,
- "cpdma");
- if (IS_ERR(pool->gen_pool)) {
- dev_err(dev, "pool create failed %ld\n",
- PTR_ERR(pool->gen_pool));
- goto gen_pool_create_fail;
- }
- if (phys) {
- pool->phys = phys;
- pool->iomap = ioremap(phys, size); /* should be memremap? */
- pool->hw_addr = hw_addr;
- } else {
- pool->cpumap = dma_alloc_coherent(dev, size, &pool->hw_addr,
- GFP_KERNEL);
- pool->iomap = (void __iomem __force *)pool->cpumap;
- pool->phys = pool->hw_addr; /* assumes no IOMMU, don't use this value */
- }
- if (!pool->iomap)
- goto gen_pool_create_fail;
- ret = gen_pool_add_virt(pool->gen_pool, (unsigned long)pool->iomap,
- pool->phys, pool->mem_size, -1);
- if (ret < 0) {
- dev_err(dev, "pool add failed %d\n", ret);
- goto gen_pool_add_virt_fail;
- }
- return pool;
- gen_pool_add_virt_fail:
- cpdma_desc_pool_destroy(pool);
- gen_pool_create_fail:
- return NULL;
- }
- static inline dma_addr_t desc_phys(struct cpdma_desc_pool *pool,
- struct cpdma_desc __iomem *desc)
- {
- if (!desc)
- return 0;
- return pool->hw_addr + (__force long)desc - (__force long)pool->iomap;
- }
- static inline struct cpdma_desc __iomem *
- desc_from_phys(struct cpdma_desc_pool *pool, dma_addr_t dma)
- {
- return dma ? pool->iomap + dma - pool->hw_addr : NULL;
- }
- static struct cpdma_desc __iomem *
- cpdma_desc_alloc(struct cpdma_desc_pool *pool)
- {
- return (struct cpdma_desc __iomem *)
- gen_pool_alloc(pool->gen_pool, pool->desc_size);
- }
- static void cpdma_desc_free(struct cpdma_desc_pool *pool,
- struct cpdma_desc __iomem *desc, int num_desc)
- {
- gen_pool_free(pool->gen_pool, (unsigned long)desc, pool->desc_size);
- }
- struct cpdma_ctlr *cpdma_ctlr_create(struct cpdma_params *params)
- {
- struct cpdma_ctlr *ctlr;
- ctlr = devm_kzalloc(params->dev, sizeof(*ctlr), GFP_KERNEL);
- if (!ctlr)
- return NULL;
- ctlr->state = CPDMA_STATE_IDLE;
- ctlr->params = *params;
- ctlr->dev = params->dev;
- ctlr->chan_num = 0;
- spin_lock_init(&ctlr->lock);
- ctlr->pool = cpdma_desc_pool_create(ctlr->dev,
- ctlr->params.desc_mem_phys,
- ctlr->params.desc_hw_addr,
- ctlr->params.desc_mem_size,
- ctlr->params.desc_align);
- if (!ctlr->pool)
- return NULL;
- if (WARN_ON(ctlr->num_chan > CPDMA_MAX_CHANNELS))
- ctlr->num_chan = CPDMA_MAX_CHANNELS;
- return ctlr;
- }
- EXPORT_SYMBOL_GPL(cpdma_ctlr_create);
- int cpdma_ctlr_start(struct cpdma_ctlr *ctlr)
- {
- unsigned long flags;
- int i;
- spin_lock_irqsave(&ctlr->lock, flags);
- if (ctlr->state != CPDMA_STATE_IDLE) {
- spin_unlock_irqrestore(&ctlr->lock, flags);
- return -EBUSY;
- }
- if (ctlr->params.has_soft_reset) {
- unsigned timeout = 10 * 100;
- dma_reg_write(ctlr, CPDMA_SOFTRESET, 1);
- while (timeout) {
- if (dma_reg_read(ctlr, CPDMA_SOFTRESET) == 0)
- break;
- udelay(10);
- timeout--;
- }
- WARN_ON(!timeout);
- }
- for (i = 0; i < ctlr->num_chan; i++) {
- __raw_writel(0, ctlr->params.txhdp + 4 * i);
- __raw_writel(0, ctlr->params.rxhdp + 4 * i);
- __raw_writel(0, ctlr->params.txcp + 4 * i);
- __raw_writel(0, ctlr->params.rxcp + 4 * i);
- }
- dma_reg_write(ctlr, CPDMA_RXINTMASKCLEAR, 0xffffffff);
- dma_reg_write(ctlr, CPDMA_TXINTMASKCLEAR, 0xffffffff);
- dma_reg_write(ctlr, CPDMA_TXCONTROL, 1);
- dma_reg_write(ctlr, CPDMA_RXCONTROL, 1);
- ctlr->state = CPDMA_STATE_ACTIVE;
- for (i = 0; i < ARRAY_SIZE(ctlr->channels); i++) {
- if (ctlr->channels[i])
- cpdma_chan_start(ctlr->channels[i]);
- }
- spin_unlock_irqrestore(&ctlr->lock, flags);
- return 0;
- }
- EXPORT_SYMBOL_GPL(cpdma_ctlr_start);
- int cpdma_ctlr_stop(struct cpdma_ctlr *ctlr)
- {
- unsigned long flags;
- int i;
- spin_lock_irqsave(&ctlr->lock, flags);
- if (ctlr->state == CPDMA_STATE_TEARDOWN) {
- spin_unlock_irqrestore(&ctlr->lock, flags);
- return -EINVAL;
- }
- ctlr->state = CPDMA_STATE_TEARDOWN;
- spin_unlock_irqrestore(&ctlr->lock, flags);
- for (i = 0; i < ARRAY_SIZE(ctlr->channels); i++) {
- if (ctlr->channels[i])
- cpdma_chan_stop(ctlr->channels[i]);
- }
- spin_lock_irqsave(&ctlr->lock, flags);
- dma_reg_write(ctlr, CPDMA_RXINTMASKCLEAR, 0xffffffff);
- dma_reg_write(ctlr, CPDMA_TXINTMASKCLEAR, 0xffffffff);
- dma_reg_write(ctlr, CPDMA_TXCONTROL, 0);
- dma_reg_write(ctlr, CPDMA_RXCONTROL, 0);
- ctlr->state = CPDMA_STATE_IDLE;
- spin_unlock_irqrestore(&ctlr->lock, flags);
- return 0;
- }
- EXPORT_SYMBOL_GPL(cpdma_ctlr_stop);
- int cpdma_ctlr_destroy(struct cpdma_ctlr *ctlr)
- {
- int ret = 0, i;
- if (!ctlr)
- return -EINVAL;
- if (ctlr->state != CPDMA_STATE_IDLE)
- cpdma_ctlr_stop(ctlr);
- for (i = 0; i < ARRAY_SIZE(ctlr->channels); i++)
- cpdma_chan_destroy(ctlr->channels[i]);
- cpdma_desc_pool_destroy(ctlr->pool);
- return ret;
- }
- EXPORT_SYMBOL_GPL(cpdma_ctlr_destroy);
- int cpdma_ctlr_int_ctrl(struct cpdma_ctlr *ctlr, bool enable)
- {
- unsigned long flags;
- int i, reg;
- spin_lock_irqsave(&ctlr->lock, flags);
- if (ctlr->state != CPDMA_STATE_ACTIVE) {
- spin_unlock_irqrestore(&ctlr->lock, flags);
- return -EINVAL;
- }
- reg = enable ? CPDMA_DMAINTMASKSET : CPDMA_DMAINTMASKCLEAR;
- dma_reg_write(ctlr, reg, CPDMA_DMAINT_HOSTERR);
- for (i = 0; i < ARRAY_SIZE(ctlr->channels); i++) {
- if (ctlr->channels[i])
- cpdma_chan_int_ctrl(ctlr->channels[i], enable);
- }
- spin_unlock_irqrestore(&ctlr->lock, flags);
- return 0;
- }
- EXPORT_SYMBOL_GPL(cpdma_ctlr_int_ctrl);
- void cpdma_ctlr_eoi(struct cpdma_ctlr *ctlr, u32 value)
- {
- dma_reg_write(ctlr, CPDMA_MACEOIVECTOR, value);
- }
- EXPORT_SYMBOL_GPL(cpdma_ctlr_eoi);
- u32 cpdma_ctrl_rxchs_state(struct cpdma_ctlr *ctlr)
- {
- return dma_reg_read(ctlr, CPDMA_RXINTSTATMASKED);
- }
- EXPORT_SYMBOL_GPL(cpdma_ctrl_rxchs_state);
- u32 cpdma_ctrl_txchs_state(struct cpdma_ctlr *ctlr)
- {
- return dma_reg_read(ctlr, CPDMA_TXINTSTATMASKED);
- }
- EXPORT_SYMBOL_GPL(cpdma_ctrl_txchs_state);
- /**
- * cpdma_chan_split_pool - Splits ctrl pool between all channels.
- * Has to be called under ctlr lock
- */
- static void cpdma_chan_split_pool(struct cpdma_ctlr *ctlr)
- {
- struct cpdma_desc_pool *pool = ctlr->pool;
- struct cpdma_chan *chan;
- int ch_desc_num;
- int i;
- if (!ctlr->chan_num)
- return;
- /* calculate average size of pool slice */
- ch_desc_num = pool->num_desc / ctlr->chan_num;
- /* split ctlr pool */
- for (i = 0; i < ARRAY_SIZE(ctlr->channels); i++) {
- chan = ctlr->channels[i];
- if (chan)
- chan->desc_num = ch_desc_num;
- }
- }
- struct cpdma_chan *cpdma_chan_create(struct cpdma_ctlr *ctlr, int chan_num,
- cpdma_handler_fn handler, int rx_type)
- {
- int offset = chan_num * 4;
- struct cpdma_chan *chan;
- unsigned long flags;
- chan_num = rx_type ? rx_chan_num(chan_num) : tx_chan_num(chan_num);
- if (__chan_linear(chan_num) >= ctlr->num_chan)
- return NULL;
- chan = devm_kzalloc(ctlr->dev, sizeof(*chan), GFP_KERNEL);
- if (!chan)
- return ERR_PTR(-ENOMEM);
- spin_lock_irqsave(&ctlr->lock, flags);
- if (ctlr->channels[chan_num]) {
- spin_unlock_irqrestore(&ctlr->lock, flags);
- devm_kfree(ctlr->dev, chan);
- return ERR_PTR(-EBUSY);
- }
- chan->ctlr = ctlr;
- chan->state = CPDMA_STATE_IDLE;
- chan->chan_num = chan_num;
- chan->handler = handler;
- chan->desc_num = ctlr->pool->num_desc / 2;
- if (is_rx_chan(chan)) {
- chan->hdp = ctlr->params.rxhdp + offset;
- chan->cp = ctlr->params.rxcp + offset;
- chan->rxfree = ctlr->params.rxfree + offset;
- chan->int_set = CPDMA_RXINTMASKSET;
- chan->int_clear = CPDMA_RXINTMASKCLEAR;
- chan->td = CPDMA_RXTEARDOWN;
- chan->dir = DMA_FROM_DEVICE;
- } else {
- chan->hdp = ctlr->params.txhdp + offset;
- chan->cp = ctlr->params.txcp + offset;
- chan->int_set = CPDMA_TXINTMASKSET;
- chan->int_clear = CPDMA_TXINTMASKCLEAR;
- chan->td = CPDMA_TXTEARDOWN;
- chan->dir = DMA_TO_DEVICE;
- }
- chan->mask = BIT(chan_linear(chan));
- spin_lock_init(&chan->lock);
- ctlr->channels[chan_num] = chan;
- ctlr->chan_num++;
- cpdma_chan_split_pool(ctlr);
- spin_unlock_irqrestore(&ctlr->lock, flags);
- return chan;
- }
- EXPORT_SYMBOL_GPL(cpdma_chan_create);
- int cpdma_chan_get_rx_buf_num(struct cpdma_chan *chan)
- {
- unsigned long flags;
- int desc_num;
- spin_lock_irqsave(&chan->lock, flags);
- desc_num = chan->desc_num;
- spin_unlock_irqrestore(&chan->lock, flags);
- return desc_num;
- }
- EXPORT_SYMBOL_GPL(cpdma_chan_get_rx_buf_num);
- int cpdma_chan_destroy(struct cpdma_chan *chan)
- {
- struct cpdma_ctlr *ctlr;
- unsigned long flags;
- if (!chan)
- return -EINVAL;
- ctlr = chan->ctlr;
- spin_lock_irqsave(&ctlr->lock, flags);
- if (chan->state != CPDMA_STATE_IDLE)
- cpdma_chan_stop(chan);
- ctlr->channels[chan->chan_num] = NULL;
- ctlr->chan_num--;
- cpdma_chan_split_pool(ctlr);
- spin_unlock_irqrestore(&ctlr->lock, flags);
- return 0;
- }
- EXPORT_SYMBOL_GPL(cpdma_chan_destroy);
- int cpdma_chan_get_stats(struct cpdma_chan *chan,
- struct cpdma_chan_stats *stats)
- {
- unsigned long flags;
- if (!chan)
- return -EINVAL;
- spin_lock_irqsave(&chan->lock, flags);
- memcpy(stats, &chan->stats, sizeof(*stats));
- spin_unlock_irqrestore(&chan->lock, flags);
- return 0;
- }
- EXPORT_SYMBOL_GPL(cpdma_chan_get_stats);
- static void __cpdma_chan_submit(struct cpdma_chan *chan,
- struct cpdma_desc __iomem *desc)
- {
- struct cpdma_ctlr *ctlr = chan->ctlr;
- struct cpdma_desc __iomem *prev = chan->tail;
- struct cpdma_desc_pool *pool = ctlr->pool;
- dma_addr_t desc_dma;
- u32 mode;
- desc_dma = desc_phys(pool, desc);
- /* simple case - idle channel */
- if (!chan->head) {
- chan->stats.head_enqueue++;
- chan->head = desc;
- chan->tail = desc;
- if (chan->state == CPDMA_STATE_ACTIVE)
- chan_write(chan, hdp, desc_dma);
- return;
- }
- /* first chain the descriptor at the tail of the list */
- desc_write(prev, hw_next, desc_dma);
- chan->tail = desc;
- chan->stats.tail_enqueue++;
- /* next check if EOQ has been triggered already */
- mode = desc_read(prev, hw_mode);
- if (((mode & (CPDMA_DESC_EOQ | CPDMA_DESC_OWNER)) == CPDMA_DESC_EOQ) &&
- (chan->state == CPDMA_STATE_ACTIVE)) {
- desc_write(prev, hw_mode, mode & ~CPDMA_DESC_EOQ);
- chan_write(chan, hdp, desc_dma);
- chan->stats.misqueued++;
- }
- }
- int cpdma_chan_submit(struct cpdma_chan *chan, void *token, void *data,
- int len, int directed)
- {
- struct cpdma_ctlr *ctlr = chan->ctlr;
- struct cpdma_desc __iomem *desc;
- dma_addr_t buffer;
- unsigned long flags;
- u32 mode;
- int ret = 0;
- spin_lock_irqsave(&chan->lock, flags);
- if (chan->state == CPDMA_STATE_TEARDOWN) {
- ret = -EINVAL;
- goto unlock_ret;
- }
- if (chan->count >= chan->desc_num) {
- chan->stats.desc_alloc_fail++;
- ret = -ENOMEM;
- goto unlock_ret;
- }
- desc = cpdma_desc_alloc(ctlr->pool);
- if (!desc) {
- chan->stats.desc_alloc_fail++;
- ret = -ENOMEM;
- goto unlock_ret;
- }
- if (len < ctlr->params.min_packet_size) {
- len = ctlr->params.min_packet_size;
- chan->stats.runt_transmit_buff++;
- }
- buffer = dma_map_single(ctlr->dev, data, len, chan->dir);
- ret = dma_mapping_error(ctlr->dev, buffer);
- if (ret) {
- cpdma_desc_free(ctlr->pool, desc, 1);
- ret = -EINVAL;
- goto unlock_ret;
- }
- mode = CPDMA_DESC_OWNER | CPDMA_DESC_SOP | CPDMA_DESC_EOP;
- cpdma_desc_to_port(chan, mode, directed);
- desc_write(desc, hw_next, 0);
- desc_write(desc, hw_buffer, buffer);
- desc_write(desc, hw_len, len);
- desc_write(desc, hw_mode, mode | len);
- desc_write(desc, sw_token, token);
- desc_write(desc, sw_buffer, buffer);
- desc_write(desc, sw_len, len);
- __cpdma_chan_submit(chan, desc);
- if (chan->state == CPDMA_STATE_ACTIVE && chan->rxfree)
- chan_write(chan, rxfree, 1);
- chan->count++;
- unlock_ret:
- spin_unlock_irqrestore(&chan->lock, flags);
- return ret;
- }
- EXPORT_SYMBOL_GPL(cpdma_chan_submit);
- bool cpdma_check_free_tx_desc(struct cpdma_chan *chan)
- {
- struct cpdma_ctlr *ctlr = chan->ctlr;
- struct cpdma_desc_pool *pool = ctlr->pool;
- bool free_tx_desc;
- unsigned long flags;
- spin_lock_irqsave(&chan->lock, flags);
- free_tx_desc = (chan->count < chan->desc_num) &&
- gen_pool_avail(pool->gen_pool);
- spin_unlock_irqrestore(&chan->lock, flags);
- return free_tx_desc;
- }
- EXPORT_SYMBOL_GPL(cpdma_check_free_tx_desc);
- static void __cpdma_chan_free(struct cpdma_chan *chan,
- struct cpdma_desc __iomem *desc,
- int outlen, int status)
- {
- struct cpdma_ctlr *ctlr = chan->ctlr;
- struct cpdma_desc_pool *pool = ctlr->pool;
- dma_addr_t buff_dma;
- int origlen;
- void *token;
- token = (void *)desc_read(desc, sw_token);
- buff_dma = desc_read(desc, sw_buffer);
- origlen = desc_read(desc, sw_len);
- dma_unmap_single(ctlr->dev, buff_dma, origlen, chan->dir);
- cpdma_desc_free(pool, desc, 1);
- (*chan->handler)(token, outlen, status);
- }
- static int __cpdma_chan_process(struct cpdma_chan *chan)
- {
- struct cpdma_ctlr *ctlr = chan->ctlr;
- struct cpdma_desc __iomem *desc;
- int status, outlen;
- int cb_status = 0;
- struct cpdma_desc_pool *pool = ctlr->pool;
- dma_addr_t desc_dma;
- unsigned long flags;
- spin_lock_irqsave(&chan->lock, flags);
- desc = chan->head;
- if (!desc) {
- chan->stats.empty_dequeue++;
- status = -ENOENT;
- goto unlock_ret;
- }
- desc_dma = desc_phys(pool, desc);
- status = __raw_readl(&desc->hw_mode);
- outlen = status & 0x7ff;
- if (status & CPDMA_DESC_OWNER) {
- chan->stats.busy_dequeue++;
- status = -EBUSY;
- goto unlock_ret;
- }
- if (status & CPDMA_DESC_PASS_CRC)
- outlen -= CPDMA_DESC_CRC_LEN;
- status = status & (CPDMA_DESC_EOQ | CPDMA_DESC_TD_COMPLETE |
- CPDMA_DESC_PORT_MASK);
- chan->head = desc_from_phys(pool, desc_read(desc, hw_next));
- chan_write(chan, cp, desc_dma);
- chan->count--;
- chan->stats.good_dequeue++;
- if (status & CPDMA_DESC_EOQ) {
- chan->stats.requeue++;
- chan_write(chan, hdp, desc_phys(pool, chan->head));
- }
- spin_unlock_irqrestore(&chan->lock, flags);
- if (unlikely(status & CPDMA_DESC_TD_COMPLETE))
- cb_status = -ENOSYS;
- else
- cb_status = status;
- __cpdma_chan_free(chan, desc, outlen, cb_status);
- return status;
- unlock_ret:
- spin_unlock_irqrestore(&chan->lock, flags);
- return status;
- }
- int cpdma_chan_process(struct cpdma_chan *chan, int quota)
- {
- int used = 0, ret = 0;
- if (chan->state != CPDMA_STATE_ACTIVE)
- return -EINVAL;
- while (used < quota) {
- ret = __cpdma_chan_process(chan);
- if (ret < 0)
- break;
- used++;
- }
- return used;
- }
- EXPORT_SYMBOL_GPL(cpdma_chan_process);
- int cpdma_chan_start(struct cpdma_chan *chan)
- {
- struct cpdma_ctlr *ctlr = chan->ctlr;
- struct cpdma_desc_pool *pool = ctlr->pool;
- unsigned long flags;
- spin_lock_irqsave(&chan->lock, flags);
- if (chan->state != CPDMA_STATE_IDLE) {
- spin_unlock_irqrestore(&chan->lock, flags);
- return -EBUSY;
- }
- if (ctlr->state != CPDMA_STATE_ACTIVE) {
- spin_unlock_irqrestore(&chan->lock, flags);
- return -EINVAL;
- }
- dma_reg_write(ctlr, chan->int_set, chan->mask);
- chan->state = CPDMA_STATE_ACTIVE;
- if (chan->head) {
- chan_write(chan, hdp, desc_phys(pool, chan->head));
- if (chan->rxfree)
- chan_write(chan, rxfree, chan->count);
- }
- spin_unlock_irqrestore(&chan->lock, flags);
- return 0;
- }
- EXPORT_SYMBOL_GPL(cpdma_chan_start);
- int cpdma_chan_stop(struct cpdma_chan *chan)
- {
- struct cpdma_ctlr *ctlr = chan->ctlr;
- struct cpdma_desc_pool *pool = ctlr->pool;
- unsigned long flags;
- int ret;
- unsigned timeout;
- spin_lock_irqsave(&chan->lock, flags);
- if (chan->state == CPDMA_STATE_TEARDOWN) {
- spin_unlock_irqrestore(&chan->lock, flags);
- return -EINVAL;
- }
- chan->state = CPDMA_STATE_TEARDOWN;
- dma_reg_write(ctlr, chan->int_clear, chan->mask);
- /* trigger teardown */
- dma_reg_write(ctlr, chan->td, chan_linear(chan));
- /* wait for teardown complete */
- timeout = 100 * 100; /* 100 ms */
- while (timeout) {
- u32 cp = chan_read(chan, cp);
- if ((cp & CPDMA_TEARDOWN_VALUE) == CPDMA_TEARDOWN_VALUE)
- break;
- udelay(10);
- timeout--;
- }
- WARN_ON(!timeout);
- chan_write(chan, cp, CPDMA_TEARDOWN_VALUE);
- /* handle completed packets */
- spin_unlock_irqrestore(&chan->lock, flags);
- do {
- ret = __cpdma_chan_process(chan);
- if (ret < 0)
- break;
- } while ((ret & CPDMA_DESC_TD_COMPLETE) == 0);
- spin_lock_irqsave(&chan->lock, flags);
- /* remaining packets haven't been tx/rx'ed, clean them up */
- while (chan->head) {
- struct cpdma_desc __iomem *desc = chan->head;
- dma_addr_t next_dma;
- next_dma = desc_read(desc, hw_next);
- chan->head = desc_from_phys(pool, next_dma);
- chan->count--;
- chan->stats.teardown_dequeue++;
- /* issue callback without locks held */
- spin_unlock_irqrestore(&chan->lock, flags);
- __cpdma_chan_free(chan, desc, 0, -ENOSYS);
- spin_lock_irqsave(&chan->lock, flags);
- }
- chan->state = CPDMA_STATE_IDLE;
- spin_unlock_irqrestore(&chan->lock, flags);
- return 0;
- }
- EXPORT_SYMBOL_GPL(cpdma_chan_stop);
- int cpdma_chan_int_ctrl(struct cpdma_chan *chan, bool enable)
- {
- unsigned long flags;
- spin_lock_irqsave(&chan->lock, flags);
- if (chan->state != CPDMA_STATE_ACTIVE) {
- spin_unlock_irqrestore(&chan->lock, flags);
- return -EINVAL;
- }
- dma_reg_write(chan->ctlr, enable ? chan->int_set : chan->int_clear,
- chan->mask);
- spin_unlock_irqrestore(&chan->lock, flags);
- return 0;
- }
- struct cpdma_control_info {
- u32 reg;
- u32 shift, mask;
- int access;
- #define ACCESS_RO BIT(0)
- #define ACCESS_WO BIT(1)
- #define ACCESS_RW (ACCESS_RO | ACCESS_WO)
- };
- static struct cpdma_control_info controls[] = {
- [CPDMA_CMD_IDLE] = {CPDMA_DMACONTROL, 3, 1, ACCESS_WO},
- [CPDMA_COPY_ERROR_FRAMES] = {CPDMA_DMACONTROL, 4, 1, ACCESS_RW},
- [CPDMA_RX_OFF_LEN_UPDATE] = {CPDMA_DMACONTROL, 2, 1, ACCESS_RW},
- [CPDMA_RX_OWNERSHIP_FLIP] = {CPDMA_DMACONTROL, 1, 1, ACCESS_RW},
- [CPDMA_TX_PRIO_FIXED] = {CPDMA_DMACONTROL, 0, 1, ACCESS_RW},
- [CPDMA_STAT_IDLE] = {CPDMA_DMASTATUS, 31, 1, ACCESS_RO},
- [CPDMA_STAT_TX_ERR_CODE] = {CPDMA_DMASTATUS, 20, 0xf, ACCESS_RW},
- [CPDMA_STAT_TX_ERR_CHAN] = {CPDMA_DMASTATUS, 16, 0x7, ACCESS_RW},
- [CPDMA_STAT_RX_ERR_CODE] = {CPDMA_DMASTATUS, 12, 0xf, ACCESS_RW},
- [CPDMA_STAT_RX_ERR_CHAN] = {CPDMA_DMASTATUS, 8, 0x7, ACCESS_RW},
- [CPDMA_RX_BUFFER_OFFSET] = {CPDMA_RXBUFFOFS, 0, 0xffff, ACCESS_RW},
- };
- int cpdma_control_get(struct cpdma_ctlr *ctlr, int control)
- {
- unsigned long flags;
- struct cpdma_control_info *info = &controls[control];
- int ret;
- spin_lock_irqsave(&ctlr->lock, flags);
- ret = -ENOTSUPP;
- if (!ctlr->params.has_ext_regs)
- goto unlock_ret;
- ret = -EINVAL;
- if (ctlr->state != CPDMA_STATE_ACTIVE)
- goto unlock_ret;
- ret = -ENOENT;
- if (control < 0 || control >= ARRAY_SIZE(controls))
- goto unlock_ret;
- ret = -EPERM;
- if ((info->access & ACCESS_RO) != ACCESS_RO)
- goto unlock_ret;
- ret = (dma_reg_read(ctlr, info->reg) >> info->shift) & info->mask;
- unlock_ret:
- spin_unlock_irqrestore(&ctlr->lock, flags);
- return ret;
- }
- int cpdma_control_set(struct cpdma_ctlr *ctlr, int control, int value)
- {
- unsigned long flags;
- struct cpdma_control_info *info = &controls[control];
- int ret;
- u32 val;
- spin_lock_irqsave(&ctlr->lock, flags);
- ret = -ENOTSUPP;
- if (!ctlr->params.has_ext_regs)
- goto unlock_ret;
- ret = -EINVAL;
- if (ctlr->state != CPDMA_STATE_ACTIVE)
- goto unlock_ret;
- ret = -ENOENT;
- if (control < 0 || control >= ARRAY_SIZE(controls))
- goto unlock_ret;
- ret = -EPERM;
- if ((info->access & ACCESS_WO) != ACCESS_WO)
- goto unlock_ret;
- val = dma_reg_read(ctlr, info->reg);
- val &= ~(info->mask << info->shift);
- val |= (value & info->mask) << info->shift;
- dma_reg_write(ctlr, info->reg, val);
- ret = 0;
- unlock_ret:
- spin_unlock_irqrestore(&ctlr->lock, flags);
- return ret;
- }
- EXPORT_SYMBOL_GPL(cpdma_control_set);
- MODULE_LICENSE("GPL");
|