dwmac-socfpga.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411
  1. /* Copyright Altera Corporation (C) 2014. All rights reserved.
  2. *
  3. * This program is free software; you can redistribute it and/or modify
  4. * it under the terms of the GNU General Public License, version 2,
  5. * as published by the Free Software Foundation.
  6. *
  7. * This program is distributed in the hope that it will be useful,
  8. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  9. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  10. * GNU General Public License for more details.
  11. *
  12. * You should have received a copy of the GNU General Public License
  13. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  14. *
  15. * Adopted from dwmac-sti.c
  16. */
  17. #include <linux/mfd/syscon.h>
  18. #include <linux/of.h>
  19. #include <linux/of_address.h>
  20. #include <linux/of_net.h>
  21. #include <linux/phy.h>
  22. #include <linux/regmap.h>
  23. #include <linux/reset.h>
  24. #include <linux/stmmac.h>
  25. #include "stmmac.h"
  26. #include "stmmac_platform.h"
  27. #include "altr_tse_pcs.h"
  28. #define SGMII_ADAPTER_CTRL_REG 0x00
  29. #define SGMII_ADAPTER_DISABLE 0x0001
  30. #define SYSMGR_EMACGRP_CTRL_PHYSEL_ENUM_GMII_MII 0x0
  31. #define SYSMGR_EMACGRP_CTRL_PHYSEL_ENUM_RGMII 0x1
  32. #define SYSMGR_EMACGRP_CTRL_PHYSEL_ENUM_RMII 0x2
  33. #define SYSMGR_EMACGRP_CTRL_PHYSEL_WIDTH 2
  34. #define SYSMGR_EMACGRP_CTRL_PHYSEL_MASK 0x00000003
  35. #define SYSMGR_EMACGRP_CTRL_PTP_REF_CLK_MASK 0x00000010
  36. #define SYSMGR_FPGAGRP_MODULE_REG 0x00000028
  37. #define SYSMGR_FPGAGRP_MODULE_EMAC 0x00000004
  38. #define EMAC_SPLITTER_CTRL_REG 0x0
  39. #define EMAC_SPLITTER_CTRL_SPEED_MASK 0x3
  40. #define EMAC_SPLITTER_CTRL_SPEED_10 0x2
  41. #define EMAC_SPLITTER_CTRL_SPEED_100 0x3
  42. #define EMAC_SPLITTER_CTRL_SPEED_1000 0x0
  43. struct socfpga_dwmac {
  44. int interface;
  45. u32 reg_offset;
  46. u32 reg_shift;
  47. struct device *dev;
  48. struct regmap *sys_mgr_base_addr;
  49. struct reset_control *stmmac_rst;
  50. void __iomem *splitter_base;
  51. bool f2h_ptp_ref_clk;
  52. struct tse_pcs pcs;
  53. };
  54. static void socfpga_dwmac_fix_mac_speed(void *priv, unsigned int speed)
  55. {
  56. struct socfpga_dwmac *dwmac = (struct socfpga_dwmac *)priv;
  57. void __iomem *splitter_base = dwmac->splitter_base;
  58. void __iomem *tse_pcs_base = dwmac->pcs.tse_pcs_base;
  59. void __iomem *sgmii_adapter_base = dwmac->pcs.sgmii_adapter_base;
  60. struct device *dev = dwmac->dev;
  61. struct net_device *ndev = dev_get_drvdata(dev);
  62. struct phy_device *phy_dev = ndev->phydev;
  63. u32 val;
  64. if ((tse_pcs_base) && (sgmii_adapter_base))
  65. writew(SGMII_ADAPTER_DISABLE,
  66. sgmii_adapter_base + SGMII_ADAPTER_CTRL_REG);
  67. if (splitter_base) {
  68. val = readl(splitter_base + EMAC_SPLITTER_CTRL_REG);
  69. val &= ~EMAC_SPLITTER_CTRL_SPEED_MASK;
  70. switch (speed) {
  71. case 1000:
  72. val |= EMAC_SPLITTER_CTRL_SPEED_1000;
  73. break;
  74. case 100:
  75. val |= EMAC_SPLITTER_CTRL_SPEED_100;
  76. break;
  77. case 10:
  78. val |= EMAC_SPLITTER_CTRL_SPEED_10;
  79. break;
  80. default:
  81. return;
  82. }
  83. writel(val, splitter_base + EMAC_SPLITTER_CTRL_REG);
  84. }
  85. if (tse_pcs_base && sgmii_adapter_base)
  86. tse_pcs_fix_mac_speed(&dwmac->pcs, phy_dev, speed);
  87. }
  88. static int socfpga_dwmac_parse_data(struct socfpga_dwmac *dwmac, struct device *dev)
  89. {
  90. struct device_node *np = dev->of_node;
  91. struct regmap *sys_mgr_base_addr;
  92. u32 reg_offset, reg_shift;
  93. int ret, index;
  94. struct device_node *np_splitter = NULL;
  95. struct device_node *np_sgmii_adapter = NULL;
  96. struct resource res_splitter;
  97. struct resource res_tse_pcs;
  98. struct resource res_sgmii_adapter;
  99. dwmac->interface = of_get_phy_mode(np);
  100. sys_mgr_base_addr = syscon_regmap_lookup_by_phandle(np, "altr,sysmgr-syscon");
  101. if (IS_ERR(sys_mgr_base_addr)) {
  102. dev_info(dev, "No sysmgr-syscon node found\n");
  103. return PTR_ERR(sys_mgr_base_addr);
  104. }
  105. ret = of_property_read_u32_index(np, "altr,sysmgr-syscon", 1, &reg_offset);
  106. if (ret) {
  107. dev_info(dev, "Could not read reg_offset from sysmgr-syscon!\n");
  108. return -EINVAL;
  109. }
  110. ret = of_property_read_u32_index(np, "altr,sysmgr-syscon", 2, &reg_shift);
  111. if (ret) {
  112. dev_info(dev, "Could not read reg_shift from sysmgr-syscon!\n");
  113. return -EINVAL;
  114. }
  115. dwmac->f2h_ptp_ref_clk = of_property_read_bool(np, "altr,f2h_ptp_ref_clk");
  116. np_splitter = of_parse_phandle(np, "altr,emac-splitter", 0);
  117. if (np_splitter) {
  118. ret = of_address_to_resource(np_splitter, 0, &res_splitter);
  119. of_node_put(np_splitter);
  120. if (ret) {
  121. dev_info(dev, "Missing emac splitter address\n");
  122. return -EINVAL;
  123. }
  124. dwmac->splitter_base = devm_ioremap_resource(dev, &res_splitter);
  125. if (IS_ERR(dwmac->splitter_base)) {
  126. dev_info(dev, "Failed to mapping emac splitter\n");
  127. return PTR_ERR(dwmac->splitter_base);
  128. }
  129. }
  130. np_sgmii_adapter = of_parse_phandle(np,
  131. "altr,gmii-to-sgmii-converter", 0);
  132. if (np_sgmii_adapter) {
  133. index = of_property_match_string(np_sgmii_adapter, "reg-names",
  134. "hps_emac_interface_splitter_avalon_slave");
  135. if (index >= 0) {
  136. if (of_address_to_resource(np_sgmii_adapter, index,
  137. &res_splitter)) {
  138. dev_err(dev,
  139. "%s: ERROR: missing emac splitter address\n",
  140. __func__);
  141. ret = -EINVAL;
  142. goto err_node_put;
  143. }
  144. dwmac->splitter_base =
  145. devm_ioremap_resource(dev, &res_splitter);
  146. if (IS_ERR(dwmac->splitter_base)) {
  147. ret = PTR_ERR(dwmac->splitter_base);
  148. goto err_node_put;
  149. }
  150. }
  151. index = of_property_match_string(np_sgmii_adapter, "reg-names",
  152. "gmii_to_sgmii_adapter_avalon_slave");
  153. if (index >= 0) {
  154. if (of_address_to_resource(np_sgmii_adapter, index,
  155. &res_sgmii_adapter)) {
  156. dev_err(dev,
  157. "%s: ERROR: failed mapping adapter\n",
  158. __func__);
  159. ret = -EINVAL;
  160. goto err_node_put;
  161. }
  162. dwmac->pcs.sgmii_adapter_base =
  163. devm_ioremap_resource(dev, &res_sgmii_adapter);
  164. if (IS_ERR(dwmac->pcs.sgmii_adapter_base)) {
  165. ret = PTR_ERR(dwmac->pcs.sgmii_adapter_base);
  166. goto err_node_put;
  167. }
  168. }
  169. index = of_property_match_string(np_sgmii_adapter, "reg-names",
  170. "eth_tse_control_port");
  171. if (index >= 0) {
  172. if (of_address_to_resource(np_sgmii_adapter, index,
  173. &res_tse_pcs)) {
  174. dev_err(dev,
  175. "%s: ERROR: failed mapping tse control port\n",
  176. __func__);
  177. ret = -EINVAL;
  178. goto err_node_put;
  179. }
  180. dwmac->pcs.tse_pcs_base =
  181. devm_ioremap_resource(dev, &res_tse_pcs);
  182. if (IS_ERR(dwmac->pcs.tse_pcs_base)) {
  183. ret = PTR_ERR(dwmac->pcs.tse_pcs_base);
  184. goto err_node_put;
  185. }
  186. }
  187. }
  188. dwmac->reg_offset = reg_offset;
  189. dwmac->reg_shift = reg_shift;
  190. dwmac->sys_mgr_base_addr = sys_mgr_base_addr;
  191. dwmac->dev = dev;
  192. of_node_put(np_sgmii_adapter);
  193. return 0;
  194. err_node_put:
  195. of_node_put(np_sgmii_adapter);
  196. return ret;
  197. }
  198. static int socfpga_dwmac_set_phy_mode(struct socfpga_dwmac *dwmac)
  199. {
  200. struct regmap *sys_mgr_base_addr = dwmac->sys_mgr_base_addr;
  201. int phymode = dwmac->interface;
  202. u32 reg_offset = dwmac->reg_offset;
  203. u32 reg_shift = dwmac->reg_shift;
  204. u32 ctrl, val, module;
  205. switch (phymode) {
  206. case PHY_INTERFACE_MODE_RGMII:
  207. case PHY_INTERFACE_MODE_RGMII_ID:
  208. val = SYSMGR_EMACGRP_CTRL_PHYSEL_ENUM_RGMII;
  209. break;
  210. case PHY_INTERFACE_MODE_MII:
  211. case PHY_INTERFACE_MODE_GMII:
  212. case PHY_INTERFACE_MODE_SGMII:
  213. val = SYSMGR_EMACGRP_CTRL_PHYSEL_ENUM_GMII_MII;
  214. break;
  215. default:
  216. dev_err(dwmac->dev, "bad phy mode %d\n", phymode);
  217. return -EINVAL;
  218. }
  219. /* Overwrite val to GMII if splitter core is enabled. The phymode here
  220. * is the actual phy mode on phy hardware, but phy interface from
  221. * EMAC core is GMII.
  222. */
  223. if (dwmac->splitter_base)
  224. val = SYSMGR_EMACGRP_CTRL_PHYSEL_ENUM_GMII_MII;
  225. /* Assert reset to the enet controller before changing the phy mode */
  226. if (dwmac->stmmac_rst)
  227. reset_control_assert(dwmac->stmmac_rst);
  228. regmap_read(sys_mgr_base_addr, reg_offset, &ctrl);
  229. ctrl &= ~(SYSMGR_EMACGRP_CTRL_PHYSEL_MASK << reg_shift);
  230. ctrl |= val << reg_shift;
  231. if (dwmac->f2h_ptp_ref_clk) {
  232. ctrl |= SYSMGR_EMACGRP_CTRL_PTP_REF_CLK_MASK << (reg_shift / 2);
  233. regmap_read(sys_mgr_base_addr, SYSMGR_FPGAGRP_MODULE_REG,
  234. &module);
  235. module |= (SYSMGR_FPGAGRP_MODULE_EMAC << (reg_shift / 2));
  236. regmap_write(sys_mgr_base_addr, SYSMGR_FPGAGRP_MODULE_REG,
  237. module);
  238. } else {
  239. ctrl &= ~(SYSMGR_EMACGRP_CTRL_PTP_REF_CLK_MASK << (reg_shift / 2));
  240. }
  241. regmap_write(sys_mgr_base_addr, reg_offset, ctrl);
  242. /* Deassert reset for the phy configuration to be sampled by
  243. * the enet controller, and operation to start in requested mode
  244. */
  245. if (dwmac->stmmac_rst)
  246. reset_control_deassert(dwmac->stmmac_rst);
  247. if (phymode == PHY_INTERFACE_MODE_SGMII) {
  248. if (tse_pcs_init(dwmac->pcs.tse_pcs_base, &dwmac->pcs) != 0) {
  249. dev_err(dwmac->dev, "Unable to initialize TSE PCS");
  250. return -EINVAL;
  251. }
  252. }
  253. return 0;
  254. }
  255. static int socfpga_dwmac_probe(struct platform_device *pdev)
  256. {
  257. struct plat_stmmacenet_data *plat_dat;
  258. struct stmmac_resources stmmac_res;
  259. struct device *dev = &pdev->dev;
  260. int ret;
  261. struct socfpga_dwmac *dwmac;
  262. struct net_device *ndev;
  263. struct stmmac_priv *stpriv;
  264. ret = stmmac_get_platform_resources(pdev, &stmmac_res);
  265. if (ret)
  266. return ret;
  267. plat_dat = stmmac_probe_config_dt(pdev, &stmmac_res.mac);
  268. if (IS_ERR(plat_dat))
  269. return PTR_ERR(plat_dat);
  270. dwmac = devm_kzalloc(dev, sizeof(*dwmac), GFP_KERNEL);
  271. if (!dwmac) {
  272. ret = -ENOMEM;
  273. goto err_remove_config_dt;
  274. }
  275. ret = socfpga_dwmac_parse_data(dwmac, dev);
  276. if (ret) {
  277. dev_err(dev, "Unable to parse OF data\n");
  278. goto err_remove_config_dt;
  279. }
  280. plat_dat->bsp_priv = dwmac;
  281. plat_dat->fix_mac_speed = socfpga_dwmac_fix_mac_speed;
  282. ret = stmmac_dvr_probe(&pdev->dev, plat_dat, &stmmac_res);
  283. if (ret)
  284. goto err_remove_config_dt;
  285. ndev = platform_get_drvdata(pdev);
  286. stpriv = netdev_priv(ndev);
  287. /* The socfpga driver needs to control the stmmac reset to set the phy
  288. * mode. Create a copy of the core reset handle so it can be used by
  289. * the driver later.
  290. */
  291. dwmac->stmmac_rst = stpriv->stmmac_rst;
  292. ret = socfpga_dwmac_set_phy_mode(dwmac);
  293. if (ret)
  294. goto err_dvr_remove;
  295. return 0;
  296. err_dvr_remove:
  297. stmmac_dvr_remove(&pdev->dev);
  298. err_remove_config_dt:
  299. stmmac_remove_config_dt(pdev, plat_dat);
  300. return ret;
  301. }
  302. #ifdef CONFIG_PM_SLEEP
  303. static int socfpga_dwmac_resume(struct device *dev)
  304. {
  305. struct net_device *ndev = dev_get_drvdata(dev);
  306. struct stmmac_priv *priv = netdev_priv(ndev);
  307. socfpga_dwmac_set_phy_mode(priv->plat->bsp_priv);
  308. /* Before the enet controller is suspended, the phy is suspended.
  309. * This causes the phy clock to be gated. The enet controller is
  310. * resumed before the phy, so the clock is still gated "off" when
  311. * the enet controller is resumed. This code makes sure the phy
  312. * is "resumed" before reinitializing the enet controller since
  313. * the enet controller depends on an active phy clock to complete
  314. * a DMA reset. A DMA reset will "time out" if executed
  315. * with no phy clock input on the Synopsys enet controller.
  316. * Verified through Synopsys Case #8000711656.
  317. *
  318. * Note that the phy clock is also gated when the phy is isolated.
  319. * Phy "suspend" and "isolate" controls are located in phy basic
  320. * control register 0, and can be modified by the phy driver
  321. * framework.
  322. */
  323. if (priv->phydev)
  324. phy_resume(priv->phydev);
  325. return stmmac_resume(dev);
  326. }
  327. #endif /* CONFIG_PM_SLEEP */
  328. static SIMPLE_DEV_PM_OPS(socfpga_dwmac_pm_ops, stmmac_suspend,
  329. socfpga_dwmac_resume);
  330. static const struct of_device_id socfpga_dwmac_match[] = {
  331. { .compatible = "altr,socfpga-stmmac" },
  332. { }
  333. };
  334. MODULE_DEVICE_TABLE(of, socfpga_dwmac_match);
  335. static struct platform_driver socfpga_dwmac_driver = {
  336. .probe = socfpga_dwmac_probe,
  337. .remove = stmmac_pltfr_remove,
  338. .driver = {
  339. .name = "socfpga-dwmac",
  340. .pm = &socfpga_dwmac_pm_ops,
  341. .of_match_table = socfpga_dwmac_match,
  342. },
  343. };
  344. module_platform_driver(socfpga_dwmac_driver);
  345. MODULE_LICENSE("GPL v2");