smc91x.h 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149
  1. /*------------------------------------------------------------------------
  2. . smc91x.h - macros for SMSC's 91C9x/91C1xx single-chip Ethernet device.
  3. .
  4. . Copyright (C) 1996 by Erik Stahlman
  5. . Copyright (C) 2001 Standard Microsystems Corporation
  6. . Developed by Simple Network Magic Corporation
  7. . Copyright (C) 2003 Monta Vista Software, Inc.
  8. . Unified SMC91x driver by Nicolas Pitre
  9. .
  10. . This program is free software; you can redistribute it and/or modify
  11. . it under the terms of the GNU General Public License as published by
  12. . the Free Software Foundation; either version 2 of the License, or
  13. . (at your option) any later version.
  14. .
  15. . This program is distributed in the hope that it will be useful,
  16. . but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. . MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. . GNU General Public License for more details.
  19. .
  20. . You should have received a copy of the GNU General Public License
  21. . along with this program; if not, see <http://www.gnu.org/licenses/>.
  22. .
  23. . Information contained in this file was obtained from the LAN91C111
  24. . manual from SMC. To get a copy, if you really want one, you can find
  25. . information under www.smsc.com.
  26. .
  27. . Authors
  28. . Erik Stahlman <erik@vt.edu>
  29. . Daris A Nevil <dnevil@snmc.com>
  30. . Nicolas Pitre <nico@fluxnic.net>
  31. .
  32. ---------------------------------------------------------------------------*/
  33. #ifndef _SMC91X_H_
  34. #define _SMC91X_H_
  35. #include <linux/dmaengine.h>
  36. #include <linux/smc91x.h>
  37. /*
  38. * Any 16-bit access is performed with two 8-bit accesses if the hardware
  39. * can't do it directly. Most registers are 16-bit so those are mandatory.
  40. */
  41. #define SMC_outw_b(x, a, r) \
  42. do { \
  43. unsigned int __val16 = (x); \
  44. unsigned int __reg = (r); \
  45. SMC_outb(__val16, a, __reg); \
  46. SMC_outb(__val16 >> 8, a, __reg + (1 << SMC_IO_SHIFT)); \
  47. } while (0)
  48. #define SMC_inw_b(a, r) \
  49. ({ \
  50. unsigned int __val16; \
  51. unsigned int __reg = r; \
  52. __val16 = SMC_inb(a, __reg); \
  53. __val16 |= SMC_inb(a, __reg + (1 << SMC_IO_SHIFT)) << 8; \
  54. __val16; \
  55. })
  56. /*
  57. * Define your architecture specific bus configuration parameters here.
  58. */
  59. #if defined(CONFIG_ARM)
  60. #include <asm/mach-types.h>
  61. /* Now the bus width is specified in the platform data
  62. * pretend here to support all I/O access types
  63. */
  64. #define SMC_CAN_USE_8BIT 1
  65. #define SMC_CAN_USE_16BIT 1
  66. #define SMC_CAN_USE_32BIT 1
  67. #define SMC_NOWAIT 1
  68. #define SMC_IO_SHIFT (lp->io_shift)
  69. #define SMC_inb(a, r) readb((a) + (r))
  70. #define SMC_inw(a, r) \
  71. ({ \
  72. unsigned int __smc_r = r; \
  73. SMC_16BIT(lp) ? readw((a) + __smc_r) : \
  74. SMC_8BIT(lp) ? SMC_inw_b(a, __smc_r) : \
  75. ({ BUG(); 0; }); \
  76. })
  77. #define SMC_inl(a, r) readl((a) + (r))
  78. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  79. #define SMC_outw(v, a, r) \
  80. do { \
  81. unsigned int __v = v, __smc_r = r; \
  82. if (SMC_16BIT(lp)) \
  83. __SMC_outw(__v, a, __smc_r); \
  84. else if (SMC_8BIT(lp)) \
  85. SMC_outw_b(__v, a, __smc_r); \
  86. else \
  87. BUG(); \
  88. } while (0)
  89. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  90. #define SMC_insb(a, r, p, l) readsb((a) + (r), p, l)
  91. #define SMC_outsb(a, r, p, l) writesb((a) + (r), p, l)
  92. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  93. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  94. #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
  95. #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
  96. #define SMC_IRQ_FLAGS (-1) /* from resource */
  97. /* We actually can't write halfwords properly if not word aligned */
  98. static inline void __SMC_outw(u16 val, void __iomem *ioaddr, int reg)
  99. {
  100. if ((machine_is_mainstone() || machine_is_stargate2() ||
  101. machine_is_pxa_idp()) && reg & 2) {
  102. unsigned int v = val << 16;
  103. v |= readl(ioaddr + (reg & ~2)) & 0xffff;
  104. writel(v, ioaddr + (reg & ~2));
  105. } else {
  106. writew(val, ioaddr + reg);
  107. }
  108. }
  109. #elif defined(CONFIG_SH_SH4202_MICRODEV)
  110. #define SMC_CAN_USE_8BIT 0
  111. #define SMC_CAN_USE_16BIT 1
  112. #define SMC_CAN_USE_32BIT 0
  113. #define SMC_inb(a, r) inb((a) + (r) - 0xa0000000)
  114. #define SMC_inw(a, r) inw((a) + (r) - 0xa0000000)
  115. #define SMC_inl(a, r) inl((a) + (r) - 0xa0000000)
  116. #define SMC_outb(v, a, r) outb(v, (a) + (r) - 0xa0000000)
  117. #define SMC_outw(v, a, r) outw(v, (a) + (r) - 0xa0000000)
  118. #define SMC_outl(v, a, r) outl(v, (a) + (r) - 0xa0000000)
  119. #define SMC_insl(a, r, p, l) insl((a) + (r) - 0xa0000000, p, l)
  120. #define SMC_outsl(a, r, p, l) outsl((a) + (r) - 0xa0000000, p, l)
  121. #define SMC_insw(a, r, p, l) insw((a) + (r) - 0xa0000000, p, l)
  122. #define SMC_outsw(a, r, p, l) outsw((a) + (r) - 0xa0000000, p, l)
  123. #define SMC_IRQ_FLAGS (0)
  124. #elif defined(CONFIG_M32R)
  125. #define SMC_CAN_USE_8BIT 0
  126. #define SMC_CAN_USE_16BIT 1
  127. #define SMC_CAN_USE_32BIT 0
  128. #define SMC_inb(a, r) inb(((u32)a) + (r))
  129. #define SMC_inw(a, r) inw(((u32)a) + (r))
  130. #define SMC_outb(v, a, r) outb(v, ((u32)a) + (r))
  131. #define SMC_outw(v, a, r) outw(v, ((u32)a) + (r))
  132. #define SMC_insw(a, r, p, l) insw(((u32)a) + (r), p, l)
  133. #define SMC_outsw(a, r, p, l) outsw(((u32)a) + (r), p, l)
  134. #define SMC_IRQ_FLAGS (0)
  135. #define RPC_LSA_DEFAULT RPC_LED_TX_RX
  136. #define RPC_LSB_DEFAULT RPC_LED_100_10
  137. #elif defined(CONFIG_MN10300)
  138. /*
  139. * MN10300/AM33 configuration
  140. */
  141. #include <unit/smc91111.h>
  142. #elif defined(CONFIG_ATARI)
  143. #define SMC_CAN_USE_8BIT 1
  144. #define SMC_CAN_USE_16BIT 1
  145. #define SMC_CAN_USE_32BIT 1
  146. #define SMC_NOWAIT 1
  147. #define SMC_inb(a, r) readb((a) + (r))
  148. #define SMC_inw(a, r) readw((a) + (r))
  149. #define SMC_inl(a, r) readl((a) + (r))
  150. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  151. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  152. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  153. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  154. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  155. #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
  156. #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
  157. #define RPC_LSA_DEFAULT RPC_LED_100_10
  158. #define RPC_LSB_DEFAULT RPC_LED_TX_RX
  159. #elif defined(CONFIG_COLDFIRE)
  160. #define SMC_CAN_USE_8BIT 0
  161. #define SMC_CAN_USE_16BIT 1
  162. #define SMC_CAN_USE_32BIT 0
  163. #define SMC_NOWAIT 1
  164. static inline void mcf_insw(void *a, unsigned char *p, int l)
  165. {
  166. u16 *wp = (u16 *) p;
  167. while (l-- > 0)
  168. *wp++ = readw(a);
  169. }
  170. static inline void mcf_outsw(void *a, unsigned char *p, int l)
  171. {
  172. u16 *wp = (u16 *) p;
  173. while (l-- > 0)
  174. writew(*wp++, a);
  175. }
  176. #define SMC_inw(a, r) _swapw(readw((a) + (r)))
  177. #define SMC_outw(v, a, r) writew(_swapw(v), (a) + (r))
  178. #define SMC_insw(a, r, p, l) mcf_insw(a + r, p, l)
  179. #define SMC_outsw(a, r, p, l) mcf_outsw(a + r, p, l)
  180. #define SMC_IRQ_FLAGS 0
  181. #elif defined(CONFIG_H8300)
  182. #define SMC_CAN_USE_8BIT 1
  183. #define SMC_CAN_USE_16BIT 0
  184. #define SMC_CAN_USE_32BIT 0
  185. #define SMC_NOWAIT 0
  186. #define SMC_inb(a, r) ioread8((a) + (r))
  187. #define SMC_outb(v, a, r) iowrite8(v, (a) + (r))
  188. #define SMC_insb(a, r, p, l) ioread8_rep((a) + (r), p, l)
  189. #define SMC_outsb(a, r, p, l) iowrite8_rep((a) + (r), p, l)
  190. #else
  191. /*
  192. * Default configuration
  193. */
  194. #define SMC_CAN_USE_8BIT 1
  195. #define SMC_CAN_USE_16BIT 1
  196. #define SMC_CAN_USE_32BIT 1
  197. #define SMC_NOWAIT 1
  198. #define SMC_IO_SHIFT (lp->io_shift)
  199. #define SMC_inb(a, r) ioread8((a) + (r))
  200. #define SMC_inw(a, r) ioread16((a) + (r))
  201. #define SMC_inl(a, r) ioread32((a) + (r))
  202. #define SMC_outb(v, a, r) iowrite8(v, (a) + (r))
  203. #define SMC_outw(v, a, r) iowrite16(v, (a) + (r))
  204. #define SMC_outl(v, a, r) iowrite32(v, (a) + (r))
  205. #define SMC_insw(a, r, p, l) ioread16_rep((a) + (r), p, l)
  206. #define SMC_outsw(a, r, p, l) iowrite16_rep((a) + (r), p, l)
  207. #define SMC_insl(a, r, p, l) ioread32_rep((a) + (r), p, l)
  208. #define SMC_outsl(a, r, p, l) iowrite32_rep((a) + (r), p, l)
  209. #define RPC_LSA_DEFAULT RPC_LED_100_10
  210. #define RPC_LSB_DEFAULT RPC_LED_TX_RX
  211. #endif
  212. /* store this information for the driver.. */
  213. struct smc_local {
  214. /*
  215. * If I have to wait until memory is available to send a
  216. * packet, I will store the skbuff here, until I get the
  217. * desired memory. Then, I'll send it out and free it.
  218. */
  219. struct sk_buff *pending_tx_skb;
  220. struct tasklet_struct tx_task;
  221. struct gpio_desc *power_gpio;
  222. struct gpio_desc *reset_gpio;
  223. /* version/revision of the SMC91x chip */
  224. int version;
  225. /* Contains the current active transmission mode */
  226. int tcr_cur_mode;
  227. /* Contains the current active receive mode */
  228. int rcr_cur_mode;
  229. /* Contains the current active receive/phy mode */
  230. int rpc_cur_mode;
  231. int ctl_rfduplx;
  232. int ctl_rspeed;
  233. u32 msg_enable;
  234. u32 phy_type;
  235. struct mii_if_info mii;
  236. /* work queue */
  237. struct work_struct phy_configure;
  238. struct net_device *dev;
  239. int work_pending;
  240. spinlock_t lock;
  241. #ifdef CONFIG_ARCH_PXA
  242. /* DMA needs the physical address of the chip */
  243. u_long physaddr;
  244. struct device *device;
  245. #endif
  246. struct dma_chan *dma_chan;
  247. void __iomem *base;
  248. void __iomem *datacs;
  249. /* the low address lines on some platforms aren't connected... */
  250. int io_shift;
  251. struct smc91x_platdata cfg;
  252. };
  253. #define SMC_8BIT(p) ((p)->cfg.flags & SMC91X_USE_8BIT)
  254. #define SMC_16BIT(p) ((p)->cfg.flags & SMC91X_USE_16BIT)
  255. #define SMC_32BIT(p) ((p)->cfg.flags & SMC91X_USE_32BIT)
  256. #ifdef CONFIG_ARCH_PXA
  257. /*
  258. * Let's use the DMA engine on the XScale PXA2xx for RX packets. This is
  259. * always happening in irq context so no need to worry about races. TX is
  260. * different and probably not worth it for that reason, and not as critical
  261. * as RX which can overrun memory and lose packets.
  262. */
  263. #include <linux/dma-mapping.h>
  264. #include <linux/dma/pxa-dma.h>
  265. #ifdef SMC_insl
  266. #undef SMC_insl
  267. #define SMC_insl(a, r, p, l) \
  268. smc_pxa_dma_insl(a, lp, r, dev->dma, p, l)
  269. static inline void
  270. smc_pxa_dma_inpump(struct smc_local *lp, u_char *buf, int len)
  271. {
  272. dma_addr_t dmabuf;
  273. struct dma_async_tx_descriptor *tx;
  274. dma_cookie_t cookie;
  275. enum dma_status status;
  276. struct dma_tx_state state;
  277. dmabuf = dma_map_single(lp->device, buf, len, DMA_FROM_DEVICE);
  278. tx = dmaengine_prep_slave_single(lp->dma_chan, dmabuf, len,
  279. DMA_DEV_TO_MEM, 0);
  280. if (tx) {
  281. cookie = dmaengine_submit(tx);
  282. dma_async_issue_pending(lp->dma_chan);
  283. do {
  284. status = dmaengine_tx_status(lp->dma_chan, cookie,
  285. &state);
  286. cpu_relax();
  287. } while (status != DMA_COMPLETE && status != DMA_ERROR &&
  288. state.residue);
  289. dmaengine_terminate_all(lp->dma_chan);
  290. }
  291. dma_unmap_single(lp->device, dmabuf, len, DMA_FROM_DEVICE);
  292. }
  293. static inline void
  294. smc_pxa_dma_insl(void __iomem *ioaddr, struct smc_local *lp, int reg, int dma,
  295. u_char *buf, int len)
  296. {
  297. struct dma_slave_config config;
  298. int ret;
  299. /* fallback if no DMA available */
  300. if (!lp->dma_chan) {
  301. readsl(ioaddr + reg, buf, len);
  302. return;
  303. }
  304. /* 64 bit alignment is required for memory to memory DMA */
  305. if ((long)buf & 4) {
  306. *((u32 *)buf) = SMC_inl(ioaddr, reg);
  307. buf += 4;
  308. len--;
  309. }
  310. memset(&config, 0, sizeof(config));
  311. config.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  312. config.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  313. config.src_addr = lp->physaddr + reg;
  314. config.dst_addr = lp->physaddr + reg;
  315. config.src_maxburst = 32;
  316. config.dst_maxburst = 32;
  317. ret = dmaengine_slave_config(lp->dma_chan, &config);
  318. if (ret) {
  319. dev_err(lp->device, "dma channel configuration failed: %d\n",
  320. ret);
  321. return;
  322. }
  323. len *= 4;
  324. smc_pxa_dma_inpump(lp, buf, len);
  325. }
  326. #endif
  327. #ifdef SMC_insw
  328. #undef SMC_insw
  329. #define SMC_insw(a, r, p, l) \
  330. smc_pxa_dma_insw(a, lp, r, dev->dma, p, l)
  331. static inline void
  332. smc_pxa_dma_insw(void __iomem *ioaddr, struct smc_local *lp, int reg, int dma,
  333. u_char *buf, int len)
  334. {
  335. struct dma_slave_config config;
  336. int ret;
  337. /* fallback if no DMA available */
  338. if (!lp->dma_chan) {
  339. readsw(ioaddr + reg, buf, len);
  340. return;
  341. }
  342. /* 64 bit alignment is required for memory to memory DMA */
  343. while ((long)buf & 6) {
  344. *((u16 *)buf) = SMC_inw(ioaddr, reg);
  345. buf += 2;
  346. len--;
  347. }
  348. memset(&config, 0, sizeof(config));
  349. config.src_addr_width = DMA_SLAVE_BUSWIDTH_2_BYTES;
  350. config.dst_addr_width = DMA_SLAVE_BUSWIDTH_2_BYTES;
  351. config.src_addr = lp->physaddr + reg;
  352. config.dst_addr = lp->physaddr + reg;
  353. config.src_maxburst = 32;
  354. config.dst_maxburst = 32;
  355. ret = dmaengine_slave_config(lp->dma_chan, &config);
  356. if (ret) {
  357. dev_err(lp->device, "dma channel configuration failed: %d\n",
  358. ret);
  359. return;
  360. }
  361. len *= 2;
  362. smc_pxa_dma_inpump(lp, buf, len);
  363. }
  364. #endif
  365. #endif /* CONFIG_ARCH_PXA */
  366. /*
  367. * Everything a particular hardware setup needs should have been defined
  368. * at this point. Add stubs for the undefined cases, mainly to avoid
  369. * compilation warnings since they'll be optimized away, or to prevent buggy
  370. * use of them.
  371. */
  372. #if ! SMC_CAN_USE_32BIT
  373. #define SMC_inl(ioaddr, reg) ({ BUG(); 0; })
  374. #define SMC_outl(x, ioaddr, reg) BUG()
  375. #define SMC_insl(a, r, p, l) BUG()
  376. #define SMC_outsl(a, r, p, l) BUG()
  377. #endif
  378. #if !defined(SMC_insl) || !defined(SMC_outsl)
  379. #define SMC_insl(a, r, p, l) BUG()
  380. #define SMC_outsl(a, r, p, l) BUG()
  381. #endif
  382. #if ! SMC_CAN_USE_16BIT
  383. #define SMC_outw(x, ioaddr, reg) SMC_outw_b(x, ioaddr, reg)
  384. #define SMC_inw(ioaddr, reg) SMC_inw_b(ioaddr, reg)
  385. #define SMC_insw(a, r, p, l) BUG()
  386. #define SMC_outsw(a, r, p, l) BUG()
  387. #endif
  388. #if !defined(SMC_insw) || !defined(SMC_outsw)
  389. #define SMC_insw(a, r, p, l) BUG()
  390. #define SMC_outsw(a, r, p, l) BUG()
  391. #endif
  392. #if ! SMC_CAN_USE_8BIT
  393. #undef SMC_inb
  394. #define SMC_inb(ioaddr, reg) ({ BUG(); 0; })
  395. #undef SMC_outb
  396. #define SMC_outb(x, ioaddr, reg) BUG()
  397. #define SMC_insb(a, r, p, l) BUG()
  398. #define SMC_outsb(a, r, p, l) BUG()
  399. #endif
  400. #if !defined(SMC_insb) || !defined(SMC_outsb)
  401. #define SMC_insb(a, r, p, l) BUG()
  402. #define SMC_outsb(a, r, p, l) BUG()
  403. #endif
  404. #ifndef SMC_CAN_USE_DATACS
  405. #define SMC_CAN_USE_DATACS 0
  406. #endif
  407. #ifndef SMC_IO_SHIFT
  408. #define SMC_IO_SHIFT 0
  409. #endif
  410. #ifndef SMC_IRQ_FLAGS
  411. #define SMC_IRQ_FLAGS IRQF_TRIGGER_RISING
  412. #endif
  413. #ifndef SMC_INTERRUPT_PREAMBLE
  414. #define SMC_INTERRUPT_PREAMBLE
  415. #endif
  416. /* Because of bank switching, the LAN91x uses only 16 I/O ports */
  417. #define SMC_IO_EXTENT (16 << SMC_IO_SHIFT)
  418. #define SMC_DATA_EXTENT (4)
  419. /*
  420. . Bank Select Register:
  421. .
  422. . yyyy yyyy 0000 00xx
  423. . xx = bank number
  424. . yyyy yyyy = 0x33, for identification purposes.
  425. */
  426. #define BANK_SELECT (14 << SMC_IO_SHIFT)
  427. // Transmit Control Register
  428. /* BANK 0 */
  429. #define TCR_REG(lp) SMC_REG(lp, 0x0000, 0)
  430. #define TCR_ENABLE 0x0001 // When 1 we can transmit
  431. #define TCR_LOOP 0x0002 // Controls output pin LBK
  432. #define TCR_FORCOL 0x0004 // When 1 will force a collision
  433. #define TCR_PAD_EN 0x0080 // When 1 will pad tx frames < 64 bytes w/0
  434. #define TCR_NOCRC 0x0100 // When 1 will not append CRC to tx frames
  435. #define TCR_MON_CSN 0x0400 // When 1 tx monitors carrier
  436. #define TCR_FDUPLX 0x0800 // When 1 enables full duplex operation
  437. #define TCR_STP_SQET 0x1000 // When 1 stops tx if Signal Quality Error
  438. #define TCR_EPH_LOOP 0x2000 // When 1 enables EPH block loopback
  439. #define TCR_SWFDUP 0x8000 // When 1 enables Switched Full Duplex mode
  440. #define TCR_CLEAR 0 /* do NOTHING */
  441. /* the default settings for the TCR register : */
  442. #define TCR_DEFAULT (TCR_ENABLE | TCR_PAD_EN)
  443. // EPH Status Register
  444. /* BANK 0 */
  445. #define EPH_STATUS_REG(lp) SMC_REG(lp, 0x0002, 0)
  446. #define ES_TX_SUC 0x0001 // Last TX was successful
  447. #define ES_SNGL_COL 0x0002 // Single collision detected for last tx
  448. #define ES_MUL_COL 0x0004 // Multiple collisions detected for last tx
  449. #define ES_LTX_MULT 0x0008 // Last tx was a multicast
  450. #define ES_16COL 0x0010 // 16 Collisions Reached
  451. #define ES_SQET 0x0020 // Signal Quality Error Test
  452. #define ES_LTXBRD 0x0040 // Last tx was a broadcast
  453. #define ES_TXDEFR 0x0080 // Transmit Deferred
  454. #define ES_LATCOL 0x0200 // Late collision detected on last tx
  455. #define ES_LOSTCARR 0x0400 // Lost Carrier Sense
  456. #define ES_EXC_DEF 0x0800 // Excessive Deferral
  457. #define ES_CTR_ROL 0x1000 // Counter Roll Over indication
  458. #define ES_LINK_OK 0x4000 // Driven by inverted value of nLNK pin
  459. #define ES_TXUNRN 0x8000 // Tx Underrun
  460. // Receive Control Register
  461. /* BANK 0 */
  462. #define RCR_REG(lp) SMC_REG(lp, 0x0004, 0)
  463. #define RCR_RX_ABORT 0x0001 // Set if a rx frame was aborted
  464. #define RCR_PRMS 0x0002 // Enable promiscuous mode
  465. #define RCR_ALMUL 0x0004 // When set accepts all multicast frames
  466. #define RCR_RXEN 0x0100 // IFF this is set, we can receive packets
  467. #define RCR_STRIP_CRC 0x0200 // When set strips CRC from rx packets
  468. #define RCR_ABORT_ENB 0x0200 // When set will abort rx on collision
  469. #define RCR_FILT_CAR 0x0400 // When set filters leading 12 bit s of carrier
  470. #define RCR_SOFTRST 0x8000 // resets the chip
  471. /* the normal settings for the RCR register : */
  472. #define RCR_DEFAULT (RCR_STRIP_CRC | RCR_RXEN)
  473. #define RCR_CLEAR 0x0 // set it to a base state
  474. // Counter Register
  475. /* BANK 0 */
  476. #define COUNTER_REG(lp) SMC_REG(lp, 0x0006, 0)
  477. // Memory Information Register
  478. /* BANK 0 */
  479. #define MIR_REG(lp) SMC_REG(lp, 0x0008, 0)
  480. // Receive/Phy Control Register
  481. /* BANK 0 */
  482. #define RPC_REG(lp) SMC_REG(lp, 0x000A, 0)
  483. #define RPC_SPEED 0x2000 // When 1 PHY is in 100Mbps mode.
  484. #define RPC_DPLX 0x1000 // When 1 PHY is in Full-Duplex Mode
  485. #define RPC_ANEG 0x0800 // When 1 PHY is in Auto-Negotiate Mode
  486. #define RPC_LSXA_SHFT 5 // Bits to shift LS2A,LS1A,LS0A to lsb
  487. #define RPC_LSXB_SHFT 2 // Bits to get LS2B,LS1B,LS0B to lsb
  488. #ifndef RPC_LSA_DEFAULT
  489. #define RPC_LSA_DEFAULT RPC_LED_100
  490. #endif
  491. #ifndef RPC_LSB_DEFAULT
  492. #define RPC_LSB_DEFAULT RPC_LED_FD
  493. #endif
  494. #define RPC_DEFAULT (RPC_ANEG | RPC_SPEED | RPC_DPLX)
  495. /* Bank 0 0x0C is reserved */
  496. // Bank Select Register
  497. /* All Banks */
  498. #define BSR_REG 0x000E
  499. // Configuration Reg
  500. /* BANK 1 */
  501. #define CONFIG_REG(lp) SMC_REG(lp, 0x0000, 1)
  502. #define CONFIG_EXT_PHY 0x0200 // 1=external MII, 0=internal Phy
  503. #define CONFIG_GPCNTRL 0x0400 // Inverse value drives pin nCNTRL
  504. #define CONFIG_NO_WAIT 0x1000 // When 1 no extra wait states on ISA bus
  505. #define CONFIG_EPH_POWER_EN 0x8000 // When 0 EPH is placed into low power mode.
  506. // Default is powered-up, Internal Phy, Wait States, and pin nCNTRL=low
  507. #define CONFIG_DEFAULT (CONFIG_EPH_POWER_EN)
  508. // Base Address Register
  509. /* BANK 1 */
  510. #define BASE_REG(lp) SMC_REG(lp, 0x0002, 1)
  511. // Individual Address Registers
  512. /* BANK 1 */
  513. #define ADDR0_REG(lp) SMC_REG(lp, 0x0004, 1)
  514. #define ADDR1_REG(lp) SMC_REG(lp, 0x0006, 1)
  515. #define ADDR2_REG(lp) SMC_REG(lp, 0x0008, 1)
  516. // General Purpose Register
  517. /* BANK 1 */
  518. #define GP_REG(lp) SMC_REG(lp, 0x000A, 1)
  519. // Control Register
  520. /* BANK 1 */
  521. #define CTL_REG(lp) SMC_REG(lp, 0x000C, 1)
  522. #define CTL_RCV_BAD 0x4000 // When 1 bad CRC packets are received
  523. #define CTL_AUTO_RELEASE 0x0800 // When 1 tx pages are released automatically
  524. #define CTL_LE_ENABLE 0x0080 // When 1 enables Link Error interrupt
  525. #define CTL_CR_ENABLE 0x0040 // When 1 enables Counter Rollover interrupt
  526. #define CTL_TE_ENABLE 0x0020 // When 1 enables Transmit Error interrupt
  527. #define CTL_EEPROM_SELECT 0x0004 // Controls EEPROM reload & store
  528. #define CTL_RELOAD 0x0002 // When set reads EEPROM into registers
  529. #define CTL_STORE 0x0001 // When set stores registers into EEPROM
  530. // MMU Command Register
  531. /* BANK 2 */
  532. #define MMU_CMD_REG(lp) SMC_REG(lp, 0x0000, 2)
  533. #define MC_BUSY 1 // When 1 the last release has not completed
  534. #define MC_NOP (0<<5) // No Op
  535. #define MC_ALLOC (1<<5) // OR with number of 256 byte packets
  536. #define MC_RESET (2<<5) // Reset MMU to initial state
  537. #define MC_REMOVE (3<<5) // Remove the current rx packet
  538. #define MC_RELEASE (4<<5) // Remove and release the current rx packet
  539. #define MC_FREEPKT (5<<5) // Release packet in PNR register
  540. #define MC_ENQUEUE (6<<5) // Enqueue the packet for transmit
  541. #define MC_RSTTXFIFO (7<<5) // Reset the TX FIFOs
  542. // Packet Number Register
  543. /* BANK 2 */
  544. #define PN_REG(lp) SMC_REG(lp, 0x0002, 2)
  545. // Allocation Result Register
  546. /* BANK 2 */
  547. #define AR_REG(lp) SMC_REG(lp, 0x0003, 2)
  548. #define AR_FAILED 0x80 // Alocation Failed
  549. // TX FIFO Ports Register
  550. /* BANK 2 */
  551. #define TXFIFO_REG(lp) SMC_REG(lp, 0x0004, 2)
  552. #define TXFIFO_TEMPTY 0x80 // TX FIFO Empty
  553. // RX FIFO Ports Register
  554. /* BANK 2 */
  555. #define RXFIFO_REG(lp) SMC_REG(lp, 0x0005, 2)
  556. #define RXFIFO_REMPTY 0x80 // RX FIFO Empty
  557. #define FIFO_REG(lp) SMC_REG(lp, 0x0004, 2)
  558. // Pointer Register
  559. /* BANK 2 */
  560. #define PTR_REG(lp) SMC_REG(lp, 0x0006, 2)
  561. #define PTR_RCV 0x8000 // 1=Receive area, 0=Transmit area
  562. #define PTR_AUTOINC 0x4000 // Auto increment the pointer on each access
  563. #define PTR_READ 0x2000 // When 1 the operation is a read
  564. // Data Register
  565. /* BANK 2 */
  566. #define DATA_REG(lp) SMC_REG(lp, 0x0008, 2)
  567. // Interrupt Status/Acknowledge Register
  568. /* BANK 2 */
  569. #define INT_REG(lp) SMC_REG(lp, 0x000C, 2)
  570. // Interrupt Mask Register
  571. /* BANK 2 */
  572. #define IM_REG(lp) SMC_REG(lp, 0x000D, 2)
  573. #define IM_MDINT 0x80 // PHY MI Register 18 Interrupt
  574. #define IM_ERCV_INT 0x40 // Early Receive Interrupt
  575. #define IM_EPH_INT 0x20 // Set by Ethernet Protocol Handler section
  576. #define IM_RX_OVRN_INT 0x10 // Set by Receiver Overruns
  577. #define IM_ALLOC_INT 0x08 // Set when allocation request is completed
  578. #define IM_TX_EMPTY_INT 0x04 // Set if the TX FIFO goes empty
  579. #define IM_TX_INT 0x02 // Transmit Interrupt
  580. #define IM_RCV_INT 0x01 // Receive Interrupt
  581. // Multicast Table Registers
  582. /* BANK 3 */
  583. #define MCAST_REG1(lp) SMC_REG(lp, 0x0000, 3)
  584. #define MCAST_REG2(lp) SMC_REG(lp, 0x0002, 3)
  585. #define MCAST_REG3(lp) SMC_REG(lp, 0x0004, 3)
  586. #define MCAST_REG4(lp) SMC_REG(lp, 0x0006, 3)
  587. // Management Interface Register (MII)
  588. /* BANK 3 */
  589. #define MII_REG(lp) SMC_REG(lp, 0x0008, 3)
  590. #define MII_MSK_CRS100 0x4000 // Disables CRS100 detection during tx half dup
  591. #define MII_MDOE 0x0008 // MII Output Enable
  592. #define MII_MCLK 0x0004 // MII Clock, pin MDCLK
  593. #define MII_MDI 0x0002 // MII Input, pin MDI
  594. #define MII_MDO 0x0001 // MII Output, pin MDO
  595. // Revision Register
  596. /* BANK 3 */
  597. /* ( hi: chip id low: rev # ) */
  598. #define REV_REG(lp) SMC_REG(lp, 0x000A, 3)
  599. // Early RCV Register
  600. /* BANK 3 */
  601. /* this is NOT on SMC9192 */
  602. #define ERCV_REG(lp) SMC_REG(lp, 0x000C, 3)
  603. #define ERCV_RCV_DISCRD 0x0080 // When 1 discards a packet being received
  604. #define ERCV_THRESHOLD 0x001F // ERCV Threshold Mask
  605. // External Register
  606. /* BANK 7 */
  607. #define EXT_REG(lp) SMC_REG(lp, 0x0000, 7)
  608. #define CHIP_9192 3
  609. #define CHIP_9194 4
  610. #define CHIP_9195 5
  611. #define CHIP_9196 6
  612. #define CHIP_91100 7
  613. #define CHIP_91100FD 8
  614. #define CHIP_91111FD 9
  615. static const char * chip_ids[ 16 ] = {
  616. NULL, NULL, NULL,
  617. /* 3 */ "SMC91C90/91C92",
  618. /* 4 */ "SMC91C94",
  619. /* 5 */ "SMC91C95",
  620. /* 6 */ "SMC91C96",
  621. /* 7 */ "SMC91C100",
  622. /* 8 */ "SMC91C100FD",
  623. /* 9 */ "SMC91C11xFD",
  624. NULL, NULL, NULL,
  625. NULL, NULL, NULL};
  626. /*
  627. . Receive status bits
  628. */
  629. #define RS_ALGNERR 0x8000
  630. #define RS_BRODCAST 0x4000
  631. #define RS_BADCRC 0x2000
  632. #define RS_ODDFRAME 0x1000
  633. #define RS_TOOLONG 0x0800
  634. #define RS_TOOSHORT 0x0400
  635. #define RS_MULTICAST 0x0001
  636. #define RS_ERRORS (RS_ALGNERR | RS_BADCRC | RS_TOOLONG | RS_TOOSHORT)
  637. /*
  638. * PHY IDs
  639. * LAN83C183 == LAN91C111 Internal PHY
  640. */
  641. #define PHY_LAN83C183 0x0016f840
  642. #define PHY_LAN83C180 0x02821c50
  643. /*
  644. * PHY Register Addresses (LAN91C111 Internal PHY)
  645. *
  646. * Generic PHY registers can be found in <linux/mii.h>
  647. *
  648. * These phy registers are specific to our on-board phy.
  649. */
  650. // PHY Configuration Register 1
  651. #define PHY_CFG1_REG 0x10
  652. #define PHY_CFG1_LNKDIS 0x8000 // 1=Rx Link Detect Function disabled
  653. #define PHY_CFG1_XMTDIS 0x4000 // 1=TP Transmitter Disabled
  654. #define PHY_CFG1_XMTPDN 0x2000 // 1=TP Transmitter Powered Down
  655. #define PHY_CFG1_BYPSCR 0x0400 // 1=Bypass scrambler/descrambler
  656. #define PHY_CFG1_UNSCDS 0x0200 // 1=Unscramble Idle Reception Disable
  657. #define PHY_CFG1_EQLZR 0x0100 // 1=Rx Equalizer Disabled
  658. #define PHY_CFG1_CABLE 0x0080 // 1=STP(150ohm), 0=UTP(100ohm)
  659. #define PHY_CFG1_RLVL0 0x0040 // 1=Rx Squelch level reduced by 4.5db
  660. #define PHY_CFG1_TLVL_SHIFT 2 // Transmit Output Level Adjust
  661. #define PHY_CFG1_TLVL_MASK 0x003C
  662. #define PHY_CFG1_TRF_MASK 0x0003 // Transmitter Rise/Fall time
  663. // PHY Configuration Register 2
  664. #define PHY_CFG2_REG 0x11
  665. #define PHY_CFG2_APOLDIS 0x0020 // 1=Auto Polarity Correction disabled
  666. #define PHY_CFG2_JABDIS 0x0010 // 1=Jabber disabled
  667. #define PHY_CFG2_MREG 0x0008 // 1=Multiple register access (MII mgt)
  668. #define PHY_CFG2_INTMDIO 0x0004 // 1=Interrupt signaled with MDIO pulseo
  669. // PHY Status Output (and Interrupt status) Register
  670. #define PHY_INT_REG 0x12 // Status Output (Interrupt Status)
  671. #define PHY_INT_INT 0x8000 // 1=bits have changed since last read
  672. #define PHY_INT_LNKFAIL 0x4000 // 1=Link Not detected
  673. #define PHY_INT_LOSSSYNC 0x2000 // 1=Descrambler has lost sync
  674. #define PHY_INT_CWRD 0x1000 // 1=Invalid 4B5B code detected on rx
  675. #define PHY_INT_SSD 0x0800 // 1=No Start Of Stream detected on rx
  676. #define PHY_INT_ESD 0x0400 // 1=No End Of Stream detected on rx
  677. #define PHY_INT_RPOL 0x0200 // 1=Reverse Polarity detected
  678. #define PHY_INT_JAB 0x0100 // 1=Jabber detected
  679. #define PHY_INT_SPDDET 0x0080 // 1=100Base-TX mode, 0=10Base-T mode
  680. #define PHY_INT_DPLXDET 0x0040 // 1=Device in Full Duplex
  681. // PHY Interrupt/Status Mask Register
  682. #define PHY_MASK_REG 0x13 // Interrupt Mask
  683. // Uses the same bit definitions as PHY_INT_REG
  684. /*
  685. * SMC91C96 ethernet config and status registers.
  686. * These are in the "attribute" space.
  687. */
  688. #define ECOR 0x8000
  689. #define ECOR_RESET 0x80
  690. #define ECOR_LEVEL_IRQ 0x40
  691. #define ECOR_WR_ATTRIB 0x04
  692. #define ECOR_ENABLE 0x01
  693. #define ECSR 0x8002
  694. #define ECSR_IOIS8 0x20
  695. #define ECSR_PWRDWN 0x04
  696. #define ECSR_INT 0x02
  697. #define ATTRIB_SIZE ((64*1024) << SMC_IO_SHIFT)
  698. /*
  699. * Macros to abstract register access according to the data bus
  700. * capabilities. Please use those and not the in/out primitives.
  701. * Note: the following macros do *not* select the bank -- this must
  702. * be done separately as needed in the main code. The SMC_REG() macro
  703. * only uses the bank argument for debugging purposes (when enabled).
  704. *
  705. * Note: despite inline functions being safer, everything leading to this
  706. * should preferably be macros to let BUG() display the line number in
  707. * the core source code since we're interested in the top call site
  708. * not in any inline function location.
  709. */
  710. #if SMC_DEBUG > 0
  711. #define SMC_REG(lp, reg, bank) \
  712. ({ \
  713. int __b = SMC_CURRENT_BANK(lp); \
  714. if (unlikely((__b & ~0xf0) != (0x3300 | bank))) { \
  715. pr_err("%s: bank reg screwed (0x%04x)\n", \
  716. CARDNAME, __b); \
  717. BUG(); \
  718. } \
  719. reg<<SMC_IO_SHIFT; \
  720. })
  721. #else
  722. #define SMC_REG(lp, reg, bank) (reg<<SMC_IO_SHIFT)
  723. #endif
  724. /*
  725. * Hack Alert: Some setups just can't write 8 or 16 bits reliably when not
  726. * aligned to a 32 bit boundary. I tell you that does exist!
  727. * Fortunately the affected register accesses can be easily worked around
  728. * since we can write zeroes to the preceding 16 bits without adverse
  729. * effects and use a 32-bit access.
  730. *
  731. * Enforce it on any 32-bit capable setup for now.
  732. */
  733. #define SMC_MUST_ALIGN_WRITE(lp) SMC_32BIT(lp)
  734. #define SMC_GET_PN(lp) \
  735. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, PN_REG(lp))) \
  736. : (SMC_inw(ioaddr, PN_REG(lp)) & 0xFF))
  737. #define SMC_SET_PN(lp, x) \
  738. do { \
  739. if (SMC_MUST_ALIGN_WRITE(lp)) \
  740. SMC_outl((x)<<16, ioaddr, SMC_REG(lp, 0, 2)); \
  741. else if (SMC_8BIT(lp)) \
  742. SMC_outb(x, ioaddr, PN_REG(lp)); \
  743. else \
  744. SMC_outw(x, ioaddr, PN_REG(lp)); \
  745. } while (0)
  746. #define SMC_GET_AR(lp) \
  747. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, AR_REG(lp))) \
  748. : (SMC_inw(ioaddr, PN_REG(lp)) >> 8))
  749. #define SMC_GET_TXFIFO(lp) \
  750. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, TXFIFO_REG(lp))) \
  751. : (SMC_inw(ioaddr, TXFIFO_REG(lp)) & 0xFF))
  752. #define SMC_GET_RXFIFO(lp) \
  753. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, RXFIFO_REG(lp))) \
  754. : (SMC_inw(ioaddr, TXFIFO_REG(lp)) >> 8))
  755. #define SMC_GET_INT(lp) \
  756. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, INT_REG(lp))) \
  757. : (SMC_inw(ioaddr, INT_REG(lp)) & 0xFF))
  758. #define SMC_ACK_INT(lp, x) \
  759. do { \
  760. if (SMC_8BIT(lp)) \
  761. SMC_outb(x, ioaddr, INT_REG(lp)); \
  762. else { \
  763. unsigned long __flags; \
  764. int __mask; \
  765. local_irq_save(__flags); \
  766. __mask = SMC_inw(ioaddr, INT_REG(lp)) & ~0xff; \
  767. SMC_outw(__mask | (x), ioaddr, INT_REG(lp)); \
  768. local_irq_restore(__flags); \
  769. } \
  770. } while (0)
  771. #define SMC_GET_INT_MASK(lp) \
  772. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, IM_REG(lp))) \
  773. : (SMC_inw(ioaddr, INT_REG(lp)) >> 8))
  774. #define SMC_SET_INT_MASK(lp, x) \
  775. do { \
  776. if (SMC_8BIT(lp)) \
  777. SMC_outb(x, ioaddr, IM_REG(lp)); \
  778. else \
  779. SMC_outw((x) << 8, ioaddr, INT_REG(lp)); \
  780. } while (0)
  781. #define SMC_CURRENT_BANK(lp) SMC_inw(ioaddr, BANK_SELECT)
  782. #define SMC_SELECT_BANK(lp, x) \
  783. do { \
  784. if (SMC_MUST_ALIGN_WRITE(lp)) \
  785. SMC_outl((x)<<16, ioaddr, 12<<SMC_IO_SHIFT); \
  786. else \
  787. SMC_outw(x, ioaddr, BANK_SELECT); \
  788. } while (0)
  789. #define SMC_GET_BASE(lp) SMC_inw(ioaddr, BASE_REG(lp))
  790. #define SMC_SET_BASE(lp, x) SMC_outw(x, ioaddr, BASE_REG(lp))
  791. #define SMC_GET_CONFIG(lp) SMC_inw(ioaddr, CONFIG_REG(lp))
  792. #define SMC_SET_CONFIG(lp, x) SMC_outw(x, ioaddr, CONFIG_REG(lp))
  793. #define SMC_GET_COUNTER(lp) SMC_inw(ioaddr, COUNTER_REG(lp))
  794. #define SMC_GET_CTL(lp) SMC_inw(ioaddr, CTL_REG(lp))
  795. #define SMC_SET_CTL(lp, x) SMC_outw(x, ioaddr, CTL_REG(lp))
  796. #define SMC_GET_MII(lp) SMC_inw(ioaddr, MII_REG(lp))
  797. #define SMC_GET_GP(lp) SMC_inw(ioaddr, GP_REG(lp))
  798. #define SMC_SET_GP(lp, x) \
  799. do { \
  800. if (SMC_MUST_ALIGN_WRITE(lp)) \
  801. SMC_outl((x)<<16, ioaddr, SMC_REG(lp, 8, 1)); \
  802. else \
  803. SMC_outw(x, ioaddr, GP_REG(lp)); \
  804. } while (0)
  805. #define SMC_SET_MII(lp, x) SMC_outw(x, ioaddr, MII_REG(lp))
  806. #define SMC_GET_MIR(lp) SMC_inw(ioaddr, MIR_REG(lp))
  807. #define SMC_SET_MIR(lp, x) SMC_outw(x, ioaddr, MIR_REG(lp))
  808. #define SMC_GET_MMU_CMD(lp) SMC_inw(ioaddr, MMU_CMD_REG(lp))
  809. #define SMC_SET_MMU_CMD(lp, x) SMC_outw(x, ioaddr, MMU_CMD_REG(lp))
  810. #define SMC_GET_FIFO(lp) SMC_inw(ioaddr, FIFO_REG(lp))
  811. #define SMC_GET_PTR(lp) SMC_inw(ioaddr, PTR_REG(lp))
  812. #define SMC_SET_PTR(lp, x) \
  813. do { \
  814. if (SMC_MUST_ALIGN_WRITE(lp)) \
  815. SMC_outl((x)<<16, ioaddr, SMC_REG(lp, 4, 2)); \
  816. else \
  817. SMC_outw(x, ioaddr, PTR_REG(lp)); \
  818. } while (0)
  819. #define SMC_GET_EPH_STATUS(lp) SMC_inw(ioaddr, EPH_STATUS_REG(lp))
  820. #define SMC_GET_RCR(lp) SMC_inw(ioaddr, RCR_REG(lp))
  821. #define SMC_SET_RCR(lp, x) SMC_outw(x, ioaddr, RCR_REG(lp))
  822. #define SMC_GET_REV(lp) SMC_inw(ioaddr, REV_REG(lp))
  823. #define SMC_GET_RPC(lp) SMC_inw(ioaddr, RPC_REG(lp))
  824. #define SMC_SET_RPC(lp, x) \
  825. do { \
  826. if (SMC_MUST_ALIGN_WRITE(lp)) \
  827. SMC_outl((x)<<16, ioaddr, SMC_REG(lp, 8, 0)); \
  828. else \
  829. SMC_outw(x, ioaddr, RPC_REG(lp)); \
  830. } while (0)
  831. #define SMC_GET_TCR(lp) SMC_inw(ioaddr, TCR_REG(lp))
  832. #define SMC_SET_TCR(lp, x) SMC_outw(x, ioaddr, TCR_REG(lp))
  833. #ifndef SMC_GET_MAC_ADDR
  834. #define SMC_GET_MAC_ADDR(lp, addr) \
  835. do { \
  836. unsigned int __v; \
  837. __v = SMC_inw(ioaddr, ADDR0_REG(lp)); \
  838. addr[0] = __v; addr[1] = __v >> 8; \
  839. __v = SMC_inw(ioaddr, ADDR1_REG(lp)); \
  840. addr[2] = __v; addr[3] = __v >> 8; \
  841. __v = SMC_inw(ioaddr, ADDR2_REG(lp)); \
  842. addr[4] = __v; addr[5] = __v >> 8; \
  843. } while (0)
  844. #endif
  845. #define SMC_SET_MAC_ADDR(lp, addr) \
  846. do { \
  847. SMC_outw(addr[0]|(addr[1] << 8), ioaddr, ADDR0_REG(lp)); \
  848. SMC_outw(addr[2]|(addr[3] << 8), ioaddr, ADDR1_REG(lp)); \
  849. SMC_outw(addr[4]|(addr[5] << 8), ioaddr, ADDR2_REG(lp)); \
  850. } while (0)
  851. #define SMC_SET_MCAST(lp, x) \
  852. do { \
  853. const unsigned char *mt = (x); \
  854. SMC_outw(mt[0] | (mt[1] << 8), ioaddr, MCAST_REG1(lp)); \
  855. SMC_outw(mt[2] | (mt[3] << 8), ioaddr, MCAST_REG2(lp)); \
  856. SMC_outw(mt[4] | (mt[5] << 8), ioaddr, MCAST_REG3(lp)); \
  857. SMC_outw(mt[6] | (mt[7] << 8), ioaddr, MCAST_REG4(lp)); \
  858. } while (0)
  859. #define SMC_PUT_PKT_HDR(lp, status, length) \
  860. do { \
  861. if (SMC_32BIT(lp)) \
  862. SMC_outl((status) | (length)<<16, ioaddr, \
  863. DATA_REG(lp)); \
  864. else { \
  865. SMC_outw(status, ioaddr, DATA_REG(lp)); \
  866. SMC_outw(length, ioaddr, DATA_REG(lp)); \
  867. } \
  868. } while (0)
  869. #define SMC_GET_PKT_HDR(lp, status, length) \
  870. do { \
  871. if (SMC_32BIT(lp)) { \
  872. unsigned int __val = SMC_inl(ioaddr, DATA_REG(lp)); \
  873. (status) = __val & 0xffff; \
  874. (length) = __val >> 16; \
  875. } else { \
  876. (status) = SMC_inw(ioaddr, DATA_REG(lp)); \
  877. (length) = SMC_inw(ioaddr, DATA_REG(lp)); \
  878. } \
  879. } while (0)
  880. #define SMC_PUSH_DATA(lp, p, l) \
  881. do { \
  882. if (SMC_32BIT(lp)) { \
  883. void *__ptr = (p); \
  884. int __len = (l); \
  885. void __iomem *__ioaddr = ioaddr; \
  886. if (__len >= 2 && (unsigned long)__ptr & 2) { \
  887. __len -= 2; \
  888. SMC_outsw(ioaddr, DATA_REG(lp), __ptr, 1); \
  889. __ptr += 2; \
  890. } \
  891. if (SMC_CAN_USE_DATACS && lp->datacs) \
  892. __ioaddr = lp->datacs; \
  893. SMC_outsl(__ioaddr, DATA_REG(lp), __ptr, __len>>2); \
  894. if (__len & 2) { \
  895. __ptr += (__len & ~3); \
  896. SMC_outsw(ioaddr, DATA_REG(lp), __ptr, 1); \
  897. } \
  898. } else if (SMC_16BIT(lp)) \
  899. SMC_outsw(ioaddr, DATA_REG(lp), p, (l) >> 1); \
  900. else if (SMC_8BIT(lp)) \
  901. SMC_outsb(ioaddr, DATA_REG(lp), p, l); \
  902. } while (0)
  903. #define SMC_PULL_DATA(lp, p, l) \
  904. do { \
  905. if (SMC_32BIT(lp)) { \
  906. void *__ptr = (p); \
  907. int __len = (l); \
  908. void __iomem *__ioaddr = ioaddr; \
  909. if ((unsigned long)__ptr & 2) { \
  910. /* \
  911. * We want 32bit alignment here. \
  912. * Since some buses perform a full \
  913. * 32bit fetch even for 16bit data \
  914. * we can't use SMC_inw() here. \
  915. * Back both source (on-chip) and \
  916. * destination pointers of 2 bytes. \
  917. * This is possible since the call to \
  918. * SMC_GET_PKT_HDR() already advanced \
  919. * the source pointer of 4 bytes, and \
  920. * the skb_reserve(skb, 2) advanced \
  921. * the destination pointer of 2 bytes. \
  922. */ \
  923. __ptr -= 2; \
  924. __len += 2; \
  925. SMC_SET_PTR(lp, \
  926. 2|PTR_READ|PTR_RCV|PTR_AUTOINC); \
  927. } \
  928. if (SMC_CAN_USE_DATACS && lp->datacs) \
  929. __ioaddr = lp->datacs; \
  930. __len += 2; \
  931. SMC_insl(__ioaddr, DATA_REG(lp), __ptr, __len>>2); \
  932. } else if (SMC_16BIT(lp)) \
  933. SMC_insw(ioaddr, DATA_REG(lp), p, (l) >> 1); \
  934. else if (SMC_8BIT(lp)) \
  935. SMC_insb(ioaddr, DATA_REG(lp), p, l); \
  936. } while (0)
  937. #endif /* _SMC91X_H_ */