hns_mdio.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590
  1. /*
  2. * Copyright (c) 2014-2015 Hisilicon Limited.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License as published by
  6. * the Free Software Foundation; either version 2 of the License, or
  7. * (at your option) any later version.
  8. */
  9. #include <linux/acpi.h>
  10. #include <linux/errno.h>
  11. #include <linux/etherdevice.h>
  12. #include <linux/init.h>
  13. #include <linux/kernel.h>
  14. #include <linux/mfd/syscon.h>
  15. #include <linux/module.h>
  16. #include <linux/mutex.h>
  17. #include <linux/netdevice.h>
  18. #include <linux/of_address.h>
  19. #include <linux/of.h>
  20. #include <linux/of_mdio.h>
  21. #include <linux/of_platform.h>
  22. #include <linux/phy.h>
  23. #include <linux/platform_device.h>
  24. #include <linux/regmap.h>
  25. #include <linux/spinlock_types.h>
  26. #define MDIO_DRV_NAME "Hi-HNS_MDIO"
  27. #define MDIO_BUS_NAME "Hisilicon MII Bus"
  28. #define MDIO_DRV_VERSION "1.3.0"
  29. #define MDIO_COPYRIGHT "Copyright(c) 2015 Huawei Corporation."
  30. #define MDIO_DRV_STRING MDIO_BUS_NAME
  31. #define MDIO_DEFAULT_DEVICE_DESCR MDIO_BUS_NAME
  32. #define MDIO_CTL_DEV_ADDR(x) (x & 0x1f)
  33. #define MDIO_CTL_PORT_ADDR(x) ((x & 0x1f) << 5)
  34. #define MDIO_TIMEOUT 1000000
  35. struct hns_mdio_sc_reg {
  36. u16 mdio_clk_en;
  37. u16 mdio_clk_dis;
  38. u16 mdio_reset_req;
  39. u16 mdio_reset_dreq;
  40. u16 mdio_clk_st;
  41. u16 mdio_reset_st;
  42. };
  43. struct hns_mdio_device {
  44. void *vbase; /* mdio reg base address */
  45. struct regmap *subctrl_vbase;
  46. struct hns_mdio_sc_reg sc_reg;
  47. };
  48. /* mdio reg */
  49. #define MDIO_COMMAND_REG 0x0
  50. #define MDIO_ADDR_REG 0x4
  51. #define MDIO_WDATA_REG 0x8
  52. #define MDIO_RDATA_REG 0xc
  53. #define MDIO_STA_REG 0x10
  54. /* cfg phy bit map */
  55. #define MDIO_CMD_DEVAD_M 0x1f
  56. #define MDIO_CMD_DEVAD_S 0
  57. #define MDIO_CMD_PRTAD_M 0x1f
  58. #define MDIO_CMD_PRTAD_S 5
  59. #define MDIO_CMD_OP_M 0x3
  60. #define MDIO_CMD_OP_S 10
  61. #define MDIO_CMD_ST_M 0x3
  62. #define MDIO_CMD_ST_S 12
  63. #define MDIO_CMD_START_B 14
  64. #define MDIO_ADDR_DATA_M 0xffff
  65. #define MDIO_ADDR_DATA_S 0
  66. #define MDIO_WDATA_DATA_M 0xffff
  67. #define MDIO_WDATA_DATA_S 0
  68. #define MDIO_RDATA_DATA_M 0xffff
  69. #define MDIO_RDATA_DATA_S 0
  70. #define MDIO_STATE_STA_B 0
  71. enum mdio_st_clause {
  72. MDIO_ST_CLAUSE_45 = 0,
  73. MDIO_ST_CLAUSE_22
  74. };
  75. enum mdio_c22_op_seq {
  76. MDIO_C22_WRITE = 1,
  77. MDIO_C22_READ = 2
  78. };
  79. enum mdio_c45_op_seq {
  80. MDIO_C45_WRITE_ADDR = 0,
  81. MDIO_C45_WRITE_DATA,
  82. MDIO_C45_READ_INCREMENT,
  83. MDIO_C45_READ
  84. };
  85. /* peri subctrl reg */
  86. #define MDIO_SC_CLK_EN 0x338
  87. #define MDIO_SC_CLK_DIS 0x33C
  88. #define MDIO_SC_RESET_REQ 0xA38
  89. #define MDIO_SC_RESET_DREQ 0xA3C
  90. #define MDIO_SC_CLK_ST 0x531C
  91. #define MDIO_SC_RESET_ST 0x5A1C
  92. static void mdio_write_reg(void *base, u32 reg, u32 value)
  93. {
  94. u8 __iomem *reg_addr = (u8 __iomem *)base;
  95. writel_relaxed(value, reg_addr + reg);
  96. }
  97. #define MDIO_WRITE_REG(a, reg, value) \
  98. mdio_write_reg((a)->vbase, (reg), (value))
  99. static u32 mdio_read_reg(void *base, u32 reg)
  100. {
  101. u8 __iomem *reg_addr = (u8 __iomem *)base;
  102. return readl_relaxed(reg_addr + reg);
  103. }
  104. #define mdio_set_field(origin, mask, shift, val) \
  105. do { \
  106. (origin) &= (~((mask) << (shift))); \
  107. (origin) |= (((val) & (mask)) << (shift)); \
  108. } while (0)
  109. #define mdio_get_field(origin, mask, shift) (((origin) >> (shift)) & (mask))
  110. static void mdio_set_reg_field(void *base, u32 reg, u32 mask, u32 shift,
  111. u32 val)
  112. {
  113. u32 origin = mdio_read_reg(base, reg);
  114. mdio_set_field(origin, mask, shift, val);
  115. mdio_write_reg(base, reg, origin);
  116. }
  117. #define MDIO_SET_REG_FIELD(dev, reg, mask, shift, val) \
  118. mdio_set_reg_field((dev)->vbase, (reg), (mask), (shift), (val))
  119. static u32 mdio_get_reg_field(void *base, u32 reg, u32 mask, u32 shift)
  120. {
  121. u32 origin;
  122. origin = mdio_read_reg(base, reg);
  123. return mdio_get_field(origin, mask, shift);
  124. }
  125. #define MDIO_GET_REG_FIELD(dev, reg, mask, shift) \
  126. mdio_get_reg_field((dev)->vbase, (reg), (mask), (shift))
  127. #define MDIO_GET_REG_BIT(dev, reg, bit) \
  128. mdio_get_reg_field((dev)->vbase, (reg), 0x1ull, (bit))
  129. #define MDIO_CHECK_SET_ST 1
  130. #define MDIO_CHECK_CLR_ST 0
  131. static int mdio_sc_cfg_reg_write(struct hns_mdio_device *mdio_dev,
  132. u32 cfg_reg, u32 set_val,
  133. u32 st_reg, u32 st_msk, u8 check_st)
  134. {
  135. u32 time_cnt;
  136. u32 reg_value;
  137. regmap_write(mdio_dev->subctrl_vbase, cfg_reg, set_val);
  138. for (time_cnt = MDIO_TIMEOUT; time_cnt; time_cnt--) {
  139. regmap_read(mdio_dev->subctrl_vbase, st_reg, &reg_value);
  140. reg_value &= st_msk;
  141. if ((!!check_st) == (!!reg_value))
  142. break;
  143. }
  144. if ((!!check_st) != (!!reg_value))
  145. return -EBUSY;
  146. return 0;
  147. }
  148. static int hns_mdio_wait_ready(struct mii_bus *bus)
  149. {
  150. struct hns_mdio_device *mdio_dev = bus->priv;
  151. int i;
  152. u32 cmd_reg_value = 1;
  153. /* waitting for MDIO_COMMAND_REG 's mdio_start==0 */
  154. /* after that can do read or write*/
  155. for (i = 0; cmd_reg_value; i++) {
  156. cmd_reg_value = MDIO_GET_REG_BIT(mdio_dev,
  157. MDIO_COMMAND_REG,
  158. MDIO_CMD_START_B);
  159. if (i == MDIO_TIMEOUT)
  160. return -ETIMEDOUT;
  161. }
  162. return 0;
  163. }
  164. static void hns_mdio_cmd_write(struct hns_mdio_device *mdio_dev,
  165. u8 is_c45, u8 op, u8 phy_id, u16 cmd)
  166. {
  167. u32 cmd_reg_value;
  168. u8 st = is_c45 ? MDIO_ST_CLAUSE_45 : MDIO_ST_CLAUSE_22;
  169. cmd_reg_value = st << MDIO_CMD_ST_S;
  170. cmd_reg_value |= op << MDIO_CMD_OP_S;
  171. cmd_reg_value |=
  172. (phy_id & MDIO_CMD_PRTAD_M) << MDIO_CMD_PRTAD_S;
  173. cmd_reg_value |= (cmd & MDIO_CMD_DEVAD_M) << MDIO_CMD_DEVAD_S;
  174. cmd_reg_value |= 1 << MDIO_CMD_START_B;
  175. MDIO_WRITE_REG(mdio_dev, MDIO_COMMAND_REG, cmd_reg_value);
  176. }
  177. /**
  178. * hns_mdio_write - access phy register
  179. * @bus: mdio bus
  180. * @phy_id: phy id
  181. * @regnum: register num
  182. * @value: register value
  183. *
  184. * Return 0 on success, negative on failure
  185. */
  186. static int hns_mdio_write(struct mii_bus *bus,
  187. int phy_id, int regnum, u16 data)
  188. {
  189. int ret;
  190. struct hns_mdio_device *mdio_dev = (struct hns_mdio_device *)bus->priv;
  191. u8 devad = ((regnum >> 16) & 0x1f);
  192. u8 is_c45 = !!(regnum & MII_ADDR_C45);
  193. u16 reg = (u16)(regnum & 0xffff);
  194. u8 op;
  195. u16 cmd_reg_cfg;
  196. dev_dbg(&bus->dev, "mdio write %s,base is %p\n",
  197. bus->id, mdio_dev->vbase);
  198. dev_dbg(&bus->dev, "phy id=%d, is_c45=%d, devad=%d, reg=%#x, write data=%d\n",
  199. phy_id, is_c45, devad, reg, data);
  200. /* wait for ready */
  201. ret = hns_mdio_wait_ready(bus);
  202. if (ret) {
  203. dev_err(&bus->dev, "MDIO bus is busy\n");
  204. return ret;
  205. }
  206. if (!is_c45) {
  207. cmd_reg_cfg = reg;
  208. op = MDIO_C22_WRITE;
  209. } else {
  210. /* config the cmd-reg to write addr*/
  211. MDIO_SET_REG_FIELD(mdio_dev, MDIO_ADDR_REG, MDIO_ADDR_DATA_M,
  212. MDIO_ADDR_DATA_S, reg);
  213. hns_mdio_cmd_write(mdio_dev, is_c45,
  214. MDIO_C45_WRITE_ADDR, phy_id, devad);
  215. /* check for read or write opt is finished */
  216. ret = hns_mdio_wait_ready(bus);
  217. if (ret) {
  218. dev_err(&bus->dev, "MDIO bus is busy\n");
  219. return ret;
  220. }
  221. /* config the data needed writing */
  222. cmd_reg_cfg = devad;
  223. op = MDIO_C45_WRITE_ADDR;
  224. }
  225. MDIO_SET_REG_FIELD(mdio_dev, MDIO_WDATA_REG, MDIO_WDATA_DATA_M,
  226. MDIO_WDATA_DATA_S, data);
  227. hns_mdio_cmd_write(mdio_dev, is_c45, op, phy_id, cmd_reg_cfg);
  228. return 0;
  229. }
  230. /**
  231. * hns_mdio_read - access phy register
  232. * @bus: mdio bus
  233. * @phy_id: phy id
  234. * @regnum: register num
  235. * @value: register value
  236. *
  237. * Return phy register value
  238. */
  239. static int hns_mdio_read(struct mii_bus *bus, int phy_id, int regnum)
  240. {
  241. int ret;
  242. u16 reg_val = 0;
  243. u8 devad = ((regnum >> 16) & 0x1f);
  244. u8 is_c45 = !!(regnum & MII_ADDR_C45);
  245. u16 reg = (u16)(regnum & 0xffff);
  246. struct hns_mdio_device *mdio_dev = (struct hns_mdio_device *)bus->priv;
  247. dev_dbg(&bus->dev, "mdio read %s,base is %p\n",
  248. bus->id, mdio_dev->vbase);
  249. dev_dbg(&bus->dev, "phy id=%d, is_c45=%d, devad=%d, reg=%#x!\n",
  250. phy_id, is_c45, devad, reg);
  251. /* Step 1: wait for ready */
  252. ret = hns_mdio_wait_ready(bus);
  253. if (ret) {
  254. dev_err(&bus->dev, "MDIO bus is busy\n");
  255. return ret;
  256. }
  257. if (!is_c45) {
  258. hns_mdio_cmd_write(mdio_dev, is_c45,
  259. MDIO_C22_READ, phy_id, reg);
  260. } else {
  261. MDIO_SET_REG_FIELD(mdio_dev, MDIO_ADDR_REG, MDIO_ADDR_DATA_M,
  262. MDIO_ADDR_DATA_S, reg);
  263. /* Step 2; config the cmd-reg to write addr*/
  264. hns_mdio_cmd_write(mdio_dev, is_c45,
  265. MDIO_C45_WRITE_ADDR, phy_id, devad);
  266. /* Step 3: check for read or write opt is finished */
  267. ret = hns_mdio_wait_ready(bus);
  268. if (ret) {
  269. dev_err(&bus->dev, "MDIO bus is busy\n");
  270. return ret;
  271. }
  272. hns_mdio_cmd_write(mdio_dev, is_c45,
  273. MDIO_C45_WRITE_ADDR, phy_id, devad);
  274. }
  275. /* Step 5: waitting for MDIO_COMMAND_REG 's mdio_start==0,*/
  276. /* check for read or write opt is finished */
  277. ret = hns_mdio_wait_ready(bus);
  278. if (ret) {
  279. dev_err(&bus->dev, "MDIO bus is busy\n");
  280. return ret;
  281. }
  282. reg_val = MDIO_GET_REG_BIT(mdio_dev, MDIO_STA_REG, MDIO_STATE_STA_B);
  283. if (reg_val) {
  284. dev_err(&bus->dev, " ERROR! MDIO Read failed!\n");
  285. return -EBUSY;
  286. }
  287. /* Step 6; get out data*/
  288. reg_val = (u16)MDIO_GET_REG_FIELD(mdio_dev, MDIO_RDATA_REG,
  289. MDIO_RDATA_DATA_M, MDIO_RDATA_DATA_S);
  290. return reg_val;
  291. }
  292. /**
  293. * hns_mdio_reset - reset mdio bus
  294. * @bus: mdio bus
  295. *
  296. * Return 0 on success, negative on failure
  297. */
  298. static int hns_mdio_reset(struct mii_bus *bus)
  299. {
  300. struct hns_mdio_device *mdio_dev = (struct hns_mdio_device *)bus->priv;
  301. const struct hns_mdio_sc_reg *sc_reg;
  302. int ret;
  303. if (dev_of_node(bus->parent)) {
  304. if (!mdio_dev->subctrl_vbase) {
  305. dev_err(&bus->dev, "mdio sys ctl reg has not maped\n");
  306. return -ENODEV;
  307. }
  308. sc_reg = &mdio_dev->sc_reg;
  309. /* 1. reset req, and read reset st check */
  310. ret = mdio_sc_cfg_reg_write(mdio_dev, sc_reg->mdio_reset_req,
  311. 0x1, sc_reg->mdio_reset_st, 0x1,
  312. MDIO_CHECK_SET_ST);
  313. if (ret) {
  314. dev_err(&bus->dev, "MDIO reset fail\n");
  315. return ret;
  316. }
  317. /* 2. dis clk, and read clk st check */
  318. ret = mdio_sc_cfg_reg_write(mdio_dev, sc_reg->mdio_clk_dis,
  319. 0x1, sc_reg->mdio_clk_st, 0x1,
  320. MDIO_CHECK_CLR_ST);
  321. if (ret) {
  322. dev_err(&bus->dev, "MDIO dis clk fail\n");
  323. return ret;
  324. }
  325. /* 3. reset dreq, and read reset st check */
  326. ret = mdio_sc_cfg_reg_write(mdio_dev, sc_reg->mdio_reset_dreq,
  327. 0x1, sc_reg->mdio_reset_st, 0x1,
  328. MDIO_CHECK_CLR_ST);
  329. if (ret) {
  330. dev_err(&bus->dev, "MDIO dis clk fail\n");
  331. return ret;
  332. }
  333. /* 4. en clk, and read clk st check */
  334. ret = mdio_sc_cfg_reg_write(mdio_dev, sc_reg->mdio_clk_en,
  335. 0x1, sc_reg->mdio_clk_st, 0x1,
  336. MDIO_CHECK_SET_ST);
  337. if (ret)
  338. dev_err(&bus->dev, "MDIO en clk fail\n");
  339. } else if (is_acpi_node(bus->parent->fwnode)) {
  340. acpi_status s;
  341. s = acpi_evaluate_object(ACPI_HANDLE(bus->parent),
  342. "_RST", NULL, NULL);
  343. if (ACPI_FAILURE(s)) {
  344. dev_err(&bus->dev, "Reset failed, return:%#x\n", s);
  345. ret = -EBUSY;
  346. } else {
  347. ret = 0;
  348. }
  349. } else {
  350. dev_err(&bus->dev, "Can not get cfg data from DT or ACPI\n");
  351. ret = -ENXIO;
  352. }
  353. return ret;
  354. }
  355. /**
  356. * hns_mdio_probe - probe mdio device
  357. * @pdev: mdio platform device
  358. *
  359. * Return 0 on success, negative on failure
  360. */
  361. static int hns_mdio_probe(struct platform_device *pdev)
  362. {
  363. struct hns_mdio_device *mdio_dev;
  364. struct mii_bus *new_bus;
  365. struct resource *res;
  366. int ret = -ENODEV;
  367. if (!pdev) {
  368. dev_err(NULL, "pdev is NULL!\r\n");
  369. return -ENODEV;
  370. }
  371. mdio_dev = devm_kzalloc(&pdev->dev, sizeof(*mdio_dev), GFP_KERNEL);
  372. if (!mdio_dev)
  373. return -ENOMEM;
  374. new_bus = devm_mdiobus_alloc(&pdev->dev);
  375. if (!new_bus) {
  376. dev_err(&pdev->dev, "mdiobus_alloc fail!\n");
  377. return -ENOMEM;
  378. }
  379. new_bus->name = MDIO_BUS_NAME;
  380. new_bus->read = hns_mdio_read;
  381. new_bus->write = hns_mdio_write;
  382. new_bus->reset = hns_mdio_reset;
  383. new_bus->priv = mdio_dev;
  384. new_bus->parent = &pdev->dev;
  385. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  386. mdio_dev->vbase = devm_ioremap_resource(&pdev->dev, res);
  387. if (IS_ERR(mdio_dev->vbase)) {
  388. ret = PTR_ERR(mdio_dev->vbase);
  389. return ret;
  390. }
  391. platform_set_drvdata(pdev, new_bus);
  392. snprintf(new_bus->id, MII_BUS_ID_SIZE, "%s-%s", "Mii",
  393. dev_name(&pdev->dev));
  394. if (dev_of_node(&pdev->dev)) {
  395. struct of_phandle_args reg_args;
  396. ret = of_parse_phandle_with_fixed_args(pdev->dev.of_node,
  397. "subctrl-vbase",
  398. 4,
  399. 0,
  400. &reg_args);
  401. if (!ret) {
  402. mdio_dev->subctrl_vbase =
  403. syscon_node_to_regmap(reg_args.np);
  404. if (IS_ERR(mdio_dev->subctrl_vbase)) {
  405. dev_warn(&pdev->dev, "syscon_node_to_regmap error\n");
  406. mdio_dev->subctrl_vbase = NULL;
  407. } else {
  408. if (reg_args.args_count == 4) {
  409. mdio_dev->sc_reg.mdio_clk_en =
  410. (u16)reg_args.args[0];
  411. mdio_dev->sc_reg.mdio_clk_dis =
  412. (u16)reg_args.args[0] + 4;
  413. mdio_dev->sc_reg.mdio_reset_req =
  414. (u16)reg_args.args[1];
  415. mdio_dev->sc_reg.mdio_reset_dreq =
  416. (u16)reg_args.args[1] + 4;
  417. mdio_dev->sc_reg.mdio_clk_st =
  418. (u16)reg_args.args[2];
  419. mdio_dev->sc_reg.mdio_reset_st =
  420. (u16)reg_args.args[3];
  421. } else {
  422. /* for compatible */
  423. mdio_dev->sc_reg.mdio_clk_en =
  424. MDIO_SC_CLK_EN;
  425. mdio_dev->sc_reg.mdio_clk_dis =
  426. MDIO_SC_CLK_DIS;
  427. mdio_dev->sc_reg.mdio_reset_req =
  428. MDIO_SC_RESET_REQ;
  429. mdio_dev->sc_reg.mdio_reset_dreq =
  430. MDIO_SC_RESET_DREQ;
  431. mdio_dev->sc_reg.mdio_clk_st =
  432. MDIO_SC_CLK_ST;
  433. mdio_dev->sc_reg.mdio_reset_st =
  434. MDIO_SC_RESET_ST;
  435. }
  436. }
  437. } else {
  438. dev_warn(&pdev->dev, "find syscon ret = %#x\n", ret);
  439. mdio_dev->subctrl_vbase = NULL;
  440. }
  441. ret = of_mdiobus_register(new_bus, pdev->dev.of_node);
  442. } else if (is_acpi_node(pdev->dev.fwnode)) {
  443. /* Clear all the IRQ properties */
  444. memset(new_bus->irq, PHY_POLL, 4 * PHY_MAX_ADDR);
  445. /* Mask out all PHYs from auto probing. */
  446. new_bus->phy_mask = ~0;
  447. /* Register the MDIO bus */
  448. ret = mdiobus_register(new_bus);
  449. } else {
  450. dev_err(&pdev->dev, "Can not get cfg data from DT or ACPI\n");
  451. ret = -ENXIO;
  452. }
  453. if (ret) {
  454. dev_err(&pdev->dev, "Cannot register as MDIO bus!\n");
  455. platform_set_drvdata(pdev, NULL);
  456. return ret;
  457. }
  458. return 0;
  459. }
  460. /**
  461. * hns_mdio_remove - remove mdio device
  462. * @pdev: mdio platform device
  463. *
  464. * Return 0 on success, negative on failure
  465. */
  466. static int hns_mdio_remove(struct platform_device *pdev)
  467. {
  468. struct mii_bus *bus;
  469. bus = platform_get_drvdata(pdev);
  470. mdiobus_unregister(bus);
  471. platform_set_drvdata(pdev, NULL);
  472. return 0;
  473. }
  474. static const struct of_device_id hns_mdio_match[] = {
  475. {.compatible = "hisilicon,mdio"},
  476. {.compatible = "hisilicon,hns-mdio"},
  477. {}
  478. };
  479. MODULE_DEVICE_TABLE(of, hns_mdio_match);
  480. static const struct acpi_device_id hns_mdio_acpi_match[] = {
  481. { "HISI0141", 0 },
  482. { },
  483. };
  484. MODULE_DEVICE_TABLE(acpi, hns_mdio_acpi_match);
  485. static struct platform_driver hns_mdio_driver = {
  486. .probe = hns_mdio_probe,
  487. .remove = hns_mdio_remove,
  488. .driver = {
  489. .name = MDIO_DRV_NAME,
  490. .of_match_table = hns_mdio_match,
  491. .acpi_match_table = ACPI_PTR(hns_mdio_acpi_match),
  492. },
  493. };
  494. module_platform_driver(hns_mdio_driver);
  495. MODULE_LICENSE("GPL");
  496. MODULE_AUTHOR("Huawei Tech. Co., Ltd.");
  497. MODULE_DESCRIPTION("Hisilicon HNS MDIO driver");
  498. MODULE_ALIAS("platform:" MDIO_DRV_NAME);