be_cmds.c 126 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083
  1. /*
  2. * Copyright (C) 2005 - 2016 Broadcom
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@emulex.com
  12. *
  13. * Emulex
  14. * 3333 Susan Street
  15. * Costa Mesa, CA 92626
  16. */
  17. #include <linux/module.h>
  18. #include "be.h"
  19. #include "be_cmds.h"
  20. char *be_misconfig_evt_port_state[] = {
  21. "Physical Link is functional",
  22. "Optics faulted/incorrectly installed/not installed - Reseat optics. If issue not resolved, replace.",
  23. "Optics of two types installed – Remove one optic or install matching pair of optics.",
  24. "Incompatible optics – Replace with compatible optics for card to function.",
  25. "Unqualified optics – Replace with Avago optics for Warranty and Technical Support.",
  26. "Uncertified optics – Replace with Avago-certified optics to enable link operation."
  27. };
  28. static char *be_port_misconfig_evt_severity[] = {
  29. "KERN_WARN",
  30. "KERN_INFO",
  31. "KERN_ERR",
  32. "KERN_WARN"
  33. };
  34. static char *phy_state_oper_desc[] = {
  35. "Link is non-operational",
  36. "Link is operational",
  37. ""
  38. };
  39. static struct be_cmd_priv_map cmd_priv_map[] = {
  40. {
  41. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  42. CMD_SUBSYSTEM_ETH,
  43. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  44. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  45. },
  46. {
  47. OPCODE_COMMON_GET_FLOW_CONTROL,
  48. CMD_SUBSYSTEM_COMMON,
  49. BE_PRIV_LNKQUERY | BE_PRIV_VHADM |
  50. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  51. },
  52. {
  53. OPCODE_COMMON_SET_FLOW_CONTROL,
  54. CMD_SUBSYSTEM_COMMON,
  55. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  56. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  57. },
  58. {
  59. OPCODE_ETH_GET_PPORT_STATS,
  60. CMD_SUBSYSTEM_ETH,
  61. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  62. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  63. },
  64. {
  65. OPCODE_COMMON_GET_PHY_DETAILS,
  66. CMD_SUBSYSTEM_COMMON,
  67. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  68. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  69. },
  70. {
  71. OPCODE_LOWLEVEL_HOST_DDR_DMA,
  72. CMD_SUBSYSTEM_LOWLEVEL,
  73. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  74. },
  75. {
  76. OPCODE_LOWLEVEL_LOOPBACK_TEST,
  77. CMD_SUBSYSTEM_LOWLEVEL,
  78. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  79. },
  80. {
  81. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE,
  82. CMD_SUBSYSTEM_LOWLEVEL,
  83. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  84. },
  85. {
  86. OPCODE_COMMON_SET_HSW_CONFIG,
  87. CMD_SUBSYSTEM_COMMON,
  88. BE_PRIV_DEVCFG | BE_PRIV_VHADM |
  89. BE_PRIV_DEVSEC
  90. },
  91. {
  92. OPCODE_COMMON_GET_EXT_FAT_CAPABILITIES,
  93. CMD_SUBSYSTEM_COMMON,
  94. BE_PRIV_DEVCFG
  95. }
  96. };
  97. static bool be_cmd_allowed(struct be_adapter *adapter, u8 opcode, u8 subsystem)
  98. {
  99. int i;
  100. int num_entries = sizeof(cmd_priv_map)/sizeof(struct be_cmd_priv_map);
  101. u32 cmd_privileges = adapter->cmd_privileges;
  102. for (i = 0; i < num_entries; i++)
  103. if (opcode == cmd_priv_map[i].opcode &&
  104. subsystem == cmd_priv_map[i].subsystem)
  105. if (!(cmd_privileges & cmd_priv_map[i].priv_mask))
  106. return false;
  107. return true;
  108. }
  109. static inline void *embedded_payload(struct be_mcc_wrb *wrb)
  110. {
  111. return wrb->payload.embedded_payload;
  112. }
  113. static int be_mcc_notify(struct be_adapter *adapter)
  114. {
  115. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  116. u32 val = 0;
  117. if (be_check_error(adapter, BE_ERROR_ANY))
  118. return -EIO;
  119. val |= mccq->id & DB_MCCQ_RING_ID_MASK;
  120. val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
  121. wmb();
  122. iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
  123. return 0;
  124. }
  125. /* To check if valid bit is set, check the entire word as we don't know
  126. * the endianness of the data (old entry is host endian while a new entry is
  127. * little endian) */
  128. static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
  129. {
  130. u32 flags;
  131. if (compl->flags != 0) {
  132. flags = le32_to_cpu(compl->flags);
  133. if (flags & CQE_FLAGS_VALID_MASK) {
  134. compl->flags = flags;
  135. return true;
  136. }
  137. }
  138. return false;
  139. }
  140. /* Need to reset the entire word that houses the valid bit */
  141. static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
  142. {
  143. compl->flags = 0;
  144. }
  145. static struct be_cmd_resp_hdr *be_decode_resp_hdr(u32 tag0, u32 tag1)
  146. {
  147. unsigned long addr;
  148. addr = tag1;
  149. addr = ((addr << 16) << 16) | tag0;
  150. return (void *)addr;
  151. }
  152. static bool be_skip_err_log(u8 opcode, u16 base_status, u16 addl_status)
  153. {
  154. if (base_status == MCC_STATUS_NOT_SUPPORTED ||
  155. base_status == MCC_STATUS_ILLEGAL_REQUEST ||
  156. addl_status == MCC_ADDL_STATUS_TOO_MANY_INTERFACES ||
  157. addl_status == MCC_ADDL_STATUS_INSUFFICIENT_VLANS ||
  158. (opcode == OPCODE_COMMON_WRITE_FLASHROM &&
  159. (base_status == MCC_STATUS_ILLEGAL_FIELD ||
  160. addl_status == MCC_ADDL_STATUS_FLASH_IMAGE_CRC_MISMATCH)))
  161. return true;
  162. else
  163. return false;
  164. }
  165. /* Place holder for all the async MCC cmds wherein the caller is not in a busy
  166. * loop (has not issued be_mcc_notify_wait())
  167. */
  168. static void be_async_cmd_process(struct be_adapter *adapter,
  169. struct be_mcc_compl *compl,
  170. struct be_cmd_resp_hdr *resp_hdr)
  171. {
  172. enum mcc_base_status base_status = base_status(compl->status);
  173. u8 opcode = 0, subsystem = 0;
  174. if (resp_hdr) {
  175. opcode = resp_hdr->opcode;
  176. subsystem = resp_hdr->subsystem;
  177. }
  178. if (opcode == OPCODE_LOWLEVEL_LOOPBACK_TEST &&
  179. subsystem == CMD_SUBSYSTEM_LOWLEVEL) {
  180. complete(&adapter->et_cmd_compl);
  181. return;
  182. }
  183. if (opcode == OPCODE_LOWLEVEL_SET_LOOPBACK_MODE &&
  184. subsystem == CMD_SUBSYSTEM_LOWLEVEL) {
  185. complete(&adapter->et_cmd_compl);
  186. return;
  187. }
  188. if ((opcode == OPCODE_COMMON_WRITE_FLASHROM ||
  189. opcode == OPCODE_COMMON_WRITE_OBJECT) &&
  190. subsystem == CMD_SUBSYSTEM_COMMON) {
  191. adapter->flash_status = compl->status;
  192. complete(&adapter->et_cmd_compl);
  193. return;
  194. }
  195. if ((opcode == OPCODE_ETH_GET_STATISTICS ||
  196. opcode == OPCODE_ETH_GET_PPORT_STATS) &&
  197. subsystem == CMD_SUBSYSTEM_ETH &&
  198. base_status == MCC_STATUS_SUCCESS) {
  199. be_parse_stats(adapter);
  200. adapter->stats_cmd_sent = false;
  201. return;
  202. }
  203. if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES &&
  204. subsystem == CMD_SUBSYSTEM_COMMON) {
  205. if (base_status == MCC_STATUS_SUCCESS) {
  206. struct be_cmd_resp_get_cntl_addnl_attribs *resp =
  207. (void *)resp_hdr;
  208. adapter->hwmon_info.be_on_die_temp =
  209. resp->on_die_temperature;
  210. } else {
  211. adapter->be_get_temp_freq = 0;
  212. adapter->hwmon_info.be_on_die_temp =
  213. BE_INVALID_DIE_TEMP;
  214. }
  215. return;
  216. }
  217. }
  218. static int be_mcc_compl_process(struct be_adapter *adapter,
  219. struct be_mcc_compl *compl)
  220. {
  221. enum mcc_base_status base_status;
  222. enum mcc_addl_status addl_status;
  223. struct be_cmd_resp_hdr *resp_hdr;
  224. u8 opcode = 0, subsystem = 0;
  225. /* Just swap the status to host endian; mcc tag is opaquely copied
  226. * from mcc_wrb */
  227. be_dws_le_to_cpu(compl, 4);
  228. base_status = base_status(compl->status);
  229. addl_status = addl_status(compl->status);
  230. resp_hdr = be_decode_resp_hdr(compl->tag0, compl->tag1);
  231. if (resp_hdr) {
  232. opcode = resp_hdr->opcode;
  233. subsystem = resp_hdr->subsystem;
  234. }
  235. be_async_cmd_process(adapter, compl, resp_hdr);
  236. if (base_status != MCC_STATUS_SUCCESS &&
  237. !be_skip_err_log(opcode, base_status, addl_status)) {
  238. if (base_status == MCC_STATUS_UNAUTHORIZED_REQUEST ||
  239. addl_status == MCC_ADDL_STATUS_INSUFFICIENT_PRIVILEGES) {
  240. dev_warn(&adapter->pdev->dev,
  241. "VF is not privileged to issue opcode %d-%d\n",
  242. opcode, subsystem);
  243. } else {
  244. dev_err(&adapter->pdev->dev,
  245. "opcode %d-%d failed:status %d-%d\n",
  246. opcode, subsystem, base_status, addl_status);
  247. }
  248. }
  249. return compl->status;
  250. }
  251. /* Link state evt is a string of bytes; no need for endian swapping */
  252. static void be_async_link_state_process(struct be_adapter *adapter,
  253. struct be_mcc_compl *compl)
  254. {
  255. struct be_async_event_link_state *evt =
  256. (struct be_async_event_link_state *)compl;
  257. /* When link status changes, link speed must be re-queried from FW */
  258. adapter->phy.link_speed = -1;
  259. /* On BEx the FW does not send a separate link status
  260. * notification for physical and logical link.
  261. * On other chips just process the logical link
  262. * status notification
  263. */
  264. if (!BEx_chip(adapter) &&
  265. !(evt->port_link_status & LOGICAL_LINK_STATUS_MASK))
  266. return;
  267. /* For the initial link status do not rely on the ASYNC event as
  268. * it may not be received in some cases.
  269. */
  270. if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
  271. be_link_status_update(adapter,
  272. evt->port_link_status & LINK_STATUS_MASK);
  273. }
  274. static void be_async_port_misconfig_event_process(struct be_adapter *adapter,
  275. struct be_mcc_compl *compl)
  276. {
  277. struct be_async_event_misconfig_port *evt =
  278. (struct be_async_event_misconfig_port *)compl;
  279. u32 sfp_misconfig_evt_word1 = le32_to_cpu(evt->event_data_word1);
  280. u32 sfp_misconfig_evt_word2 = le32_to_cpu(evt->event_data_word2);
  281. u8 phy_oper_state = PHY_STATE_OPER_MSG_NONE;
  282. struct device *dev = &adapter->pdev->dev;
  283. u8 msg_severity = DEFAULT_MSG_SEVERITY;
  284. u8 phy_state_info;
  285. u8 new_phy_state;
  286. new_phy_state =
  287. (sfp_misconfig_evt_word1 >> (adapter->hba_port_num * 8)) & 0xff;
  288. if (new_phy_state == adapter->phy_state)
  289. return;
  290. adapter->phy_state = new_phy_state;
  291. /* for older fw that doesn't populate link effect data */
  292. if (!sfp_misconfig_evt_word2)
  293. goto log_message;
  294. phy_state_info =
  295. (sfp_misconfig_evt_word2 >> (adapter->hba_port_num * 8)) & 0xff;
  296. if (phy_state_info & PHY_STATE_INFO_VALID) {
  297. msg_severity = (phy_state_info & PHY_STATE_MSG_SEVERITY) >> 1;
  298. if (be_phy_unqualified(new_phy_state))
  299. phy_oper_state = (phy_state_info & PHY_STATE_OPER);
  300. }
  301. log_message:
  302. /* Log an error message that would allow a user to determine
  303. * whether the SFPs have an issue
  304. */
  305. if (be_phy_state_unknown(new_phy_state))
  306. dev_printk(be_port_misconfig_evt_severity[msg_severity], dev,
  307. "Port %c: Unrecognized Optics state: 0x%x. %s",
  308. adapter->port_name,
  309. new_phy_state,
  310. phy_state_oper_desc[phy_oper_state]);
  311. else
  312. dev_printk(be_port_misconfig_evt_severity[msg_severity], dev,
  313. "Port %c: %s %s",
  314. adapter->port_name,
  315. be_misconfig_evt_port_state[new_phy_state],
  316. phy_state_oper_desc[phy_oper_state]);
  317. /* Log Vendor name and part no. if a misconfigured SFP is detected */
  318. if (be_phy_misconfigured(new_phy_state))
  319. adapter->flags |= BE_FLAGS_PHY_MISCONFIGURED;
  320. }
  321. /* Grp5 CoS Priority evt */
  322. static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
  323. struct be_mcc_compl *compl)
  324. {
  325. struct be_async_event_grp5_cos_priority *evt =
  326. (struct be_async_event_grp5_cos_priority *)compl;
  327. if (evt->valid) {
  328. adapter->vlan_prio_bmap = evt->available_priority_bmap;
  329. adapter->recommended_prio_bits =
  330. evt->reco_default_priority << VLAN_PRIO_SHIFT;
  331. }
  332. }
  333. /* Grp5 QOS Speed evt: qos_link_speed is in units of 10 Mbps */
  334. static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
  335. struct be_mcc_compl *compl)
  336. {
  337. struct be_async_event_grp5_qos_link_speed *evt =
  338. (struct be_async_event_grp5_qos_link_speed *)compl;
  339. if (adapter->phy.link_speed >= 0 &&
  340. evt->physical_port == adapter->port_num)
  341. adapter->phy.link_speed = le16_to_cpu(evt->qos_link_speed) * 10;
  342. }
  343. /*Grp5 PVID evt*/
  344. static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
  345. struct be_mcc_compl *compl)
  346. {
  347. struct be_async_event_grp5_pvid_state *evt =
  348. (struct be_async_event_grp5_pvid_state *)compl;
  349. if (evt->enabled) {
  350. adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
  351. dev_info(&adapter->pdev->dev, "LPVID: %d\n", adapter->pvid);
  352. } else {
  353. adapter->pvid = 0;
  354. }
  355. }
  356. #define MGMT_ENABLE_MASK 0x4
  357. static void be_async_grp5_fw_control_process(struct be_adapter *adapter,
  358. struct be_mcc_compl *compl)
  359. {
  360. struct be_async_fw_control *evt = (struct be_async_fw_control *)compl;
  361. u32 evt_dw1 = le32_to_cpu(evt->event_data_word1);
  362. if (evt_dw1 & MGMT_ENABLE_MASK) {
  363. adapter->flags |= BE_FLAGS_OS2BMC;
  364. adapter->bmc_filt_mask = le32_to_cpu(evt->event_data_word2);
  365. } else {
  366. adapter->flags &= ~BE_FLAGS_OS2BMC;
  367. }
  368. }
  369. static void be_async_grp5_evt_process(struct be_adapter *adapter,
  370. struct be_mcc_compl *compl)
  371. {
  372. u8 event_type = (compl->flags >> ASYNC_EVENT_TYPE_SHIFT) &
  373. ASYNC_EVENT_TYPE_MASK;
  374. switch (event_type) {
  375. case ASYNC_EVENT_COS_PRIORITY:
  376. be_async_grp5_cos_priority_process(adapter, compl);
  377. break;
  378. case ASYNC_EVENT_QOS_SPEED:
  379. be_async_grp5_qos_speed_process(adapter, compl);
  380. break;
  381. case ASYNC_EVENT_PVID_STATE:
  382. be_async_grp5_pvid_state_process(adapter, compl);
  383. break;
  384. /* Async event to disable/enable os2bmc and/or mac-learning */
  385. case ASYNC_EVENT_FW_CONTROL:
  386. be_async_grp5_fw_control_process(adapter, compl);
  387. break;
  388. default:
  389. break;
  390. }
  391. }
  392. static void be_async_dbg_evt_process(struct be_adapter *adapter,
  393. struct be_mcc_compl *cmp)
  394. {
  395. u8 event_type = 0;
  396. struct be_async_event_qnq *evt = (struct be_async_event_qnq *)cmp;
  397. event_type = (cmp->flags >> ASYNC_EVENT_TYPE_SHIFT) &
  398. ASYNC_EVENT_TYPE_MASK;
  399. switch (event_type) {
  400. case ASYNC_DEBUG_EVENT_TYPE_QNQ:
  401. if (evt->valid)
  402. adapter->qnq_vid = le16_to_cpu(evt->vlan_tag);
  403. adapter->flags |= BE_FLAGS_QNQ_ASYNC_EVT_RCVD;
  404. break;
  405. default:
  406. dev_warn(&adapter->pdev->dev, "Unknown debug event 0x%x!\n",
  407. event_type);
  408. break;
  409. }
  410. }
  411. static void be_async_sliport_evt_process(struct be_adapter *adapter,
  412. struct be_mcc_compl *cmp)
  413. {
  414. u8 event_type = (cmp->flags >> ASYNC_EVENT_TYPE_SHIFT) &
  415. ASYNC_EVENT_TYPE_MASK;
  416. if (event_type == ASYNC_EVENT_PORT_MISCONFIG)
  417. be_async_port_misconfig_event_process(adapter, cmp);
  418. }
  419. static inline bool is_link_state_evt(u32 flags)
  420. {
  421. return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
  422. ASYNC_EVENT_CODE_LINK_STATE;
  423. }
  424. static inline bool is_grp5_evt(u32 flags)
  425. {
  426. return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
  427. ASYNC_EVENT_CODE_GRP_5;
  428. }
  429. static inline bool is_dbg_evt(u32 flags)
  430. {
  431. return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
  432. ASYNC_EVENT_CODE_QNQ;
  433. }
  434. static inline bool is_sliport_evt(u32 flags)
  435. {
  436. return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
  437. ASYNC_EVENT_CODE_SLIPORT;
  438. }
  439. static void be_mcc_event_process(struct be_adapter *adapter,
  440. struct be_mcc_compl *compl)
  441. {
  442. if (is_link_state_evt(compl->flags))
  443. be_async_link_state_process(adapter, compl);
  444. else if (is_grp5_evt(compl->flags))
  445. be_async_grp5_evt_process(adapter, compl);
  446. else if (is_dbg_evt(compl->flags))
  447. be_async_dbg_evt_process(adapter, compl);
  448. else if (is_sliport_evt(compl->flags))
  449. be_async_sliport_evt_process(adapter, compl);
  450. }
  451. static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
  452. {
  453. struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
  454. struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
  455. if (be_mcc_compl_is_new(compl)) {
  456. queue_tail_inc(mcc_cq);
  457. return compl;
  458. }
  459. return NULL;
  460. }
  461. void be_async_mcc_enable(struct be_adapter *adapter)
  462. {
  463. spin_lock_bh(&adapter->mcc_cq_lock);
  464. be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
  465. adapter->mcc_obj.rearm_cq = true;
  466. spin_unlock_bh(&adapter->mcc_cq_lock);
  467. }
  468. void be_async_mcc_disable(struct be_adapter *adapter)
  469. {
  470. spin_lock_bh(&adapter->mcc_cq_lock);
  471. adapter->mcc_obj.rearm_cq = false;
  472. be_cq_notify(adapter, adapter->mcc_obj.cq.id, false, 0);
  473. spin_unlock_bh(&adapter->mcc_cq_lock);
  474. }
  475. int be_process_mcc(struct be_adapter *adapter)
  476. {
  477. struct be_mcc_compl *compl;
  478. int num = 0, status = 0;
  479. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  480. spin_lock(&adapter->mcc_cq_lock);
  481. while ((compl = be_mcc_compl_get(adapter))) {
  482. if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
  483. be_mcc_event_process(adapter, compl);
  484. } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
  485. status = be_mcc_compl_process(adapter, compl);
  486. atomic_dec(&mcc_obj->q.used);
  487. }
  488. be_mcc_compl_use(compl);
  489. num++;
  490. }
  491. if (num)
  492. be_cq_notify(adapter, mcc_obj->cq.id, mcc_obj->rearm_cq, num);
  493. spin_unlock(&adapter->mcc_cq_lock);
  494. return status;
  495. }
  496. /* Wait till no more pending mcc requests are present */
  497. static int be_mcc_wait_compl(struct be_adapter *adapter)
  498. {
  499. #define mcc_timeout 12000 /* 12s timeout */
  500. int i, status = 0;
  501. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  502. for (i = 0; i < mcc_timeout; i++) {
  503. if (be_check_error(adapter, BE_ERROR_ANY))
  504. return -EIO;
  505. local_bh_disable();
  506. status = be_process_mcc(adapter);
  507. local_bh_enable();
  508. if (atomic_read(&mcc_obj->q.used) == 0)
  509. break;
  510. usleep_range(500, 1000);
  511. }
  512. if (i == mcc_timeout) {
  513. dev_err(&adapter->pdev->dev, "FW not responding\n");
  514. be_set_error(adapter, BE_ERROR_FW);
  515. return -EIO;
  516. }
  517. return status;
  518. }
  519. /* Notify MCC requests and wait for completion */
  520. static int be_mcc_notify_wait(struct be_adapter *adapter)
  521. {
  522. int status;
  523. struct be_mcc_wrb *wrb;
  524. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  525. u32 index = mcc_obj->q.head;
  526. struct be_cmd_resp_hdr *resp;
  527. index_dec(&index, mcc_obj->q.len);
  528. wrb = queue_index_node(&mcc_obj->q, index);
  529. resp = be_decode_resp_hdr(wrb->tag0, wrb->tag1);
  530. status = be_mcc_notify(adapter);
  531. if (status)
  532. goto out;
  533. status = be_mcc_wait_compl(adapter);
  534. if (status == -EIO)
  535. goto out;
  536. status = (resp->base_status |
  537. ((resp->addl_status & CQE_ADDL_STATUS_MASK) <<
  538. CQE_ADDL_STATUS_SHIFT));
  539. out:
  540. return status;
  541. }
  542. static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
  543. {
  544. int msecs = 0;
  545. u32 ready;
  546. do {
  547. if (be_check_error(adapter, BE_ERROR_ANY))
  548. return -EIO;
  549. ready = ioread32(db);
  550. if (ready == 0xffffffff)
  551. return -1;
  552. ready &= MPU_MAILBOX_DB_RDY_MASK;
  553. if (ready)
  554. break;
  555. if (msecs > 4000) {
  556. dev_err(&adapter->pdev->dev, "FW not responding\n");
  557. be_set_error(adapter, BE_ERROR_FW);
  558. be_detect_error(adapter);
  559. return -1;
  560. }
  561. msleep(1);
  562. msecs++;
  563. } while (true);
  564. return 0;
  565. }
  566. /*
  567. * Insert the mailbox address into the doorbell in two steps
  568. * Polls on the mbox doorbell till a command completion (or a timeout) occurs
  569. */
  570. static int be_mbox_notify_wait(struct be_adapter *adapter)
  571. {
  572. int status;
  573. u32 val = 0;
  574. void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
  575. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  576. struct be_mcc_mailbox *mbox = mbox_mem->va;
  577. struct be_mcc_compl *compl = &mbox->compl;
  578. /* wait for ready to be set */
  579. status = be_mbox_db_ready_wait(adapter, db);
  580. if (status != 0)
  581. return status;
  582. val |= MPU_MAILBOX_DB_HI_MASK;
  583. /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
  584. val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
  585. iowrite32(val, db);
  586. /* wait for ready to be set */
  587. status = be_mbox_db_ready_wait(adapter, db);
  588. if (status != 0)
  589. return status;
  590. val = 0;
  591. /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
  592. val |= (u32)(mbox_mem->dma >> 4) << 2;
  593. iowrite32(val, db);
  594. status = be_mbox_db_ready_wait(adapter, db);
  595. if (status != 0)
  596. return status;
  597. /* A cq entry has been made now */
  598. if (be_mcc_compl_is_new(compl)) {
  599. status = be_mcc_compl_process(adapter, &mbox->compl);
  600. be_mcc_compl_use(compl);
  601. if (status)
  602. return status;
  603. } else {
  604. dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
  605. return -1;
  606. }
  607. return 0;
  608. }
  609. u16 be_POST_stage_get(struct be_adapter *adapter)
  610. {
  611. u32 sem;
  612. if (BEx_chip(adapter))
  613. sem = ioread32(adapter->csr + SLIPORT_SEMAPHORE_OFFSET_BEx);
  614. else
  615. pci_read_config_dword(adapter->pdev,
  616. SLIPORT_SEMAPHORE_OFFSET_SH, &sem);
  617. return sem & POST_STAGE_MASK;
  618. }
  619. static int lancer_wait_ready(struct be_adapter *adapter)
  620. {
  621. #define SLIPORT_READY_TIMEOUT 30
  622. u32 sliport_status;
  623. int i;
  624. for (i = 0; i < SLIPORT_READY_TIMEOUT; i++) {
  625. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  626. if (sliport_status & SLIPORT_STATUS_RDY_MASK)
  627. return 0;
  628. if (sliport_status & SLIPORT_STATUS_ERR_MASK &&
  629. !(sliport_status & SLIPORT_STATUS_RN_MASK))
  630. return -EIO;
  631. msleep(1000);
  632. }
  633. return sliport_status ? : -1;
  634. }
  635. int be_fw_wait_ready(struct be_adapter *adapter)
  636. {
  637. u16 stage;
  638. int status, timeout = 0;
  639. struct device *dev = &adapter->pdev->dev;
  640. if (lancer_chip(adapter)) {
  641. status = lancer_wait_ready(adapter);
  642. if (status) {
  643. stage = status;
  644. goto err;
  645. }
  646. return 0;
  647. }
  648. do {
  649. /* There's no means to poll POST state on BE2/3 VFs */
  650. if (BEx_chip(adapter) && be_virtfn(adapter))
  651. return 0;
  652. stage = be_POST_stage_get(adapter);
  653. if (stage == POST_STAGE_ARMFW_RDY)
  654. return 0;
  655. dev_info(dev, "Waiting for POST, %ds elapsed\n", timeout);
  656. if (msleep_interruptible(2000)) {
  657. dev_err(dev, "Waiting for POST aborted\n");
  658. return -EINTR;
  659. }
  660. timeout += 2;
  661. } while (timeout < 60);
  662. err:
  663. dev_err(dev, "POST timeout; stage=%#x\n", stage);
  664. return -ETIMEDOUT;
  665. }
  666. static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
  667. {
  668. return &wrb->payload.sgl[0];
  669. }
  670. static inline void fill_wrb_tags(struct be_mcc_wrb *wrb, unsigned long addr)
  671. {
  672. wrb->tag0 = addr & 0xFFFFFFFF;
  673. wrb->tag1 = upper_32_bits(addr);
  674. }
  675. /* Don't touch the hdr after it's prepared */
  676. /* mem will be NULL for embedded commands */
  677. static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
  678. u8 subsystem, u8 opcode, int cmd_len,
  679. struct be_mcc_wrb *wrb,
  680. struct be_dma_mem *mem)
  681. {
  682. struct be_sge *sge;
  683. req_hdr->opcode = opcode;
  684. req_hdr->subsystem = subsystem;
  685. req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
  686. req_hdr->version = 0;
  687. fill_wrb_tags(wrb, (ulong) req_hdr);
  688. wrb->payload_length = cmd_len;
  689. if (mem) {
  690. wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
  691. MCC_WRB_SGE_CNT_SHIFT;
  692. sge = nonembedded_sgl(wrb);
  693. sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
  694. sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
  695. sge->len = cpu_to_le32(mem->size);
  696. } else
  697. wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
  698. be_dws_cpu_to_le(wrb, 8);
  699. }
  700. static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
  701. struct be_dma_mem *mem)
  702. {
  703. int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
  704. u64 dma = (u64)mem->dma;
  705. for (i = 0; i < buf_pages; i++) {
  706. pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
  707. pages[i].hi = cpu_to_le32(upper_32_bits(dma));
  708. dma += PAGE_SIZE_4K;
  709. }
  710. }
  711. static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
  712. {
  713. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  714. struct be_mcc_wrb *wrb
  715. = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
  716. memset(wrb, 0, sizeof(*wrb));
  717. return wrb;
  718. }
  719. static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
  720. {
  721. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  722. struct be_mcc_wrb *wrb;
  723. if (!mccq->created)
  724. return NULL;
  725. if (atomic_read(&mccq->used) >= mccq->len)
  726. return NULL;
  727. wrb = queue_head_node(mccq);
  728. queue_head_inc(mccq);
  729. atomic_inc(&mccq->used);
  730. memset(wrb, 0, sizeof(*wrb));
  731. return wrb;
  732. }
  733. static bool use_mcc(struct be_adapter *adapter)
  734. {
  735. return adapter->mcc_obj.q.created;
  736. }
  737. /* Must be used only in process context */
  738. static int be_cmd_lock(struct be_adapter *adapter)
  739. {
  740. if (use_mcc(adapter)) {
  741. mutex_lock(&adapter->mcc_lock);
  742. return 0;
  743. } else {
  744. return mutex_lock_interruptible(&adapter->mbox_lock);
  745. }
  746. }
  747. /* Must be used only in process context */
  748. static void be_cmd_unlock(struct be_adapter *adapter)
  749. {
  750. if (use_mcc(adapter))
  751. return mutex_unlock(&adapter->mcc_lock);
  752. else
  753. return mutex_unlock(&adapter->mbox_lock);
  754. }
  755. static struct be_mcc_wrb *be_cmd_copy(struct be_adapter *adapter,
  756. struct be_mcc_wrb *wrb)
  757. {
  758. struct be_mcc_wrb *dest_wrb;
  759. if (use_mcc(adapter)) {
  760. dest_wrb = wrb_from_mccq(adapter);
  761. if (!dest_wrb)
  762. return NULL;
  763. } else {
  764. dest_wrb = wrb_from_mbox(adapter);
  765. }
  766. memcpy(dest_wrb, wrb, sizeof(*wrb));
  767. if (wrb->embedded & cpu_to_le32(MCC_WRB_EMBEDDED_MASK))
  768. fill_wrb_tags(dest_wrb, (ulong) embedded_payload(wrb));
  769. return dest_wrb;
  770. }
  771. /* Must be used only in process context */
  772. static int be_cmd_notify_wait(struct be_adapter *adapter,
  773. struct be_mcc_wrb *wrb)
  774. {
  775. struct be_mcc_wrb *dest_wrb;
  776. int status;
  777. status = be_cmd_lock(adapter);
  778. if (status)
  779. return status;
  780. dest_wrb = be_cmd_copy(adapter, wrb);
  781. if (!dest_wrb) {
  782. status = -EBUSY;
  783. goto unlock;
  784. }
  785. if (use_mcc(adapter))
  786. status = be_mcc_notify_wait(adapter);
  787. else
  788. status = be_mbox_notify_wait(adapter);
  789. if (!status)
  790. memcpy(wrb, dest_wrb, sizeof(*wrb));
  791. unlock:
  792. be_cmd_unlock(adapter);
  793. return status;
  794. }
  795. /* Tell fw we're about to start firing cmds by writing a
  796. * special pattern across the wrb hdr; uses mbox
  797. */
  798. int be_cmd_fw_init(struct be_adapter *adapter)
  799. {
  800. u8 *wrb;
  801. int status;
  802. if (lancer_chip(adapter))
  803. return 0;
  804. if (mutex_lock_interruptible(&adapter->mbox_lock))
  805. return -1;
  806. wrb = (u8 *)wrb_from_mbox(adapter);
  807. *wrb++ = 0xFF;
  808. *wrb++ = 0x12;
  809. *wrb++ = 0x34;
  810. *wrb++ = 0xFF;
  811. *wrb++ = 0xFF;
  812. *wrb++ = 0x56;
  813. *wrb++ = 0x78;
  814. *wrb = 0xFF;
  815. status = be_mbox_notify_wait(adapter);
  816. mutex_unlock(&adapter->mbox_lock);
  817. return status;
  818. }
  819. /* Tell fw we're done with firing cmds by writing a
  820. * special pattern across the wrb hdr; uses mbox
  821. */
  822. int be_cmd_fw_clean(struct be_adapter *adapter)
  823. {
  824. u8 *wrb;
  825. int status;
  826. if (lancer_chip(adapter))
  827. return 0;
  828. if (mutex_lock_interruptible(&adapter->mbox_lock))
  829. return -1;
  830. wrb = (u8 *)wrb_from_mbox(adapter);
  831. *wrb++ = 0xFF;
  832. *wrb++ = 0xAA;
  833. *wrb++ = 0xBB;
  834. *wrb++ = 0xFF;
  835. *wrb++ = 0xFF;
  836. *wrb++ = 0xCC;
  837. *wrb++ = 0xDD;
  838. *wrb = 0xFF;
  839. status = be_mbox_notify_wait(adapter);
  840. mutex_unlock(&adapter->mbox_lock);
  841. return status;
  842. }
  843. int be_cmd_eq_create(struct be_adapter *adapter, struct be_eq_obj *eqo)
  844. {
  845. struct be_mcc_wrb *wrb;
  846. struct be_cmd_req_eq_create *req;
  847. struct be_dma_mem *q_mem = &eqo->q.dma_mem;
  848. int status, ver = 0;
  849. if (mutex_lock_interruptible(&adapter->mbox_lock))
  850. return -1;
  851. wrb = wrb_from_mbox(adapter);
  852. req = embedded_payload(wrb);
  853. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  854. OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb,
  855. NULL);
  856. /* Support for EQ_CREATEv2 available only SH-R onwards */
  857. if (!(BEx_chip(adapter) || lancer_chip(adapter)))
  858. ver = 2;
  859. req->hdr.version = ver;
  860. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  861. AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
  862. /* 4byte eqe*/
  863. AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
  864. AMAP_SET_BITS(struct amap_eq_context, count, req->context,
  865. __ilog2_u32(eqo->q.len / 256));
  866. be_dws_cpu_to_le(req->context, sizeof(req->context));
  867. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  868. status = be_mbox_notify_wait(adapter);
  869. if (!status) {
  870. struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
  871. eqo->q.id = le16_to_cpu(resp->eq_id);
  872. eqo->msix_idx =
  873. (ver == 2) ? le16_to_cpu(resp->msix_idx) : eqo->idx;
  874. eqo->q.created = true;
  875. }
  876. mutex_unlock(&adapter->mbox_lock);
  877. return status;
  878. }
  879. /* Use MCC */
  880. int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  881. bool permanent, u32 if_handle, u32 pmac_id)
  882. {
  883. struct be_mcc_wrb *wrb;
  884. struct be_cmd_req_mac_query *req;
  885. int status;
  886. mutex_lock(&adapter->mcc_lock);
  887. wrb = wrb_from_mccq(adapter);
  888. if (!wrb) {
  889. status = -EBUSY;
  890. goto err;
  891. }
  892. req = embedded_payload(wrb);
  893. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  894. OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb,
  895. NULL);
  896. req->type = MAC_ADDRESS_TYPE_NETWORK;
  897. if (permanent) {
  898. req->permanent = 1;
  899. } else {
  900. req->if_id = cpu_to_le16((u16)if_handle);
  901. req->pmac_id = cpu_to_le32(pmac_id);
  902. req->permanent = 0;
  903. }
  904. status = be_mcc_notify_wait(adapter);
  905. if (!status) {
  906. struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
  907. memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
  908. }
  909. err:
  910. mutex_unlock(&adapter->mcc_lock);
  911. return status;
  912. }
  913. /* Uses synchronous MCCQ */
  914. int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  915. u32 if_id, u32 *pmac_id, u32 domain)
  916. {
  917. struct be_mcc_wrb *wrb;
  918. struct be_cmd_req_pmac_add *req;
  919. int status;
  920. mutex_lock(&adapter->mcc_lock);
  921. wrb = wrb_from_mccq(adapter);
  922. if (!wrb) {
  923. status = -EBUSY;
  924. goto err;
  925. }
  926. req = embedded_payload(wrb);
  927. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  928. OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb,
  929. NULL);
  930. req->hdr.domain = domain;
  931. req->if_id = cpu_to_le32(if_id);
  932. memcpy(req->mac_address, mac_addr, ETH_ALEN);
  933. status = be_mcc_notify_wait(adapter);
  934. if (!status) {
  935. struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
  936. *pmac_id = le32_to_cpu(resp->pmac_id);
  937. }
  938. err:
  939. mutex_unlock(&adapter->mcc_lock);
  940. if (base_status(status) == MCC_STATUS_UNAUTHORIZED_REQUEST)
  941. status = -EPERM;
  942. return status;
  943. }
  944. /* Uses synchronous MCCQ */
  945. int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
  946. {
  947. struct be_mcc_wrb *wrb;
  948. struct be_cmd_req_pmac_del *req;
  949. int status;
  950. if (pmac_id == -1)
  951. return 0;
  952. mutex_lock(&adapter->mcc_lock);
  953. wrb = wrb_from_mccq(adapter);
  954. if (!wrb) {
  955. status = -EBUSY;
  956. goto err;
  957. }
  958. req = embedded_payload(wrb);
  959. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  960. OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req),
  961. wrb, NULL);
  962. req->hdr.domain = dom;
  963. req->if_id = cpu_to_le32(if_id);
  964. req->pmac_id = cpu_to_le32(pmac_id);
  965. status = be_mcc_notify_wait(adapter);
  966. err:
  967. mutex_unlock(&adapter->mcc_lock);
  968. return status;
  969. }
  970. /* Uses Mbox */
  971. int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
  972. struct be_queue_info *eq, bool no_delay, int coalesce_wm)
  973. {
  974. struct be_mcc_wrb *wrb;
  975. struct be_cmd_req_cq_create *req;
  976. struct be_dma_mem *q_mem = &cq->dma_mem;
  977. void *ctxt;
  978. int status;
  979. if (mutex_lock_interruptible(&adapter->mbox_lock))
  980. return -1;
  981. wrb = wrb_from_mbox(adapter);
  982. req = embedded_payload(wrb);
  983. ctxt = &req->context;
  984. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  985. OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb,
  986. NULL);
  987. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  988. if (BEx_chip(adapter)) {
  989. AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
  990. coalesce_wm);
  991. AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
  992. ctxt, no_delay);
  993. AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
  994. __ilog2_u32(cq->len / 256));
  995. AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
  996. AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
  997. AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
  998. } else {
  999. req->hdr.version = 2;
  1000. req->page_size = 1; /* 1 for 4K */
  1001. /* coalesce-wm field in this cmd is not relevant to Lancer.
  1002. * Lancer uses COMMON_MODIFY_CQ to set this field
  1003. */
  1004. if (!lancer_chip(adapter))
  1005. AMAP_SET_BITS(struct amap_cq_context_v2, coalescwm,
  1006. ctxt, coalesce_wm);
  1007. AMAP_SET_BITS(struct amap_cq_context_v2, nodelay, ctxt,
  1008. no_delay);
  1009. AMAP_SET_BITS(struct amap_cq_context_v2, count, ctxt,
  1010. __ilog2_u32(cq->len / 256));
  1011. AMAP_SET_BITS(struct amap_cq_context_v2, valid, ctxt, 1);
  1012. AMAP_SET_BITS(struct amap_cq_context_v2, eventable, ctxt, 1);
  1013. AMAP_SET_BITS(struct amap_cq_context_v2, eqid, ctxt, eq->id);
  1014. }
  1015. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  1016. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  1017. status = be_mbox_notify_wait(adapter);
  1018. if (!status) {
  1019. struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
  1020. cq->id = le16_to_cpu(resp->cq_id);
  1021. cq->created = true;
  1022. }
  1023. mutex_unlock(&adapter->mbox_lock);
  1024. return status;
  1025. }
  1026. static u32 be_encoded_q_len(int q_len)
  1027. {
  1028. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  1029. if (len_encoded == 16)
  1030. len_encoded = 0;
  1031. return len_encoded;
  1032. }
  1033. static int be_cmd_mccq_ext_create(struct be_adapter *adapter,
  1034. struct be_queue_info *mccq,
  1035. struct be_queue_info *cq)
  1036. {
  1037. struct be_mcc_wrb *wrb;
  1038. struct be_cmd_req_mcc_ext_create *req;
  1039. struct be_dma_mem *q_mem = &mccq->dma_mem;
  1040. void *ctxt;
  1041. int status;
  1042. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1043. return -1;
  1044. wrb = wrb_from_mbox(adapter);
  1045. req = embedded_payload(wrb);
  1046. ctxt = &req->context;
  1047. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1048. OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb,
  1049. NULL);
  1050. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  1051. if (BEx_chip(adapter)) {
  1052. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  1053. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  1054. be_encoded_q_len(mccq->len));
  1055. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  1056. } else {
  1057. req->hdr.version = 1;
  1058. req->cq_id = cpu_to_le16(cq->id);
  1059. AMAP_SET_BITS(struct amap_mcc_context_v1, ring_size, ctxt,
  1060. be_encoded_q_len(mccq->len));
  1061. AMAP_SET_BITS(struct amap_mcc_context_v1, valid, ctxt, 1);
  1062. AMAP_SET_BITS(struct amap_mcc_context_v1, async_cq_id,
  1063. ctxt, cq->id);
  1064. AMAP_SET_BITS(struct amap_mcc_context_v1, async_cq_valid,
  1065. ctxt, 1);
  1066. }
  1067. /* Subscribe to Link State, Sliport Event and Group 5 Events
  1068. * (bits 1, 5 and 17 set)
  1069. */
  1070. req->async_event_bitmap[0] =
  1071. cpu_to_le32(BIT(ASYNC_EVENT_CODE_LINK_STATE) |
  1072. BIT(ASYNC_EVENT_CODE_GRP_5) |
  1073. BIT(ASYNC_EVENT_CODE_QNQ) |
  1074. BIT(ASYNC_EVENT_CODE_SLIPORT));
  1075. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  1076. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  1077. status = be_mbox_notify_wait(adapter);
  1078. if (!status) {
  1079. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  1080. mccq->id = le16_to_cpu(resp->id);
  1081. mccq->created = true;
  1082. }
  1083. mutex_unlock(&adapter->mbox_lock);
  1084. return status;
  1085. }
  1086. static int be_cmd_mccq_org_create(struct be_adapter *adapter,
  1087. struct be_queue_info *mccq,
  1088. struct be_queue_info *cq)
  1089. {
  1090. struct be_mcc_wrb *wrb;
  1091. struct be_cmd_req_mcc_create *req;
  1092. struct be_dma_mem *q_mem = &mccq->dma_mem;
  1093. void *ctxt;
  1094. int status;
  1095. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1096. return -1;
  1097. wrb = wrb_from_mbox(adapter);
  1098. req = embedded_payload(wrb);
  1099. ctxt = &req->context;
  1100. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1101. OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb,
  1102. NULL);
  1103. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  1104. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  1105. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  1106. be_encoded_q_len(mccq->len));
  1107. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  1108. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  1109. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  1110. status = be_mbox_notify_wait(adapter);
  1111. if (!status) {
  1112. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  1113. mccq->id = le16_to_cpu(resp->id);
  1114. mccq->created = true;
  1115. }
  1116. mutex_unlock(&adapter->mbox_lock);
  1117. return status;
  1118. }
  1119. int be_cmd_mccq_create(struct be_adapter *adapter,
  1120. struct be_queue_info *mccq, struct be_queue_info *cq)
  1121. {
  1122. int status;
  1123. status = be_cmd_mccq_ext_create(adapter, mccq, cq);
  1124. if (status && BEx_chip(adapter)) {
  1125. dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
  1126. "or newer to avoid conflicting priorities between NIC "
  1127. "and FCoE traffic");
  1128. status = be_cmd_mccq_org_create(adapter, mccq, cq);
  1129. }
  1130. return status;
  1131. }
  1132. int be_cmd_txq_create(struct be_adapter *adapter, struct be_tx_obj *txo)
  1133. {
  1134. struct be_mcc_wrb wrb = {0};
  1135. struct be_cmd_req_eth_tx_create *req;
  1136. struct be_queue_info *txq = &txo->q;
  1137. struct be_queue_info *cq = &txo->cq;
  1138. struct be_dma_mem *q_mem = &txq->dma_mem;
  1139. int status, ver = 0;
  1140. req = embedded_payload(&wrb);
  1141. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1142. OPCODE_ETH_TX_CREATE, sizeof(*req), &wrb, NULL);
  1143. if (lancer_chip(adapter)) {
  1144. req->hdr.version = 1;
  1145. } else if (BEx_chip(adapter)) {
  1146. if (adapter->function_caps & BE_FUNCTION_CAPS_SUPER_NIC)
  1147. req->hdr.version = 2;
  1148. } else { /* For SH */
  1149. req->hdr.version = 2;
  1150. }
  1151. if (req->hdr.version > 0)
  1152. req->if_id = cpu_to_le16(adapter->if_handle);
  1153. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  1154. req->ulp_num = BE_ULP1_NUM;
  1155. req->type = BE_ETH_TX_RING_TYPE_STANDARD;
  1156. req->cq_id = cpu_to_le16(cq->id);
  1157. req->queue_size = be_encoded_q_len(txq->len);
  1158. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  1159. ver = req->hdr.version;
  1160. status = be_cmd_notify_wait(adapter, &wrb);
  1161. if (!status) {
  1162. struct be_cmd_resp_eth_tx_create *resp = embedded_payload(&wrb);
  1163. txq->id = le16_to_cpu(resp->cid);
  1164. if (ver == 2)
  1165. txo->db_offset = le32_to_cpu(resp->db_offset);
  1166. else
  1167. txo->db_offset = DB_TXULP1_OFFSET;
  1168. txq->created = true;
  1169. }
  1170. return status;
  1171. }
  1172. /* Uses MCC */
  1173. int be_cmd_rxq_create(struct be_adapter *adapter,
  1174. struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
  1175. u32 if_id, u32 rss, u8 *rss_id)
  1176. {
  1177. struct be_mcc_wrb *wrb;
  1178. struct be_cmd_req_eth_rx_create *req;
  1179. struct be_dma_mem *q_mem = &rxq->dma_mem;
  1180. int status;
  1181. mutex_lock(&adapter->mcc_lock);
  1182. wrb = wrb_from_mccq(adapter);
  1183. if (!wrb) {
  1184. status = -EBUSY;
  1185. goto err;
  1186. }
  1187. req = embedded_payload(wrb);
  1188. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1189. OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
  1190. req->cq_id = cpu_to_le16(cq_id);
  1191. req->frag_size = fls(frag_size) - 1;
  1192. req->num_pages = 2;
  1193. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  1194. req->interface_id = cpu_to_le32(if_id);
  1195. req->max_frame_size = cpu_to_le16(BE_MAX_JUMBO_FRAME_SIZE);
  1196. req->rss_queue = cpu_to_le32(rss);
  1197. status = be_mcc_notify_wait(adapter);
  1198. if (!status) {
  1199. struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
  1200. rxq->id = le16_to_cpu(resp->id);
  1201. rxq->created = true;
  1202. *rss_id = resp->rss_id;
  1203. }
  1204. err:
  1205. mutex_unlock(&adapter->mcc_lock);
  1206. return status;
  1207. }
  1208. /* Generic destroyer function for all types of queues
  1209. * Uses Mbox
  1210. */
  1211. int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  1212. int queue_type)
  1213. {
  1214. struct be_mcc_wrb *wrb;
  1215. struct be_cmd_req_q_destroy *req;
  1216. u8 subsys = 0, opcode = 0;
  1217. int status;
  1218. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1219. return -1;
  1220. wrb = wrb_from_mbox(adapter);
  1221. req = embedded_payload(wrb);
  1222. switch (queue_type) {
  1223. case QTYPE_EQ:
  1224. subsys = CMD_SUBSYSTEM_COMMON;
  1225. opcode = OPCODE_COMMON_EQ_DESTROY;
  1226. break;
  1227. case QTYPE_CQ:
  1228. subsys = CMD_SUBSYSTEM_COMMON;
  1229. opcode = OPCODE_COMMON_CQ_DESTROY;
  1230. break;
  1231. case QTYPE_TXQ:
  1232. subsys = CMD_SUBSYSTEM_ETH;
  1233. opcode = OPCODE_ETH_TX_DESTROY;
  1234. break;
  1235. case QTYPE_RXQ:
  1236. subsys = CMD_SUBSYSTEM_ETH;
  1237. opcode = OPCODE_ETH_RX_DESTROY;
  1238. break;
  1239. case QTYPE_MCCQ:
  1240. subsys = CMD_SUBSYSTEM_COMMON;
  1241. opcode = OPCODE_COMMON_MCC_DESTROY;
  1242. break;
  1243. default:
  1244. BUG();
  1245. }
  1246. be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
  1247. NULL);
  1248. req->id = cpu_to_le16(q->id);
  1249. status = be_mbox_notify_wait(adapter);
  1250. q->created = false;
  1251. mutex_unlock(&adapter->mbox_lock);
  1252. return status;
  1253. }
  1254. /* Uses MCC */
  1255. int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
  1256. {
  1257. struct be_mcc_wrb *wrb;
  1258. struct be_cmd_req_q_destroy *req;
  1259. int status;
  1260. mutex_lock(&adapter->mcc_lock);
  1261. wrb = wrb_from_mccq(adapter);
  1262. if (!wrb) {
  1263. status = -EBUSY;
  1264. goto err;
  1265. }
  1266. req = embedded_payload(wrb);
  1267. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1268. OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
  1269. req->id = cpu_to_le16(q->id);
  1270. status = be_mcc_notify_wait(adapter);
  1271. q->created = false;
  1272. err:
  1273. mutex_unlock(&adapter->mcc_lock);
  1274. return status;
  1275. }
  1276. /* Create an rx filtering policy configuration on an i/f
  1277. * Will use MBOX only if MCCQ has not been created.
  1278. */
  1279. int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
  1280. u32 *if_handle, u32 domain)
  1281. {
  1282. struct be_mcc_wrb wrb = {0};
  1283. struct be_cmd_req_if_create *req;
  1284. int status;
  1285. req = embedded_payload(&wrb);
  1286. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1287. OPCODE_COMMON_NTWK_INTERFACE_CREATE,
  1288. sizeof(*req), &wrb, NULL);
  1289. req->hdr.domain = domain;
  1290. req->capability_flags = cpu_to_le32(cap_flags);
  1291. req->enable_flags = cpu_to_le32(en_flags);
  1292. req->pmac_invalid = true;
  1293. status = be_cmd_notify_wait(adapter, &wrb);
  1294. if (!status) {
  1295. struct be_cmd_resp_if_create *resp = embedded_payload(&wrb);
  1296. *if_handle = le32_to_cpu(resp->interface_id);
  1297. /* Hack to retrieve VF's pmac-id on BE3 */
  1298. if (BE3_chip(adapter) && be_virtfn(adapter))
  1299. adapter->pmac_id[0] = le32_to_cpu(resp->pmac_id);
  1300. }
  1301. return status;
  1302. }
  1303. /* Uses MCCQ if available else MBOX */
  1304. int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
  1305. {
  1306. struct be_mcc_wrb wrb = {0};
  1307. struct be_cmd_req_if_destroy *req;
  1308. int status;
  1309. if (interface_id == -1)
  1310. return 0;
  1311. req = embedded_payload(&wrb);
  1312. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1313. OPCODE_COMMON_NTWK_INTERFACE_DESTROY,
  1314. sizeof(*req), &wrb, NULL);
  1315. req->hdr.domain = domain;
  1316. req->interface_id = cpu_to_le32(interface_id);
  1317. status = be_cmd_notify_wait(adapter, &wrb);
  1318. return status;
  1319. }
  1320. /* Get stats is a non embedded command: the request is not embedded inside
  1321. * WRB but is a separate dma memory block
  1322. * Uses asynchronous MCC
  1323. */
  1324. int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
  1325. {
  1326. struct be_mcc_wrb *wrb;
  1327. struct be_cmd_req_hdr *hdr;
  1328. int status = 0;
  1329. mutex_lock(&adapter->mcc_lock);
  1330. wrb = wrb_from_mccq(adapter);
  1331. if (!wrb) {
  1332. status = -EBUSY;
  1333. goto err;
  1334. }
  1335. hdr = nonemb_cmd->va;
  1336. be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
  1337. OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb,
  1338. nonemb_cmd);
  1339. /* version 1 of the cmd is not supported only by BE2 */
  1340. if (BE2_chip(adapter))
  1341. hdr->version = 0;
  1342. if (BE3_chip(adapter) || lancer_chip(adapter))
  1343. hdr->version = 1;
  1344. else
  1345. hdr->version = 2;
  1346. status = be_mcc_notify(adapter);
  1347. if (status)
  1348. goto err;
  1349. adapter->stats_cmd_sent = true;
  1350. err:
  1351. mutex_unlock(&adapter->mcc_lock);
  1352. return status;
  1353. }
  1354. /* Lancer Stats */
  1355. int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
  1356. struct be_dma_mem *nonemb_cmd)
  1357. {
  1358. struct be_mcc_wrb *wrb;
  1359. struct lancer_cmd_req_pport_stats *req;
  1360. int status = 0;
  1361. if (!be_cmd_allowed(adapter, OPCODE_ETH_GET_PPORT_STATS,
  1362. CMD_SUBSYSTEM_ETH))
  1363. return -EPERM;
  1364. mutex_lock(&adapter->mcc_lock);
  1365. wrb = wrb_from_mccq(adapter);
  1366. if (!wrb) {
  1367. status = -EBUSY;
  1368. goto err;
  1369. }
  1370. req = nonemb_cmd->va;
  1371. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1372. OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size,
  1373. wrb, nonemb_cmd);
  1374. req->cmd_params.params.pport_num = cpu_to_le16(adapter->hba_port_num);
  1375. req->cmd_params.params.reset_stats = 0;
  1376. status = be_mcc_notify(adapter);
  1377. if (status)
  1378. goto err;
  1379. adapter->stats_cmd_sent = true;
  1380. err:
  1381. mutex_unlock(&adapter->mcc_lock);
  1382. return status;
  1383. }
  1384. static int be_mac_to_link_speed(int mac_speed)
  1385. {
  1386. switch (mac_speed) {
  1387. case PHY_LINK_SPEED_ZERO:
  1388. return 0;
  1389. case PHY_LINK_SPEED_10MBPS:
  1390. return 10;
  1391. case PHY_LINK_SPEED_100MBPS:
  1392. return 100;
  1393. case PHY_LINK_SPEED_1GBPS:
  1394. return 1000;
  1395. case PHY_LINK_SPEED_10GBPS:
  1396. return 10000;
  1397. case PHY_LINK_SPEED_20GBPS:
  1398. return 20000;
  1399. case PHY_LINK_SPEED_25GBPS:
  1400. return 25000;
  1401. case PHY_LINK_SPEED_40GBPS:
  1402. return 40000;
  1403. }
  1404. return 0;
  1405. }
  1406. /* Uses synchronous mcc
  1407. * Returns link_speed in Mbps
  1408. */
  1409. int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
  1410. u8 *link_status, u32 dom)
  1411. {
  1412. struct be_mcc_wrb *wrb;
  1413. struct be_cmd_req_link_status *req;
  1414. int status;
  1415. mutex_lock(&adapter->mcc_lock);
  1416. if (link_status)
  1417. *link_status = LINK_DOWN;
  1418. wrb = wrb_from_mccq(adapter);
  1419. if (!wrb) {
  1420. status = -EBUSY;
  1421. goto err;
  1422. }
  1423. req = embedded_payload(wrb);
  1424. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1425. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY,
  1426. sizeof(*req), wrb, NULL);
  1427. /* version 1 of the cmd is not supported only by BE2 */
  1428. if (!BE2_chip(adapter))
  1429. req->hdr.version = 1;
  1430. req->hdr.domain = dom;
  1431. status = be_mcc_notify_wait(adapter);
  1432. if (!status) {
  1433. struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
  1434. if (link_speed) {
  1435. *link_speed = resp->link_speed ?
  1436. le16_to_cpu(resp->link_speed) * 10 :
  1437. be_mac_to_link_speed(resp->mac_speed);
  1438. if (!resp->logical_link_status)
  1439. *link_speed = 0;
  1440. }
  1441. if (link_status)
  1442. *link_status = resp->logical_link_status;
  1443. }
  1444. err:
  1445. mutex_unlock(&adapter->mcc_lock);
  1446. return status;
  1447. }
  1448. /* Uses synchronous mcc */
  1449. int be_cmd_get_die_temperature(struct be_adapter *adapter)
  1450. {
  1451. struct be_mcc_wrb *wrb;
  1452. struct be_cmd_req_get_cntl_addnl_attribs *req;
  1453. int status = 0;
  1454. mutex_lock(&adapter->mcc_lock);
  1455. wrb = wrb_from_mccq(adapter);
  1456. if (!wrb) {
  1457. status = -EBUSY;
  1458. goto err;
  1459. }
  1460. req = embedded_payload(wrb);
  1461. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1462. OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES,
  1463. sizeof(*req), wrb, NULL);
  1464. status = be_mcc_notify(adapter);
  1465. err:
  1466. mutex_unlock(&adapter->mcc_lock);
  1467. return status;
  1468. }
  1469. /* Uses synchronous mcc */
  1470. int be_cmd_get_fat_dump_len(struct be_adapter *adapter, u32 *dump_size)
  1471. {
  1472. struct be_mcc_wrb wrb = {0};
  1473. struct be_cmd_req_get_fat *req;
  1474. int status;
  1475. req = embedded_payload(&wrb);
  1476. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1477. OPCODE_COMMON_MANAGE_FAT, sizeof(*req),
  1478. &wrb, NULL);
  1479. req->fat_operation = cpu_to_le32(QUERY_FAT);
  1480. status = be_cmd_notify_wait(adapter, &wrb);
  1481. if (!status) {
  1482. struct be_cmd_resp_get_fat *resp = embedded_payload(&wrb);
  1483. if (dump_size && resp->log_size)
  1484. *dump_size = le32_to_cpu(resp->log_size) -
  1485. sizeof(u32);
  1486. }
  1487. return status;
  1488. }
  1489. int be_cmd_get_fat_dump(struct be_adapter *adapter, u32 buf_len, void *buf)
  1490. {
  1491. struct be_dma_mem get_fat_cmd;
  1492. struct be_mcc_wrb *wrb;
  1493. struct be_cmd_req_get_fat *req;
  1494. u32 offset = 0, total_size, buf_size,
  1495. log_offset = sizeof(u32), payload_len;
  1496. int status;
  1497. if (buf_len == 0)
  1498. return 0;
  1499. total_size = buf_len;
  1500. get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
  1501. get_fat_cmd.va = dma_zalloc_coherent(&adapter->pdev->dev,
  1502. get_fat_cmd.size,
  1503. &get_fat_cmd.dma, GFP_ATOMIC);
  1504. if (!get_fat_cmd.va)
  1505. return -ENOMEM;
  1506. mutex_lock(&adapter->mcc_lock);
  1507. while (total_size) {
  1508. buf_size = min(total_size, (u32)60*1024);
  1509. total_size -= buf_size;
  1510. wrb = wrb_from_mccq(adapter);
  1511. if (!wrb) {
  1512. status = -EBUSY;
  1513. goto err;
  1514. }
  1515. req = get_fat_cmd.va;
  1516. payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
  1517. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1518. OPCODE_COMMON_MANAGE_FAT, payload_len,
  1519. wrb, &get_fat_cmd);
  1520. req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
  1521. req->read_log_offset = cpu_to_le32(log_offset);
  1522. req->read_log_length = cpu_to_le32(buf_size);
  1523. req->data_buffer_size = cpu_to_le32(buf_size);
  1524. status = be_mcc_notify_wait(adapter);
  1525. if (!status) {
  1526. struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
  1527. memcpy(buf + offset,
  1528. resp->data_buffer,
  1529. le32_to_cpu(resp->read_log_length));
  1530. } else {
  1531. dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
  1532. goto err;
  1533. }
  1534. offset += buf_size;
  1535. log_offset += buf_size;
  1536. }
  1537. err:
  1538. dma_free_coherent(&adapter->pdev->dev, get_fat_cmd.size,
  1539. get_fat_cmd.va, get_fat_cmd.dma);
  1540. mutex_unlock(&adapter->mcc_lock);
  1541. return status;
  1542. }
  1543. /* Uses synchronous mcc */
  1544. int be_cmd_get_fw_ver(struct be_adapter *adapter)
  1545. {
  1546. struct be_mcc_wrb *wrb;
  1547. struct be_cmd_req_get_fw_version *req;
  1548. int status;
  1549. mutex_lock(&adapter->mcc_lock);
  1550. wrb = wrb_from_mccq(adapter);
  1551. if (!wrb) {
  1552. status = -EBUSY;
  1553. goto err;
  1554. }
  1555. req = embedded_payload(wrb);
  1556. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1557. OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb,
  1558. NULL);
  1559. status = be_mcc_notify_wait(adapter);
  1560. if (!status) {
  1561. struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
  1562. strlcpy(adapter->fw_ver, resp->firmware_version_string,
  1563. sizeof(adapter->fw_ver));
  1564. strlcpy(adapter->fw_on_flash, resp->fw_on_flash_version_string,
  1565. sizeof(adapter->fw_on_flash));
  1566. }
  1567. err:
  1568. mutex_unlock(&adapter->mcc_lock);
  1569. return status;
  1570. }
  1571. /* set the EQ delay interval of an EQ to specified value
  1572. * Uses async mcc
  1573. */
  1574. static int __be_cmd_modify_eqd(struct be_adapter *adapter,
  1575. struct be_set_eqd *set_eqd, int num)
  1576. {
  1577. struct be_mcc_wrb *wrb;
  1578. struct be_cmd_req_modify_eq_delay *req;
  1579. int status = 0, i;
  1580. mutex_lock(&adapter->mcc_lock);
  1581. wrb = wrb_from_mccq(adapter);
  1582. if (!wrb) {
  1583. status = -EBUSY;
  1584. goto err;
  1585. }
  1586. req = embedded_payload(wrb);
  1587. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1588. OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb,
  1589. NULL);
  1590. req->num_eq = cpu_to_le32(num);
  1591. for (i = 0; i < num; i++) {
  1592. req->set_eqd[i].eq_id = cpu_to_le32(set_eqd[i].eq_id);
  1593. req->set_eqd[i].phase = 0;
  1594. req->set_eqd[i].delay_multiplier =
  1595. cpu_to_le32(set_eqd[i].delay_multiplier);
  1596. }
  1597. status = be_mcc_notify(adapter);
  1598. err:
  1599. mutex_unlock(&adapter->mcc_lock);
  1600. return status;
  1601. }
  1602. int be_cmd_modify_eqd(struct be_adapter *adapter, struct be_set_eqd *set_eqd,
  1603. int num)
  1604. {
  1605. int num_eqs, i = 0;
  1606. while (num) {
  1607. num_eqs = min(num, 8);
  1608. __be_cmd_modify_eqd(adapter, &set_eqd[i], num_eqs);
  1609. i += num_eqs;
  1610. num -= num_eqs;
  1611. }
  1612. return 0;
  1613. }
  1614. /* Uses sycnhronous mcc */
  1615. int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
  1616. u32 num, u32 domain)
  1617. {
  1618. struct be_mcc_wrb *wrb;
  1619. struct be_cmd_req_vlan_config *req;
  1620. int status;
  1621. mutex_lock(&adapter->mcc_lock);
  1622. wrb = wrb_from_mccq(adapter);
  1623. if (!wrb) {
  1624. status = -EBUSY;
  1625. goto err;
  1626. }
  1627. req = embedded_payload(wrb);
  1628. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1629. OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req),
  1630. wrb, NULL);
  1631. req->hdr.domain = domain;
  1632. req->interface_id = if_id;
  1633. req->untagged = BE_IF_FLAGS_UNTAGGED & be_if_cap_flags(adapter) ? 1 : 0;
  1634. req->num_vlan = num;
  1635. memcpy(req->normal_vlan, vtag_array,
  1636. req->num_vlan * sizeof(vtag_array[0]));
  1637. status = be_mcc_notify_wait(adapter);
  1638. err:
  1639. mutex_unlock(&adapter->mcc_lock);
  1640. return status;
  1641. }
  1642. static int __be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
  1643. {
  1644. struct be_mcc_wrb *wrb;
  1645. struct be_dma_mem *mem = &adapter->rx_filter;
  1646. struct be_cmd_req_rx_filter *req = mem->va;
  1647. int status;
  1648. mutex_lock(&adapter->mcc_lock);
  1649. wrb = wrb_from_mccq(adapter);
  1650. if (!wrb) {
  1651. status = -EBUSY;
  1652. goto err;
  1653. }
  1654. memset(req, 0, sizeof(*req));
  1655. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1656. OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
  1657. wrb, mem);
  1658. req->if_id = cpu_to_le32(adapter->if_handle);
  1659. req->if_flags_mask = cpu_to_le32(flags);
  1660. req->if_flags = (value == ON) ? req->if_flags_mask : 0;
  1661. if (flags & BE_IF_FLAGS_MULTICAST) {
  1662. int i;
  1663. /* Reset mcast promisc mode if already set by setting mask
  1664. * and not setting flags field
  1665. */
  1666. req->if_flags_mask |=
  1667. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS &
  1668. be_if_cap_flags(adapter));
  1669. req->mcast_num = cpu_to_le32(adapter->mc_count);
  1670. for (i = 0; i < adapter->mc_count; i++)
  1671. ether_addr_copy(req->mcast_mac[i].byte,
  1672. adapter->mc_list[i].mac);
  1673. }
  1674. status = be_mcc_notify_wait(adapter);
  1675. err:
  1676. mutex_unlock(&adapter->mcc_lock);
  1677. return status;
  1678. }
  1679. int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
  1680. {
  1681. struct device *dev = &adapter->pdev->dev;
  1682. if ((flags & be_if_cap_flags(adapter)) != flags) {
  1683. dev_warn(dev, "Cannot set rx filter flags 0x%x\n", flags);
  1684. dev_warn(dev, "Interface is capable of 0x%x flags only\n",
  1685. be_if_cap_flags(adapter));
  1686. }
  1687. flags &= be_if_cap_flags(adapter);
  1688. if (!flags)
  1689. return -ENOTSUPP;
  1690. return __be_cmd_rx_filter(adapter, flags, value);
  1691. }
  1692. /* Uses synchrounous mcc */
  1693. int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
  1694. {
  1695. struct be_mcc_wrb *wrb;
  1696. struct be_cmd_req_set_flow_control *req;
  1697. int status;
  1698. if (!be_cmd_allowed(adapter, OPCODE_COMMON_SET_FLOW_CONTROL,
  1699. CMD_SUBSYSTEM_COMMON))
  1700. return -EPERM;
  1701. mutex_lock(&adapter->mcc_lock);
  1702. wrb = wrb_from_mccq(adapter);
  1703. if (!wrb) {
  1704. status = -EBUSY;
  1705. goto err;
  1706. }
  1707. req = embedded_payload(wrb);
  1708. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1709. OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req),
  1710. wrb, NULL);
  1711. req->hdr.version = 1;
  1712. req->tx_flow_control = cpu_to_le16((u16)tx_fc);
  1713. req->rx_flow_control = cpu_to_le16((u16)rx_fc);
  1714. status = be_mcc_notify_wait(adapter);
  1715. err:
  1716. mutex_unlock(&adapter->mcc_lock);
  1717. if (base_status(status) == MCC_STATUS_FEATURE_NOT_SUPPORTED)
  1718. return -EOPNOTSUPP;
  1719. return status;
  1720. }
  1721. /* Uses sycn mcc */
  1722. int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
  1723. {
  1724. struct be_mcc_wrb *wrb;
  1725. struct be_cmd_req_get_flow_control *req;
  1726. int status;
  1727. if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_FLOW_CONTROL,
  1728. CMD_SUBSYSTEM_COMMON))
  1729. return -EPERM;
  1730. mutex_lock(&adapter->mcc_lock);
  1731. wrb = wrb_from_mccq(adapter);
  1732. if (!wrb) {
  1733. status = -EBUSY;
  1734. goto err;
  1735. }
  1736. req = embedded_payload(wrb);
  1737. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1738. OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req),
  1739. wrb, NULL);
  1740. status = be_mcc_notify_wait(adapter);
  1741. if (!status) {
  1742. struct be_cmd_resp_get_flow_control *resp =
  1743. embedded_payload(wrb);
  1744. *tx_fc = le16_to_cpu(resp->tx_flow_control);
  1745. *rx_fc = le16_to_cpu(resp->rx_flow_control);
  1746. }
  1747. err:
  1748. mutex_unlock(&adapter->mcc_lock);
  1749. return status;
  1750. }
  1751. /* Uses mbox */
  1752. int be_cmd_query_fw_cfg(struct be_adapter *adapter)
  1753. {
  1754. struct be_mcc_wrb *wrb;
  1755. struct be_cmd_req_query_fw_cfg *req;
  1756. int status;
  1757. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1758. return -1;
  1759. wrb = wrb_from_mbox(adapter);
  1760. req = embedded_payload(wrb);
  1761. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1762. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG,
  1763. sizeof(*req), wrb, NULL);
  1764. status = be_mbox_notify_wait(adapter);
  1765. if (!status) {
  1766. struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
  1767. adapter->port_num = le32_to_cpu(resp->phys_port);
  1768. adapter->function_mode = le32_to_cpu(resp->function_mode);
  1769. adapter->function_caps = le32_to_cpu(resp->function_caps);
  1770. adapter->asic_rev = le32_to_cpu(resp->asic_revision) & 0xFF;
  1771. dev_info(&adapter->pdev->dev,
  1772. "FW config: function_mode=0x%x, function_caps=0x%x\n",
  1773. adapter->function_mode, adapter->function_caps);
  1774. }
  1775. mutex_unlock(&adapter->mbox_lock);
  1776. return status;
  1777. }
  1778. /* Uses mbox */
  1779. int be_cmd_reset_function(struct be_adapter *adapter)
  1780. {
  1781. struct be_mcc_wrb *wrb;
  1782. struct be_cmd_req_hdr *req;
  1783. int status;
  1784. if (lancer_chip(adapter)) {
  1785. iowrite32(SLI_PORT_CONTROL_IP_MASK,
  1786. adapter->db + SLIPORT_CONTROL_OFFSET);
  1787. status = lancer_wait_ready(adapter);
  1788. if (status)
  1789. dev_err(&adapter->pdev->dev,
  1790. "Adapter in non recoverable error\n");
  1791. return status;
  1792. }
  1793. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1794. return -1;
  1795. wrb = wrb_from_mbox(adapter);
  1796. req = embedded_payload(wrb);
  1797. be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
  1798. OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb,
  1799. NULL);
  1800. status = be_mbox_notify_wait(adapter);
  1801. mutex_unlock(&adapter->mbox_lock);
  1802. return status;
  1803. }
  1804. int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable,
  1805. u32 rss_hash_opts, u16 table_size, const u8 *rss_hkey)
  1806. {
  1807. struct be_mcc_wrb *wrb;
  1808. struct be_cmd_req_rss_config *req;
  1809. int status;
  1810. if (!(be_if_cap_flags(adapter) & BE_IF_FLAGS_RSS))
  1811. return 0;
  1812. mutex_lock(&adapter->mcc_lock);
  1813. wrb = wrb_from_mccq(adapter);
  1814. if (!wrb) {
  1815. status = -EBUSY;
  1816. goto err;
  1817. }
  1818. req = embedded_payload(wrb);
  1819. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1820. OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
  1821. req->if_id = cpu_to_le32(adapter->if_handle);
  1822. req->enable_rss = cpu_to_le16(rss_hash_opts);
  1823. req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
  1824. if (!BEx_chip(adapter))
  1825. req->hdr.version = 1;
  1826. memcpy(req->cpu_table, rsstable, table_size);
  1827. memcpy(req->hash, rss_hkey, RSS_HASH_KEY_LEN);
  1828. be_dws_cpu_to_le(req->hash, sizeof(req->hash));
  1829. status = be_mcc_notify_wait(adapter);
  1830. err:
  1831. mutex_unlock(&adapter->mcc_lock);
  1832. return status;
  1833. }
  1834. /* Uses sync mcc */
  1835. int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
  1836. u8 bcn, u8 sts, u8 state)
  1837. {
  1838. struct be_mcc_wrb *wrb;
  1839. struct be_cmd_req_enable_disable_beacon *req;
  1840. int status;
  1841. mutex_lock(&adapter->mcc_lock);
  1842. wrb = wrb_from_mccq(adapter);
  1843. if (!wrb) {
  1844. status = -EBUSY;
  1845. goto err;
  1846. }
  1847. req = embedded_payload(wrb);
  1848. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1849. OPCODE_COMMON_ENABLE_DISABLE_BEACON,
  1850. sizeof(*req), wrb, NULL);
  1851. req->port_num = port_num;
  1852. req->beacon_state = state;
  1853. req->beacon_duration = bcn;
  1854. req->status_duration = sts;
  1855. status = be_mcc_notify_wait(adapter);
  1856. err:
  1857. mutex_unlock(&adapter->mcc_lock);
  1858. return status;
  1859. }
  1860. /* Uses sync mcc */
  1861. int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
  1862. {
  1863. struct be_mcc_wrb *wrb;
  1864. struct be_cmd_req_get_beacon_state *req;
  1865. int status;
  1866. mutex_lock(&adapter->mcc_lock);
  1867. wrb = wrb_from_mccq(adapter);
  1868. if (!wrb) {
  1869. status = -EBUSY;
  1870. goto err;
  1871. }
  1872. req = embedded_payload(wrb);
  1873. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1874. OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req),
  1875. wrb, NULL);
  1876. req->port_num = port_num;
  1877. status = be_mcc_notify_wait(adapter);
  1878. if (!status) {
  1879. struct be_cmd_resp_get_beacon_state *resp =
  1880. embedded_payload(wrb);
  1881. *state = resp->beacon_state;
  1882. }
  1883. err:
  1884. mutex_unlock(&adapter->mcc_lock);
  1885. return status;
  1886. }
  1887. /* Uses sync mcc */
  1888. int be_cmd_read_port_transceiver_data(struct be_adapter *adapter,
  1889. u8 page_num, u8 *data)
  1890. {
  1891. struct be_dma_mem cmd;
  1892. struct be_mcc_wrb *wrb;
  1893. struct be_cmd_req_port_type *req;
  1894. int status;
  1895. if (page_num > TR_PAGE_A2)
  1896. return -EINVAL;
  1897. cmd.size = sizeof(struct be_cmd_resp_port_type);
  1898. cmd.va = dma_zalloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
  1899. GFP_ATOMIC);
  1900. if (!cmd.va) {
  1901. dev_err(&adapter->pdev->dev, "Memory allocation failed\n");
  1902. return -ENOMEM;
  1903. }
  1904. mutex_lock(&adapter->mcc_lock);
  1905. wrb = wrb_from_mccq(adapter);
  1906. if (!wrb) {
  1907. status = -EBUSY;
  1908. goto err;
  1909. }
  1910. req = cmd.va;
  1911. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1912. OPCODE_COMMON_READ_TRANSRECV_DATA,
  1913. cmd.size, wrb, &cmd);
  1914. req->port = cpu_to_le32(adapter->hba_port_num);
  1915. req->page_num = cpu_to_le32(page_num);
  1916. status = be_mcc_notify_wait(adapter);
  1917. if (!status) {
  1918. struct be_cmd_resp_port_type *resp = cmd.va;
  1919. memcpy(data, resp->page_data, PAGE_DATA_LEN);
  1920. }
  1921. err:
  1922. mutex_unlock(&adapter->mcc_lock);
  1923. dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va, cmd.dma);
  1924. return status;
  1925. }
  1926. static int lancer_cmd_write_object(struct be_adapter *adapter,
  1927. struct be_dma_mem *cmd, u32 data_size,
  1928. u32 data_offset, const char *obj_name,
  1929. u32 *data_written, u8 *change_status,
  1930. u8 *addn_status)
  1931. {
  1932. struct be_mcc_wrb *wrb;
  1933. struct lancer_cmd_req_write_object *req;
  1934. struct lancer_cmd_resp_write_object *resp;
  1935. void *ctxt = NULL;
  1936. int status;
  1937. mutex_lock(&adapter->mcc_lock);
  1938. adapter->flash_status = 0;
  1939. wrb = wrb_from_mccq(adapter);
  1940. if (!wrb) {
  1941. status = -EBUSY;
  1942. goto err_unlock;
  1943. }
  1944. req = embedded_payload(wrb);
  1945. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1946. OPCODE_COMMON_WRITE_OBJECT,
  1947. sizeof(struct lancer_cmd_req_write_object), wrb,
  1948. NULL);
  1949. ctxt = &req->context;
  1950. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1951. write_length, ctxt, data_size);
  1952. if (data_size == 0)
  1953. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1954. eof, ctxt, 1);
  1955. else
  1956. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1957. eof, ctxt, 0);
  1958. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  1959. req->write_offset = cpu_to_le32(data_offset);
  1960. strlcpy(req->object_name, obj_name, sizeof(req->object_name));
  1961. req->descriptor_count = cpu_to_le32(1);
  1962. req->buf_len = cpu_to_le32(data_size);
  1963. req->addr_low = cpu_to_le32((cmd->dma +
  1964. sizeof(struct lancer_cmd_req_write_object))
  1965. & 0xFFFFFFFF);
  1966. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
  1967. sizeof(struct lancer_cmd_req_write_object)));
  1968. status = be_mcc_notify(adapter);
  1969. if (status)
  1970. goto err_unlock;
  1971. mutex_unlock(&adapter->mcc_lock);
  1972. if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
  1973. msecs_to_jiffies(60000)))
  1974. status = -ETIMEDOUT;
  1975. else
  1976. status = adapter->flash_status;
  1977. resp = embedded_payload(wrb);
  1978. if (!status) {
  1979. *data_written = le32_to_cpu(resp->actual_write_len);
  1980. *change_status = resp->change_status;
  1981. } else {
  1982. *addn_status = resp->additional_status;
  1983. }
  1984. return status;
  1985. err_unlock:
  1986. mutex_unlock(&adapter->mcc_lock);
  1987. return status;
  1988. }
  1989. int be_cmd_query_cable_type(struct be_adapter *adapter)
  1990. {
  1991. u8 page_data[PAGE_DATA_LEN];
  1992. int status;
  1993. status = be_cmd_read_port_transceiver_data(adapter, TR_PAGE_A0,
  1994. page_data);
  1995. if (!status) {
  1996. switch (adapter->phy.interface_type) {
  1997. case PHY_TYPE_QSFP:
  1998. adapter->phy.cable_type =
  1999. page_data[QSFP_PLUS_CABLE_TYPE_OFFSET];
  2000. break;
  2001. case PHY_TYPE_SFP_PLUS_10GB:
  2002. adapter->phy.cable_type =
  2003. page_data[SFP_PLUS_CABLE_TYPE_OFFSET];
  2004. break;
  2005. default:
  2006. adapter->phy.cable_type = 0;
  2007. break;
  2008. }
  2009. }
  2010. return status;
  2011. }
  2012. int be_cmd_query_sfp_info(struct be_adapter *adapter)
  2013. {
  2014. u8 page_data[PAGE_DATA_LEN];
  2015. int status;
  2016. status = be_cmd_read_port_transceiver_data(adapter, TR_PAGE_A0,
  2017. page_data);
  2018. if (!status) {
  2019. strlcpy(adapter->phy.vendor_name, page_data +
  2020. SFP_VENDOR_NAME_OFFSET, SFP_VENDOR_NAME_LEN - 1);
  2021. strlcpy(adapter->phy.vendor_pn,
  2022. page_data + SFP_VENDOR_PN_OFFSET,
  2023. SFP_VENDOR_NAME_LEN - 1);
  2024. }
  2025. return status;
  2026. }
  2027. static int lancer_cmd_delete_object(struct be_adapter *adapter,
  2028. const char *obj_name)
  2029. {
  2030. struct lancer_cmd_req_delete_object *req;
  2031. struct be_mcc_wrb *wrb;
  2032. int status;
  2033. mutex_lock(&adapter->mcc_lock);
  2034. wrb = wrb_from_mccq(adapter);
  2035. if (!wrb) {
  2036. status = -EBUSY;
  2037. goto err;
  2038. }
  2039. req = embedded_payload(wrb);
  2040. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2041. OPCODE_COMMON_DELETE_OBJECT,
  2042. sizeof(*req), wrb, NULL);
  2043. strlcpy(req->object_name, obj_name, sizeof(req->object_name));
  2044. status = be_mcc_notify_wait(adapter);
  2045. err:
  2046. mutex_unlock(&adapter->mcc_lock);
  2047. return status;
  2048. }
  2049. int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  2050. u32 data_size, u32 data_offset, const char *obj_name,
  2051. u32 *data_read, u32 *eof, u8 *addn_status)
  2052. {
  2053. struct be_mcc_wrb *wrb;
  2054. struct lancer_cmd_req_read_object *req;
  2055. struct lancer_cmd_resp_read_object *resp;
  2056. int status;
  2057. mutex_lock(&adapter->mcc_lock);
  2058. wrb = wrb_from_mccq(adapter);
  2059. if (!wrb) {
  2060. status = -EBUSY;
  2061. goto err_unlock;
  2062. }
  2063. req = embedded_payload(wrb);
  2064. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2065. OPCODE_COMMON_READ_OBJECT,
  2066. sizeof(struct lancer_cmd_req_read_object), wrb,
  2067. NULL);
  2068. req->desired_read_len = cpu_to_le32(data_size);
  2069. req->read_offset = cpu_to_le32(data_offset);
  2070. strcpy(req->object_name, obj_name);
  2071. req->descriptor_count = cpu_to_le32(1);
  2072. req->buf_len = cpu_to_le32(data_size);
  2073. req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
  2074. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
  2075. status = be_mcc_notify_wait(adapter);
  2076. resp = embedded_payload(wrb);
  2077. if (!status) {
  2078. *data_read = le32_to_cpu(resp->actual_read_len);
  2079. *eof = le32_to_cpu(resp->eof);
  2080. } else {
  2081. *addn_status = resp->additional_status;
  2082. }
  2083. err_unlock:
  2084. mutex_unlock(&adapter->mcc_lock);
  2085. return status;
  2086. }
  2087. static int be_cmd_write_flashrom(struct be_adapter *adapter,
  2088. struct be_dma_mem *cmd, u32 flash_type,
  2089. u32 flash_opcode, u32 img_offset, u32 buf_size)
  2090. {
  2091. struct be_mcc_wrb *wrb;
  2092. struct be_cmd_write_flashrom *req;
  2093. int status;
  2094. mutex_lock(&adapter->mcc_lock);
  2095. adapter->flash_status = 0;
  2096. wrb = wrb_from_mccq(adapter);
  2097. if (!wrb) {
  2098. status = -EBUSY;
  2099. goto err_unlock;
  2100. }
  2101. req = cmd->va;
  2102. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2103. OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb,
  2104. cmd);
  2105. req->params.op_type = cpu_to_le32(flash_type);
  2106. if (flash_type == OPTYPE_OFFSET_SPECIFIED)
  2107. req->params.offset = cpu_to_le32(img_offset);
  2108. req->params.op_code = cpu_to_le32(flash_opcode);
  2109. req->params.data_buf_size = cpu_to_le32(buf_size);
  2110. status = be_mcc_notify(adapter);
  2111. if (status)
  2112. goto err_unlock;
  2113. mutex_unlock(&adapter->mcc_lock);
  2114. if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
  2115. msecs_to_jiffies(40000)))
  2116. status = -ETIMEDOUT;
  2117. else
  2118. status = adapter->flash_status;
  2119. return status;
  2120. err_unlock:
  2121. mutex_unlock(&adapter->mcc_lock);
  2122. return status;
  2123. }
  2124. static int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
  2125. u16 img_optype, u32 img_offset, u32 crc_offset)
  2126. {
  2127. struct be_cmd_read_flash_crc *req;
  2128. struct be_mcc_wrb *wrb;
  2129. int status;
  2130. mutex_lock(&adapter->mcc_lock);
  2131. wrb = wrb_from_mccq(adapter);
  2132. if (!wrb) {
  2133. status = -EBUSY;
  2134. goto err;
  2135. }
  2136. req = embedded_payload(wrb);
  2137. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2138. OPCODE_COMMON_READ_FLASHROM, sizeof(*req),
  2139. wrb, NULL);
  2140. req->params.op_type = cpu_to_le32(img_optype);
  2141. if (img_optype == OPTYPE_OFFSET_SPECIFIED)
  2142. req->params.offset = cpu_to_le32(img_offset + crc_offset);
  2143. else
  2144. req->params.offset = cpu_to_le32(crc_offset);
  2145. req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
  2146. req->params.data_buf_size = cpu_to_le32(0x4);
  2147. status = be_mcc_notify_wait(adapter);
  2148. if (!status)
  2149. memcpy(flashed_crc, req->crc, 4);
  2150. err:
  2151. mutex_unlock(&adapter->mcc_lock);
  2152. return status;
  2153. }
  2154. static char flash_cookie[2][16] = {"*** SE FLAS", "H DIRECTORY *** "};
  2155. static bool phy_flashing_required(struct be_adapter *adapter)
  2156. {
  2157. return (adapter->phy.phy_type == PHY_TYPE_TN_8022 &&
  2158. adapter->phy.interface_type == PHY_TYPE_BASET_10GB);
  2159. }
  2160. static bool is_comp_in_ufi(struct be_adapter *adapter,
  2161. struct flash_section_info *fsec, int type)
  2162. {
  2163. int i = 0, img_type = 0;
  2164. struct flash_section_info_g2 *fsec_g2 = NULL;
  2165. if (BE2_chip(adapter))
  2166. fsec_g2 = (struct flash_section_info_g2 *)fsec;
  2167. for (i = 0; i < MAX_FLASH_COMP; i++) {
  2168. if (fsec_g2)
  2169. img_type = le32_to_cpu(fsec_g2->fsec_entry[i].type);
  2170. else
  2171. img_type = le32_to_cpu(fsec->fsec_entry[i].type);
  2172. if (img_type == type)
  2173. return true;
  2174. }
  2175. return false;
  2176. }
  2177. static struct flash_section_info *get_fsec_info(struct be_adapter *adapter,
  2178. int header_size,
  2179. const struct firmware *fw)
  2180. {
  2181. struct flash_section_info *fsec = NULL;
  2182. const u8 *p = fw->data;
  2183. p += header_size;
  2184. while (p < (fw->data + fw->size)) {
  2185. fsec = (struct flash_section_info *)p;
  2186. if (!memcmp(flash_cookie, fsec->cookie, sizeof(flash_cookie)))
  2187. return fsec;
  2188. p += 32;
  2189. }
  2190. return NULL;
  2191. }
  2192. static int be_check_flash_crc(struct be_adapter *adapter, const u8 *p,
  2193. u32 img_offset, u32 img_size, int hdr_size,
  2194. u16 img_optype, bool *crc_match)
  2195. {
  2196. u32 crc_offset;
  2197. int status;
  2198. u8 crc[4];
  2199. status = be_cmd_get_flash_crc(adapter, crc, img_optype, img_offset,
  2200. img_size - 4);
  2201. if (status)
  2202. return status;
  2203. crc_offset = hdr_size + img_offset + img_size - 4;
  2204. /* Skip flashing, if crc of flashed region matches */
  2205. if (!memcmp(crc, p + crc_offset, 4))
  2206. *crc_match = true;
  2207. else
  2208. *crc_match = false;
  2209. return status;
  2210. }
  2211. static int be_flash(struct be_adapter *adapter, const u8 *img,
  2212. struct be_dma_mem *flash_cmd, int optype, int img_size,
  2213. u32 img_offset)
  2214. {
  2215. u32 flash_op, num_bytes, total_bytes = img_size, bytes_sent = 0;
  2216. struct be_cmd_write_flashrom *req = flash_cmd->va;
  2217. int status;
  2218. while (total_bytes) {
  2219. num_bytes = min_t(u32, 32 * 1024, total_bytes);
  2220. total_bytes -= num_bytes;
  2221. if (!total_bytes) {
  2222. if (optype == OPTYPE_PHY_FW)
  2223. flash_op = FLASHROM_OPER_PHY_FLASH;
  2224. else
  2225. flash_op = FLASHROM_OPER_FLASH;
  2226. } else {
  2227. if (optype == OPTYPE_PHY_FW)
  2228. flash_op = FLASHROM_OPER_PHY_SAVE;
  2229. else
  2230. flash_op = FLASHROM_OPER_SAVE;
  2231. }
  2232. memcpy(req->data_buf, img, num_bytes);
  2233. img += num_bytes;
  2234. status = be_cmd_write_flashrom(adapter, flash_cmd, optype,
  2235. flash_op, img_offset +
  2236. bytes_sent, num_bytes);
  2237. if (base_status(status) == MCC_STATUS_ILLEGAL_REQUEST &&
  2238. optype == OPTYPE_PHY_FW)
  2239. break;
  2240. else if (status)
  2241. return status;
  2242. bytes_sent += num_bytes;
  2243. }
  2244. return 0;
  2245. }
  2246. #define NCSI_UPDATE_LOG "NCSI section update is not supported in FW ver %s\n"
  2247. static bool be_fw_ncsi_supported(char *ver)
  2248. {
  2249. int v1[4] = {3, 102, 148, 0}; /* Min ver that supports NCSI FW */
  2250. int v2[4];
  2251. int i;
  2252. if (sscanf(ver, "%d.%d.%d.%d", &v2[0], &v2[1], &v2[2], &v2[3]) != 4)
  2253. return false;
  2254. for (i = 0; i < 4; i++) {
  2255. if (v1[i] < v2[i])
  2256. return true;
  2257. else if (v1[i] > v2[i])
  2258. return false;
  2259. }
  2260. return true;
  2261. }
  2262. /* For BE2, BE3 and BE3-R */
  2263. static int be_flash_BEx(struct be_adapter *adapter,
  2264. const struct firmware *fw,
  2265. struct be_dma_mem *flash_cmd, int num_of_images)
  2266. {
  2267. int img_hdrs_size = (num_of_images * sizeof(struct image_hdr));
  2268. struct device *dev = &adapter->pdev->dev;
  2269. struct flash_section_info *fsec = NULL;
  2270. int status, i, filehdr_size, num_comp;
  2271. const struct flash_comp *pflashcomp;
  2272. bool crc_match;
  2273. const u8 *p;
  2274. struct flash_comp gen3_flash_types[] = {
  2275. { BE3_ISCSI_PRIMARY_IMAGE_START, OPTYPE_ISCSI_ACTIVE,
  2276. BE3_COMP_MAX_SIZE, IMAGE_FIRMWARE_ISCSI},
  2277. { BE3_REDBOOT_START, OPTYPE_REDBOOT,
  2278. BE3_REDBOOT_COMP_MAX_SIZE, IMAGE_BOOT_CODE},
  2279. { BE3_ISCSI_BIOS_START, OPTYPE_BIOS,
  2280. BE3_BIOS_COMP_MAX_SIZE, IMAGE_OPTION_ROM_ISCSI},
  2281. { BE3_PXE_BIOS_START, OPTYPE_PXE_BIOS,
  2282. BE3_BIOS_COMP_MAX_SIZE, IMAGE_OPTION_ROM_PXE},
  2283. { BE3_FCOE_BIOS_START, OPTYPE_FCOE_BIOS,
  2284. BE3_BIOS_COMP_MAX_SIZE, IMAGE_OPTION_ROM_FCOE},
  2285. { BE3_ISCSI_BACKUP_IMAGE_START, OPTYPE_ISCSI_BACKUP,
  2286. BE3_COMP_MAX_SIZE, IMAGE_FIRMWARE_BACKUP_ISCSI},
  2287. { BE3_FCOE_PRIMARY_IMAGE_START, OPTYPE_FCOE_FW_ACTIVE,
  2288. BE3_COMP_MAX_SIZE, IMAGE_FIRMWARE_FCOE},
  2289. { BE3_FCOE_BACKUP_IMAGE_START, OPTYPE_FCOE_FW_BACKUP,
  2290. BE3_COMP_MAX_SIZE, IMAGE_FIRMWARE_BACKUP_FCOE},
  2291. { BE3_NCSI_START, OPTYPE_NCSI_FW,
  2292. BE3_NCSI_COMP_MAX_SIZE, IMAGE_NCSI},
  2293. { BE3_PHY_FW_START, OPTYPE_PHY_FW,
  2294. BE3_PHY_FW_COMP_MAX_SIZE, IMAGE_FIRMWARE_PHY}
  2295. };
  2296. struct flash_comp gen2_flash_types[] = {
  2297. { BE2_ISCSI_PRIMARY_IMAGE_START, OPTYPE_ISCSI_ACTIVE,
  2298. BE2_COMP_MAX_SIZE, IMAGE_FIRMWARE_ISCSI},
  2299. { BE2_REDBOOT_START, OPTYPE_REDBOOT,
  2300. BE2_REDBOOT_COMP_MAX_SIZE, IMAGE_BOOT_CODE},
  2301. { BE2_ISCSI_BIOS_START, OPTYPE_BIOS,
  2302. BE2_BIOS_COMP_MAX_SIZE, IMAGE_OPTION_ROM_ISCSI},
  2303. { BE2_PXE_BIOS_START, OPTYPE_PXE_BIOS,
  2304. BE2_BIOS_COMP_MAX_SIZE, IMAGE_OPTION_ROM_PXE},
  2305. { BE2_FCOE_BIOS_START, OPTYPE_FCOE_BIOS,
  2306. BE2_BIOS_COMP_MAX_SIZE, IMAGE_OPTION_ROM_FCOE},
  2307. { BE2_ISCSI_BACKUP_IMAGE_START, OPTYPE_ISCSI_BACKUP,
  2308. BE2_COMP_MAX_SIZE, IMAGE_FIRMWARE_BACKUP_ISCSI},
  2309. { BE2_FCOE_PRIMARY_IMAGE_START, OPTYPE_FCOE_FW_ACTIVE,
  2310. BE2_COMP_MAX_SIZE, IMAGE_FIRMWARE_FCOE},
  2311. { BE2_FCOE_BACKUP_IMAGE_START, OPTYPE_FCOE_FW_BACKUP,
  2312. BE2_COMP_MAX_SIZE, IMAGE_FIRMWARE_BACKUP_FCOE}
  2313. };
  2314. if (BE3_chip(adapter)) {
  2315. pflashcomp = gen3_flash_types;
  2316. filehdr_size = sizeof(struct flash_file_hdr_g3);
  2317. num_comp = ARRAY_SIZE(gen3_flash_types);
  2318. } else {
  2319. pflashcomp = gen2_flash_types;
  2320. filehdr_size = sizeof(struct flash_file_hdr_g2);
  2321. num_comp = ARRAY_SIZE(gen2_flash_types);
  2322. img_hdrs_size = 0;
  2323. }
  2324. /* Get flash section info*/
  2325. fsec = get_fsec_info(adapter, filehdr_size + img_hdrs_size, fw);
  2326. if (!fsec) {
  2327. dev_err(dev, "Invalid Cookie. FW image may be corrupted\n");
  2328. return -1;
  2329. }
  2330. for (i = 0; i < num_comp; i++) {
  2331. if (!is_comp_in_ufi(adapter, fsec, pflashcomp[i].img_type))
  2332. continue;
  2333. if ((pflashcomp[i].optype == OPTYPE_NCSI_FW) &&
  2334. !be_fw_ncsi_supported(adapter->fw_ver)) {
  2335. dev_info(dev, NCSI_UPDATE_LOG, adapter->fw_ver);
  2336. continue;
  2337. }
  2338. if (pflashcomp[i].optype == OPTYPE_PHY_FW &&
  2339. !phy_flashing_required(adapter))
  2340. continue;
  2341. if (pflashcomp[i].optype == OPTYPE_REDBOOT) {
  2342. status = be_check_flash_crc(adapter, fw->data,
  2343. pflashcomp[i].offset,
  2344. pflashcomp[i].size,
  2345. filehdr_size +
  2346. img_hdrs_size,
  2347. OPTYPE_REDBOOT, &crc_match);
  2348. if (status) {
  2349. dev_err(dev,
  2350. "Could not get CRC for 0x%x region\n",
  2351. pflashcomp[i].optype);
  2352. continue;
  2353. }
  2354. if (crc_match)
  2355. continue;
  2356. }
  2357. p = fw->data + filehdr_size + pflashcomp[i].offset +
  2358. img_hdrs_size;
  2359. if (p + pflashcomp[i].size > fw->data + fw->size)
  2360. return -1;
  2361. status = be_flash(adapter, p, flash_cmd, pflashcomp[i].optype,
  2362. pflashcomp[i].size, 0);
  2363. if (status) {
  2364. dev_err(dev, "Flashing section type 0x%x failed\n",
  2365. pflashcomp[i].img_type);
  2366. return status;
  2367. }
  2368. }
  2369. return 0;
  2370. }
  2371. static u16 be_get_img_optype(struct flash_section_entry fsec_entry)
  2372. {
  2373. u32 img_type = le32_to_cpu(fsec_entry.type);
  2374. u16 img_optype = le16_to_cpu(fsec_entry.optype);
  2375. if (img_optype != 0xFFFF)
  2376. return img_optype;
  2377. switch (img_type) {
  2378. case IMAGE_FIRMWARE_ISCSI:
  2379. img_optype = OPTYPE_ISCSI_ACTIVE;
  2380. break;
  2381. case IMAGE_BOOT_CODE:
  2382. img_optype = OPTYPE_REDBOOT;
  2383. break;
  2384. case IMAGE_OPTION_ROM_ISCSI:
  2385. img_optype = OPTYPE_BIOS;
  2386. break;
  2387. case IMAGE_OPTION_ROM_PXE:
  2388. img_optype = OPTYPE_PXE_BIOS;
  2389. break;
  2390. case IMAGE_OPTION_ROM_FCOE:
  2391. img_optype = OPTYPE_FCOE_BIOS;
  2392. break;
  2393. case IMAGE_FIRMWARE_BACKUP_ISCSI:
  2394. img_optype = OPTYPE_ISCSI_BACKUP;
  2395. break;
  2396. case IMAGE_NCSI:
  2397. img_optype = OPTYPE_NCSI_FW;
  2398. break;
  2399. case IMAGE_FLASHISM_JUMPVECTOR:
  2400. img_optype = OPTYPE_FLASHISM_JUMPVECTOR;
  2401. break;
  2402. case IMAGE_FIRMWARE_PHY:
  2403. img_optype = OPTYPE_SH_PHY_FW;
  2404. break;
  2405. case IMAGE_REDBOOT_DIR:
  2406. img_optype = OPTYPE_REDBOOT_DIR;
  2407. break;
  2408. case IMAGE_REDBOOT_CONFIG:
  2409. img_optype = OPTYPE_REDBOOT_CONFIG;
  2410. break;
  2411. case IMAGE_UFI_DIR:
  2412. img_optype = OPTYPE_UFI_DIR;
  2413. break;
  2414. default:
  2415. break;
  2416. }
  2417. return img_optype;
  2418. }
  2419. static int be_flash_skyhawk(struct be_adapter *adapter,
  2420. const struct firmware *fw,
  2421. struct be_dma_mem *flash_cmd, int num_of_images)
  2422. {
  2423. int img_hdrs_size = num_of_images * sizeof(struct image_hdr);
  2424. bool crc_match, old_fw_img, flash_offset_support = true;
  2425. struct device *dev = &adapter->pdev->dev;
  2426. struct flash_section_info *fsec = NULL;
  2427. u32 img_offset, img_size, img_type;
  2428. u16 img_optype, flash_optype;
  2429. int status, i, filehdr_size;
  2430. const u8 *p;
  2431. filehdr_size = sizeof(struct flash_file_hdr_g3);
  2432. fsec = get_fsec_info(adapter, filehdr_size + img_hdrs_size, fw);
  2433. if (!fsec) {
  2434. dev_err(dev, "Invalid Cookie. FW image may be corrupted\n");
  2435. return -EINVAL;
  2436. }
  2437. retry_flash:
  2438. for (i = 0; i < le32_to_cpu(fsec->fsec_hdr.num_images); i++) {
  2439. img_offset = le32_to_cpu(fsec->fsec_entry[i].offset);
  2440. img_size = le32_to_cpu(fsec->fsec_entry[i].pad_size);
  2441. img_type = le32_to_cpu(fsec->fsec_entry[i].type);
  2442. img_optype = be_get_img_optype(fsec->fsec_entry[i]);
  2443. old_fw_img = fsec->fsec_entry[i].optype == 0xFFFF;
  2444. if (img_optype == 0xFFFF)
  2445. continue;
  2446. if (flash_offset_support)
  2447. flash_optype = OPTYPE_OFFSET_SPECIFIED;
  2448. else
  2449. flash_optype = img_optype;
  2450. /* Don't bother verifying CRC if an old FW image is being
  2451. * flashed
  2452. */
  2453. if (old_fw_img)
  2454. goto flash;
  2455. status = be_check_flash_crc(adapter, fw->data, img_offset,
  2456. img_size, filehdr_size +
  2457. img_hdrs_size, flash_optype,
  2458. &crc_match);
  2459. if (base_status(status) == MCC_STATUS_ILLEGAL_REQUEST ||
  2460. base_status(status) == MCC_STATUS_ILLEGAL_FIELD) {
  2461. /* The current FW image on the card does not support
  2462. * OFFSET based flashing. Retry using older mechanism
  2463. * of OPTYPE based flashing
  2464. */
  2465. if (flash_optype == OPTYPE_OFFSET_SPECIFIED) {
  2466. flash_offset_support = false;
  2467. goto retry_flash;
  2468. }
  2469. /* The current FW image on the card does not recognize
  2470. * the new FLASH op_type. The FW download is partially
  2471. * complete. Reboot the server now to enable FW image
  2472. * to recognize the new FLASH op_type. To complete the
  2473. * remaining process, download the same FW again after
  2474. * the reboot.
  2475. */
  2476. dev_err(dev, "Flash incomplete. Reset the server\n");
  2477. dev_err(dev, "Download FW image again after reset\n");
  2478. return -EAGAIN;
  2479. } else if (status) {
  2480. dev_err(dev, "Could not get CRC for 0x%x region\n",
  2481. img_optype);
  2482. return -EFAULT;
  2483. }
  2484. if (crc_match)
  2485. continue;
  2486. flash:
  2487. p = fw->data + filehdr_size + img_offset + img_hdrs_size;
  2488. if (p + img_size > fw->data + fw->size)
  2489. return -1;
  2490. status = be_flash(adapter, p, flash_cmd, flash_optype, img_size,
  2491. img_offset);
  2492. /* The current FW image on the card does not support OFFSET
  2493. * based flashing. Retry using older mechanism of OPTYPE based
  2494. * flashing
  2495. */
  2496. if (base_status(status) == MCC_STATUS_ILLEGAL_FIELD &&
  2497. flash_optype == OPTYPE_OFFSET_SPECIFIED) {
  2498. flash_offset_support = false;
  2499. goto retry_flash;
  2500. }
  2501. /* For old FW images ignore ILLEGAL_FIELD error or errors on
  2502. * UFI_DIR region
  2503. */
  2504. if (old_fw_img &&
  2505. (base_status(status) == MCC_STATUS_ILLEGAL_FIELD ||
  2506. (img_optype == OPTYPE_UFI_DIR &&
  2507. base_status(status) == MCC_STATUS_FAILED))) {
  2508. continue;
  2509. } else if (status) {
  2510. dev_err(dev, "Flashing section type 0x%x failed\n",
  2511. img_type);
  2512. switch (addl_status(status)) {
  2513. case MCC_ADDL_STATUS_MISSING_SIGNATURE:
  2514. dev_err(dev,
  2515. "Digital signature missing in FW\n");
  2516. return -EINVAL;
  2517. case MCC_ADDL_STATUS_INVALID_SIGNATURE:
  2518. dev_err(dev,
  2519. "Invalid digital signature in FW\n");
  2520. return -EINVAL;
  2521. default:
  2522. return -EFAULT;
  2523. }
  2524. }
  2525. }
  2526. return 0;
  2527. }
  2528. int lancer_fw_download(struct be_adapter *adapter,
  2529. const struct firmware *fw)
  2530. {
  2531. struct device *dev = &adapter->pdev->dev;
  2532. struct be_dma_mem flash_cmd;
  2533. const u8 *data_ptr = NULL;
  2534. u8 *dest_image_ptr = NULL;
  2535. size_t image_size = 0;
  2536. u32 chunk_size = 0;
  2537. u32 data_written = 0;
  2538. u32 offset = 0;
  2539. int status = 0;
  2540. u8 add_status = 0;
  2541. u8 change_status;
  2542. if (!IS_ALIGNED(fw->size, sizeof(u32))) {
  2543. dev_err(dev, "FW image size should be multiple of 4\n");
  2544. return -EINVAL;
  2545. }
  2546. flash_cmd.size = sizeof(struct lancer_cmd_req_write_object)
  2547. + LANCER_FW_DOWNLOAD_CHUNK;
  2548. flash_cmd.va = dma_zalloc_coherent(dev, flash_cmd.size,
  2549. &flash_cmd.dma, GFP_KERNEL);
  2550. if (!flash_cmd.va)
  2551. return -ENOMEM;
  2552. dest_image_ptr = flash_cmd.va +
  2553. sizeof(struct lancer_cmd_req_write_object);
  2554. image_size = fw->size;
  2555. data_ptr = fw->data;
  2556. while (image_size) {
  2557. chunk_size = min_t(u32, image_size, LANCER_FW_DOWNLOAD_CHUNK);
  2558. /* Copy the image chunk content. */
  2559. memcpy(dest_image_ptr, data_ptr, chunk_size);
  2560. status = lancer_cmd_write_object(adapter, &flash_cmd,
  2561. chunk_size, offset,
  2562. LANCER_FW_DOWNLOAD_LOCATION,
  2563. &data_written, &change_status,
  2564. &add_status);
  2565. if (status)
  2566. break;
  2567. offset += data_written;
  2568. data_ptr += data_written;
  2569. image_size -= data_written;
  2570. }
  2571. if (!status) {
  2572. /* Commit the FW written */
  2573. status = lancer_cmd_write_object(adapter, &flash_cmd,
  2574. 0, offset,
  2575. LANCER_FW_DOWNLOAD_LOCATION,
  2576. &data_written, &change_status,
  2577. &add_status);
  2578. }
  2579. dma_free_coherent(dev, flash_cmd.size, flash_cmd.va, flash_cmd.dma);
  2580. if (status) {
  2581. dev_err(dev, "Firmware load error\n");
  2582. return be_cmd_status(status);
  2583. }
  2584. dev_info(dev, "Firmware flashed successfully\n");
  2585. if (change_status == LANCER_FW_RESET_NEEDED) {
  2586. dev_info(dev, "Resetting adapter to activate new FW\n");
  2587. status = lancer_physdev_ctrl(adapter,
  2588. PHYSDEV_CONTROL_FW_RESET_MASK);
  2589. if (status) {
  2590. dev_err(dev, "Adapter busy, could not reset FW\n");
  2591. dev_err(dev, "Reboot server to activate new FW\n");
  2592. }
  2593. } else if (change_status != LANCER_NO_RESET_NEEDED) {
  2594. dev_info(dev, "Reboot server to activate new FW\n");
  2595. }
  2596. return 0;
  2597. }
  2598. /* Check if the flash image file is compatible with the adapter that
  2599. * is being flashed.
  2600. */
  2601. static bool be_check_ufi_compatibility(struct be_adapter *adapter,
  2602. struct flash_file_hdr_g3 *fhdr)
  2603. {
  2604. if (!fhdr) {
  2605. dev_err(&adapter->pdev->dev, "Invalid FW UFI file");
  2606. return false;
  2607. }
  2608. /* First letter of the build version is used to identify
  2609. * which chip this image file is meant for.
  2610. */
  2611. switch (fhdr->build[0]) {
  2612. case BLD_STR_UFI_TYPE_SH:
  2613. if (!skyhawk_chip(adapter))
  2614. return false;
  2615. break;
  2616. case BLD_STR_UFI_TYPE_BE3:
  2617. if (!BE3_chip(adapter))
  2618. return false;
  2619. break;
  2620. case BLD_STR_UFI_TYPE_BE2:
  2621. if (!BE2_chip(adapter))
  2622. return false;
  2623. break;
  2624. default:
  2625. return false;
  2626. }
  2627. /* In BE3 FW images the "asic_type_rev" field doesn't track the
  2628. * asic_rev of the chips it is compatible with.
  2629. * When asic_type_rev is 0 the image is compatible only with
  2630. * pre-BE3-R chips (asic_rev < 0x10)
  2631. */
  2632. if (BEx_chip(adapter) && fhdr->asic_type_rev == 0)
  2633. return adapter->asic_rev < 0x10;
  2634. else
  2635. return (fhdr->asic_type_rev >= adapter->asic_rev);
  2636. }
  2637. int be_fw_download(struct be_adapter *adapter, const struct firmware *fw)
  2638. {
  2639. struct device *dev = &adapter->pdev->dev;
  2640. struct flash_file_hdr_g3 *fhdr3;
  2641. struct image_hdr *img_hdr_ptr;
  2642. int status = 0, i, num_imgs;
  2643. struct be_dma_mem flash_cmd;
  2644. fhdr3 = (struct flash_file_hdr_g3 *)fw->data;
  2645. if (!be_check_ufi_compatibility(adapter, fhdr3)) {
  2646. dev_err(dev, "Flash image is not compatible with adapter\n");
  2647. return -EINVAL;
  2648. }
  2649. flash_cmd.size = sizeof(struct be_cmd_write_flashrom);
  2650. flash_cmd.va = dma_zalloc_coherent(dev, flash_cmd.size, &flash_cmd.dma,
  2651. GFP_KERNEL);
  2652. if (!flash_cmd.va)
  2653. return -ENOMEM;
  2654. num_imgs = le32_to_cpu(fhdr3->num_imgs);
  2655. for (i = 0; i < num_imgs; i++) {
  2656. img_hdr_ptr = (struct image_hdr *)(fw->data +
  2657. (sizeof(struct flash_file_hdr_g3) +
  2658. i * sizeof(struct image_hdr)));
  2659. if (!BE2_chip(adapter) &&
  2660. le32_to_cpu(img_hdr_ptr->imageid) != 1)
  2661. continue;
  2662. if (skyhawk_chip(adapter))
  2663. status = be_flash_skyhawk(adapter, fw, &flash_cmd,
  2664. num_imgs);
  2665. else
  2666. status = be_flash_BEx(adapter, fw, &flash_cmd,
  2667. num_imgs);
  2668. }
  2669. dma_free_coherent(dev, flash_cmd.size, flash_cmd.va, flash_cmd.dma);
  2670. if (!status)
  2671. dev_info(dev, "Firmware flashed successfully\n");
  2672. return status;
  2673. }
  2674. int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
  2675. struct be_dma_mem *nonemb_cmd)
  2676. {
  2677. struct be_mcc_wrb *wrb;
  2678. struct be_cmd_req_acpi_wol_magic_config *req;
  2679. int status;
  2680. mutex_lock(&adapter->mcc_lock);
  2681. wrb = wrb_from_mccq(adapter);
  2682. if (!wrb) {
  2683. status = -EBUSY;
  2684. goto err;
  2685. }
  2686. req = nonemb_cmd->va;
  2687. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  2688. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req),
  2689. wrb, nonemb_cmd);
  2690. memcpy(req->magic_mac, mac, ETH_ALEN);
  2691. status = be_mcc_notify_wait(adapter);
  2692. err:
  2693. mutex_unlock(&adapter->mcc_lock);
  2694. return status;
  2695. }
  2696. int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
  2697. u8 loopback_type, u8 enable)
  2698. {
  2699. struct be_mcc_wrb *wrb;
  2700. struct be_cmd_req_set_lmode *req;
  2701. int status;
  2702. if (!be_cmd_allowed(adapter, OPCODE_LOWLEVEL_SET_LOOPBACK_MODE,
  2703. CMD_SUBSYSTEM_LOWLEVEL))
  2704. return -EPERM;
  2705. mutex_lock(&adapter->mcc_lock);
  2706. wrb = wrb_from_mccq(adapter);
  2707. if (!wrb) {
  2708. status = -EBUSY;
  2709. goto err_unlock;
  2710. }
  2711. req = embedded_payload(wrb);
  2712. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  2713. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req),
  2714. wrb, NULL);
  2715. req->src_port = port_num;
  2716. req->dest_port = port_num;
  2717. req->loopback_type = loopback_type;
  2718. req->loopback_state = enable;
  2719. status = be_mcc_notify(adapter);
  2720. if (status)
  2721. goto err_unlock;
  2722. mutex_unlock(&adapter->mcc_lock);
  2723. if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
  2724. msecs_to_jiffies(SET_LB_MODE_TIMEOUT)))
  2725. status = -ETIMEDOUT;
  2726. return status;
  2727. err_unlock:
  2728. mutex_unlock(&adapter->mcc_lock);
  2729. return status;
  2730. }
  2731. int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
  2732. u32 loopback_type, u32 pkt_size, u32 num_pkts,
  2733. u64 pattern)
  2734. {
  2735. struct be_mcc_wrb *wrb;
  2736. struct be_cmd_req_loopback_test *req;
  2737. struct be_cmd_resp_loopback_test *resp;
  2738. int status;
  2739. if (!be_cmd_allowed(adapter, OPCODE_LOWLEVEL_LOOPBACK_TEST,
  2740. CMD_SUBSYSTEM_LOWLEVEL))
  2741. return -EPERM;
  2742. mutex_lock(&adapter->mcc_lock);
  2743. wrb = wrb_from_mccq(adapter);
  2744. if (!wrb) {
  2745. status = -EBUSY;
  2746. goto err;
  2747. }
  2748. req = embedded_payload(wrb);
  2749. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  2750. OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb,
  2751. NULL);
  2752. req->hdr.timeout = cpu_to_le32(15);
  2753. req->pattern = cpu_to_le64(pattern);
  2754. req->src_port = cpu_to_le32(port_num);
  2755. req->dest_port = cpu_to_le32(port_num);
  2756. req->pkt_size = cpu_to_le32(pkt_size);
  2757. req->num_pkts = cpu_to_le32(num_pkts);
  2758. req->loopback_type = cpu_to_le32(loopback_type);
  2759. status = be_mcc_notify(adapter);
  2760. if (status)
  2761. goto err;
  2762. mutex_unlock(&adapter->mcc_lock);
  2763. wait_for_completion(&adapter->et_cmd_compl);
  2764. resp = embedded_payload(wrb);
  2765. status = le32_to_cpu(resp->status);
  2766. return status;
  2767. err:
  2768. mutex_unlock(&adapter->mcc_lock);
  2769. return status;
  2770. }
  2771. int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
  2772. u32 byte_cnt, struct be_dma_mem *cmd)
  2773. {
  2774. struct be_mcc_wrb *wrb;
  2775. struct be_cmd_req_ddrdma_test *req;
  2776. int status;
  2777. int i, j = 0;
  2778. if (!be_cmd_allowed(adapter, OPCODE_LOWLEVEL_HOST_DDR_DMA,
  2779. CMD_SUBSYSTEM_LOWLEVEL))
  2780. return -EPERM;
  2781. mutex_lock(&adapter->mcc_lock);
  2782. wrb = wrb_from_mccq(adapter);
  2783. if (!wrb) {
  2784. status = -EBUSY;
  2785. goto err;
  2786. }
  2787. req = cmd->va;
  2788. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  2789. OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb,
  2790. cmd);
  2791. req->pattern = cpu_to_le64(pattern);
  2792. req->byte_count = cpu_to_le32(byte_cnt);
  2793. for (i = 0; i < byte_cnt; i++) {
  2794. req->snd_buff[i] = (u8)(pattern >> (j*8));
  2795. j++;
  2796. if (j > 7)
  2797. j = 0;
  2798. }
  2799. status = be_mcc_notify_wait(adapter);
  2800. if (!status) {
  2801. struct be_cmd_resp_ddrdma_test *resp;
  2802. resp = cmd->va;
  2803. if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
  2804. resp->snd_err) {
  2805. status = -1;
  2806. }
  2807. }
  2808. err:
  2809. mutex_unlock(&adapter->mcc_lock);
  2810. return status;
  2811. }
  2812. int be_cmd_get_seeprom_data(struct be_adapter *adapter,
  2813. struct be_dma_mem *nonemb_cmd)
  2814. {
  2815. struct be_mcc_wrb *wrb;
  2816. struct be_cmd_req_seeprom_read *req;
  2817. int status;
  2818. mutex_lock(&adapter->mcc_lock);
  2819. wrb = wrb_from_mccq(adapter);
  2820. if (!wrb) {
  2821. status = -EBUSY;
  2822. goto err;
  2823. }
  2824. req = nonemb_cmd->va;
  2825. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2826. OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
  2827. nonemb_cmd);
  2828. status = be_mcc_notify_wait(adapter);
  2829. err:
  2830. mutex_unlock(&adapter->mcc_lock);
  2831. return status;
  2832. }
  2833. int be_cmd_get_phy_info(struct be_adapter *adapter)
  2834. {
  2835. struct be_mcc_wrb *wrb;
  2836. struct be_cmd_req_get_phy_info *req;
  2837. struct be_dma_mem cmd;
  2838. int status;
  2839. if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_PHY_DETAILS,
  2840. CMD_SUBSYSTEM_COMMON))
  2841. return -EPERM;
  2842. mutex_lock(&adapter->mcc_lock);
  2843. wrb = wrb_from_mccq(adapter);
  2844. if (!wrb) {
  2845. status = -EBUSY;
  2846. goto err;
  2847. }
  2848. cmd.size = sizeof(struct be_cmd_req_get_phy_info);
  2849. cmd.va = dma_zalloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
  2850. GFP_ATOMIC);
  2851. if (!cmd.va) {
  2852. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  2853. status = -ENOMEM;
  2854. goto err;
  2855. }
  2856. req = cmd.va;
  2857. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2858. OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
  2859. wrb, &cmd);
  2860. status = be_mcc_notify_wait(adapter);
  2861. if (!status) {
  2862. struct be_phy_info *resp_phy_info =
  2863. cmd.va + sizeof(struct be_cmd_req_hdr);
  2864. adapter->phy.phy_type = le16_to_cpu(resp_phy_info->phy_type);
  2865. adapter->phy.interface_type =
  2866. le16_to_cpu(resp_phy_info->interface_type);
  2867. adapter->phy.auto_speeds_supported =
  2868. le16_to_cpu(resp_phy_info->auto_speeds_supported);
  2869. adapter->phy.fixed_speeds_supported =
  2870. le16_to_cpu(resp_phy_info->fixed_speeds_supported);
  2871. adapter->phy.misc_params =
  2872. le32_to_cpu(resp_phy_info->misc_params);
  2873. if (BE2_chip(adapter)) {
  2874. adapter->phy.fixed_speeds_supported =
  2875. BE_SUPPORTED_SPEED_10GBPS |
  2876. BE_SUPPORTED_SPEED_1GBPS;
  2877. }
  2878. }
  2879. dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va, cmd.dma);
  2880. err:
  2881. mutex_unlock(&adapter->mcc_lock);
  2882. return status;
  2883. }
  2884. static int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
  2885. {
  2886. struct be_mcc_wrb *wrb;
  2887. struct be_cmd_req_set_qos *req;
  2888. int status;
  2889. mutex_lock(&adapter->mcc_lock);
  2890. wrb = wrb_from_mccq(adapter);
  2891. if (!wrb) {
  2892. status = -EBUSY;
  2893. goto err;
  2894. }
  2895. req = embedded_payload(wrb);
  2896. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2897. OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
  2898. req->hdr.domain = domain;
  2899. req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
  2900. req->max_bps_nic = cpu_to_le32(bps);
  2901. status = be_mcc_notify_wait(adapter);
  2902. err:
  2903. mutex_unlock(&adapter->mcc_lock);
  2904. return status;
  2905. }
  2906. int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
  2907. {
  2908. struct be_mcc_wrb *wrb;
  2909. struct be_cmd_req_cntl_attribs *req;
  2910. struct be_cmd_resp_cntl_attribs *resp;
  2911. int status, i;
  2912. int payload_len = max(sizeof(*req), sizeof(*resp));
  2913. struct mgmt_controller_attrib *attribs;
  2914. struct be_dma_mem attribs_cmd;
  2915. u32 *serial_num;
  2916. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2917. return -1;
  2918. memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
  2919. attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
  2920. attribs_cmd.va = dma_zalloc_coherent(&adapter->pdev->dev,
  2921. attribs_cmd.size,
  2922. &attribs_cmd.dma, GFP_ATOMIC);
  2923. if (!attribs_cmd.va) {
  2924. dev_err(&adapter->pdev->dev, "Memory allocation failure\n");
  2925. status = -ENOMEM;
  2926. goto err;
  2927. }
  2928. wrb = wrb_from_mbox(adapter);
  2929. if (!wrb) {
  2930. status = -EBUSY;
  2931. goto err;
  2932. }
  2933. req = attribs_cmd.va;
  2934. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2935. OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len,
  2936. wrb, &attribs_cmd);
  2937. status = be_mbox_notify_wait(adapter);
  2938. if (!status) {
  2939. attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
  2940. adapter->hba_port_num = attribs->hba_attribs.phy_port;
  2941. serial_num = attribs->hba_attribs.controller_serial_number;
  2942. for (i = 0; i < CNTL_SERIAL_NUM_WORDS; i++)
  2943. adapter->serial_num[i] = le32_to_cpu(serial_num[i]) &
  2944. (BIT_MASK(16) - 1);
  2945. /* For BEx, since GET_FUNC_CONFIG command is not
  2946. * supported, we read funcnum here as a workaround.
  2947. */
  2948. if (BEx_chip(adapter))
  2949. adapter->pf_num = attribs->hba_attribs.pci_funcnum;
  2950. }
  2951. err:
  2952. mutex_unlock(&adapter->mbox_lock);
  2953. if (attribs_cmd.va)
  2954. dma_free_coherent(&adapter->pdev->dev, attribs_cmd.size,
  2955. attribs_cmd.va, attribs_cmd.dma);
  2956. return status;
  2957. }
  2958. /* Uses mbox */
  2959. int be_cmd_req_native_mode(struct be_adapter *adapter)
  2960. {
  2961. struct be_mcc_wrb *wrb;
  2962. struct be_cmd_req_set_func_cap *req;
  2963. int status;
  2964. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2965. return -1;
  2966. wrb = wrb_from_mbox(adapter);
  2967. if (!wrb) {
  2968. status = -EBUSY;
  2969. goto err;
  2970. }
  2971. req = embedded_payload(wrb);
  2972. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2973. OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP,
  2974. sizeof(*req), wrb, NULL);
  2975. req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
  2976. CAPABILITY_BE3_NATIVE_ERX_API);
  2977. req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
  2978. status = be_mbox_notify_wait(adapter);
  2979. if (!status) {
  2980. struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
  2981. adapter->be3_native = le32_to_cpu(resp->cap_flags) &
  2982. CAPABILITY_BE3_NATIVE_ERX_API;
  2983. if (!adapter->be3_native)
  2984. dev_warn(&adapter->pdev->dev,
  2985. "adapter not in advanced mode\n");
  2986. }
  2987. err:
  2988. mutex_unlock(&adapter->mbox_lock);
  2989. return status;
  2990. }
  2991. /* Get privilege(s) for a function */
  2992. int be_cmd_get_fn_privileges(struct be_adapter *adapter, u32 *privilege,
  2993. u32 domain)
  2994. {
  2995. struct be_mcc_wrb *wrb;
  2996. struct be_cmd_req_get_fn_privileges *req;
  2997. int status;
  2998. mutex_lock(&adapter->mcc_lock);
  2999. wrb = wrb_from_mccq(adapter);
  3000. if (!wrb) {
  3001. status = -EBUSY;
  3002. goto err;
  3003. }
  3004. req = embedded_payload(wrb);
  3005. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3006. OPCODE_COMMON_GET_FN_PRIVILEGES, sizeof(*req),
  3007. wrb, NULL);
  3008. req->hdr.domain = domain;
  3009. status = be_mcc_notify_wait(adapter);
  3010. if (!status) {
  3011. struct be_cmd_resp_get_fn_privileges *resp =
  3012. embedded_payload(wrb);
  3013. *privilege = le32_to_cpu(resp->privilege_mask);
  3014. /* In UMC mode FW does not return right privileges.
  3015. * Override with correct privilege equivalent to PF.
  3016. */
  3017. if (BEx_chip(adapter) && be_is_mc(adapter) &&
  3018. be_physfn(adapter))
  3019. *privilege = MAX_PRIVILEGES;
  3020. }
  3021. err:
  3022. mutex_unlock(&adapter->mcc_lock);
  3023. return status;
  3024. }
  3025. /* Set privilege(s) for a function */
  3026. int be_cmd_set_fn_privileges(struct be_adapter *adapter, u32 privileges,
  3027. u32 domain)
  3028. {
  3029. struct be_mcc_wrb *wrb;
  3030. struct be_cmd_req_set_fn_privileges *req;
  3031. int status;
  3032. mutex_lock(&adapter->mcc_lock);
  3033. wrb = wrb_from_mccq(adapter);
  3034. if (!wrb) {
  3035. status = -EBUSY;
  3036. goto err;
  3037. }
  3038. req = embedded_payload(wrb);
  3039. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3040. OPCODE_COMMON_SET_FN_PRIVILEGES, sizeof(*req),
  3041. wrb, NULL);
  3042. req->hdr.domain = domain;
  3043. if (lancer_chip(adapter))
  3044. req->privileges_lancer = cpu_to_le32(privileges);
  3045. else
  3046. req->privileges = cpu_to_le32(privileges);
  3047. status = be_mcc_notify_wait(adapter);
  3048. err:
  3049. mutex_unlock(&adapter->mcc_lock);
  3050. return status;
  3051. }
  3052. /* pmac_id_valid: true => pmac_id is supplied and MAC address is requested.
  3053. * pmac_id_valid: false => pmac_id or MAC address is requested.
  3054. * If pmac_id is returned, pmac_id_valid is returned as true
  3055. */
  3056. int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
  3057. bool *pmac_id_valid, u32 *pmac_id, u32 if_handle,
  3058. u8 domain)
  3059. {
  3060. struct be_mcc_wrb *wrb;
  3061. struct be_cmd_req_get_mac_list *req;
  3062. int status;
  3063. int mac_count;
  3064. struct be_dma_mem get_mac_list_cmd;
  3065. int i;
  3066. memset(&get_mac_list_cmd, 0, sizeof(struct be_dma_mem));
  3067. get_mac_list_cmd.size = sizeof(struct be_cmd_resp_get_mac_list);
  3068. get_mac_list_cmd.va = dma_zalloc_coherent(&adapter->pdev->dev,
  3069. get_mac_list_cmd.size,
  3070. &get_mac_list_cmd.dma,
  3071. GFP_ATOMIC);
  3072. if (!get_mac_list_cmd.va) {
  3073. dev_err(&adapter->pdev->dev,
  3074. "Memory allocation failure during GET_MAC_LIST\n");
  3075. return -ENOMEM;
  3076. }
  3077. mutex_lock(&adapter->mcc_lock);
  3078. wrb = wrb_from_mccq(adapter);
  3079. if (!wrb) {
  3080. status = -EBUSY;
  3081. goto out;
  3082. }
  3083. req = get_mac_list_cmd.va;
  3084. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3085. OPCODE_COMMON_GET_MAC_LIST,
  3086. get_mac_list_cmd.size, wrb, &get_mac_list_cmd);
  3087. req->hdr.domain = domain;
  3088. req->mac_type = MAC_ADDRESS_TYPE_NETWORK;
  3089. if (*pmac_id_valid) {
  3090. req->mac_id = cpu_to_le32(*pmac_id);
  3091. req->iface_id = cpu_to_le16(if_handle);
  3092. req->perm_override = 0;
  3093. } else {
  3094. req->perm_override = 1;
  3095. }
  3096. status = be_mcc_notify_wait(adapter);
  3097. if (!status) {
  3098. struct be_cmd_resp_get_mac_list *resp =
  3099. get_mac_list_cmd.va;
  3100. if (*pmac_id_valid) {
  3101. memcpy(mac, resp->macid_macaddr.mac_addr_id.macaddr,
  3102. ETH_ALEN);
  3103. goto out;
  3104. }
  3105. mac_count = resp->true_mac_count + resp->pseudo_mac_count;
  3106. /* Mac list returned could contain one or more active mac_ids
  3107. * or one or more true or pseudo permanent mac addresses.
  3108. * If an active mac_id is present, return first active mac_id
  3109. * found.
  3110. */
  3111. for (i = 0; i < mac_count; i++) {
  3112. struct get_list_macaddr *mac_entry;
  3113. u16 mac_addr_size;
  3114. u32 mac_id;
  3115. mac_entry = &resp->macaddr_list[i];
  3116. mac_addr_size = le16_to_cpu(mac_entry->mac_addr_size);
  3117. /* mac_id is a 32 bit value and mac_addr size
  3118. * is 6 bytes
  3119. */
  3120. if (mac_addr_size == sizeof(u32)) {
  3121. *pmac_id_valid = true;
  3122. mac_id = mac_entry->mac_addr_id.s_mac_id.mac_id;
  3123. *pmac_id = le32_to_cpu(mac_id);
  3124. goto out;
  3125. }
  3126. }
  3127. /* If no active mac_id found, return first mac addr */
  3128. *pmac_id_valid = false;
  3129. memcpy(mac, resp->macaddr_list[0].mac_addr_id.macaddr,
  3130. ETH_ALEN);
  3131. }
  3132. out:
  3133. mutex_unlock(&adapter->mcc_lock);
  3134. dma_free_coherent(&adapter->pdev->dev, get_mac_list_cmd.size,
  3135. get_mac_list_cmd.va, get_mac_list_cmd.dma);
  3136. return status;
  3137. }
  3138. int be_cmd_get_active_mac(struct be_adapter *adapter, u32 curr_pmac_id,
  3139. u8 *mac, u32 if_handle, bool active, u32 domain)
  3140. {
  3141. if (!active)
  3142. be_cmd_get_mac_from_list(adapter, mac, &active, &curr_pmac_id,
  3143. if_handle, domain);
  3144. if (BEx_chip(adapter))
  3145. return be_cmd_mac_addr_query(adapter, mac, false,
  3146. if_handle, curr_pmac_id);
  3147. else
  3148. /* Fetch the MAC address using pmac_id */
  3149. return be_cmd_get_mac_from_list(adapter, mac, &active,
  3150. &curr_pmac_id,
  3151. if_handle, domain);
  3152. }
  3153. int be_cmd_get_perm_mac(struct be_adapter *adapter, u8 *mac)
  3154. {
  3155. int status;
  3156. bool pmac_valid = false;
  3157. eth_zero_addr(mac);
  3158. if (BEx_chip(adapter)) {
  3159. if (be_physfn(adapter))
  3160. status = be_cmd_mac_addr_query(adapter, mac, true, 0,
  3161. 0);
  3162. else
  3163. status = be_cmd_mac_addr_query(adapter, mac, false,
  3164. adapter->if_handle, 0);
  3165. } else {
  3166. status = be_cmd_get_mac_from_list(adapter, mac, &pmac_valid,
  3167. NULL, adapter->if_handle, 0);
  3168. }
  3169. return status;
  3170. }
  3171. /* Uses synchronous MCCQ */
  3172. int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
  3173. u8 mac_count, u32 domain)
  3174. {
  3175. struct be_mcc_wrb *wrb;
  3176. struct be_cmd_req_set_mac_list *req;
  3177. int status;
  3178. struct be_dma_mem cmd;
  3179. memset(&cmd, 0, sizeof(struct be_dma_mem));
  3180. cmd.size = sizeof(struct be_cmd_req_set_mac_list);
  3181. cmd.va = dma_zalloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
  3182. GFP_KERNEL);
  3183. if (!cmd.va)
  3184. return -ENOMEM;
  3185. mutex_lock(&adapter->mcc_lock);
  3186. wrb = wrb_from_mccq(adapter);
  3187. if (!wrb) {
  3188. status = -EBUSY;
  3189. goto err;
  3190. }
  3191. req = cmd.va;
  3192. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3193. OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
  3194. wrb, &cmd);
  3195. req->hdr.domain = domain;
  3196. req->mac_count = mac_count;
  3197. if (mac_count)
  3198. memcpy(req->mac, mac_array, ETH_ALEN*mac_count);
  3199. status = be_mcc_notify_wait(adapter);
  3200. err:
  3201. dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va, cmd.dma);
  3202. mutex_unlock(&adapter->mcc_lock);
  3203. return status;
  3204. }
  3205. /* Wrapper to delete any active MACs and provision the new mac.
  3206. * Changes to MAC_LIST are allowed iff none of the MAC addresses in the
  3207. * current list are active.
  3208. */
  3209. int be_cmd_set_mac(struct be_adapter *adapter, u8 *mac, int if_id, u32 dom)
  3210. {
  3211. bool active_mac = false;
  3212. u8 old_mac[ETH_ALEN];
  3213. u32 pmac_id;
  3214. int status;
  3215. status = be_cmd_get_mac_from_list(adapter, old_mac, &active_mac,
  3216. &pmac_id, if_id, dom);
  3217. if (!status && active_mac)
  3218. be_cmd_pmac_del(adapter, if_id, pmac_id, dom);
  3219. return be_cmd_set_mac_list(adapter, mac, mac ? 1 : 0, dom);
  3220. }
  3221. int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
  3222. u32 domain, u16 intf_id, u16 hsw_mode, u8 spoofchk)
  3223. {
  3224. struct be_mcc_wrb *wrb;
  3225. struct be_cmd_req_set_hsw_config *req;
  3226. void *ctxt;
  3227. int status;
  3228. if (!be_cmd_allowed(adapter, OPCODE_COMMON_SET_HSW_CONFIG,
  3229. CMD_SUBSYSTEM_COMMON))
  3230. return -EPERM;
  3231. mutex_lock(&adapter->mcc_lock);
  3232. wrb = wrb_from_mccq(adapter);
  3233. if (!wrb) {
  3234. status = -EBUSY;
  3235. goto err;
  3236. }
  3237. req = embedded_payload(wrb);
  3238. ctxt = &req->context;
  3239. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3240. OPCODE_COMMON_SET_HSW_CONFIG, sizeof(*req), wrb,
  3241. NULL);
  3242. req->hdr.domain = domain;
  3243. AMAP_SET_BITS(struct amap_set_hsw_context, interface_id, ctxt, intf_id);
  3244. if (pvid) {
  3245. AMAP_SET_BITS(struct amap_set_hsw_context, pvid_valid, ctxt, 1);
  3246. AMAP_SET_BITS(struct amap_set_hsw_context, pvid, ctxt, pvid);
  3247. }
  3248. if (hsw_mode) {
  3249. AMAP_SET_BITS(struct amap_set_hsw_context, interface_id,
  3250. ctxt, adapter->hba_port_num);
  3251. AMAP_SET_BITS(struct amap_set_hsw_context, pport, ctxt, 1);
  3252. AMAP_SET_BITS(struct amap_set_hsw_context, port_fwd_type,
  3253. ctxt, hsw_mode);
  3254. }
  3255. /* Enable/disable both mac and vlan spoof checking */
  3256. if (!BEx_chip(adapter) && spoofchk) {
  3257. AMAP_SET_BITS(struct amap_set_hsw_context, mac_spoofchk,
  3258. ctxt, spoofchk);
  3259. AMAP_SET_BITS(struct amap_set_hsw_context, vlan_spoofchk,
  3260. ctxt, spoofchk);
  3261. }
  3262. be_dws_cpu_to_le(req->context, sizeof(req->context));
  3263. status = be_mcc_notify_wait(adapter);
  3264. err:
  3265. mutex_unlock(&adapter->mcc_lock);
  3266. return status;
  3267. }
  3268. /* Get Hyper switch config */
  3269. int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
  3270. u32 domain, u16 intf_id, u8 *mode, bool *spoofchk)
  3271. {
  3272. struct be_mcc_wrb *wrb;
  3273. struct be_cmd_req_get_hsw_config *req;
  3274. void *ctxt;
  3275. int status;
  3276. u16 vid;
  3277. mutex_lock(&adapter->mcc_lock);
  3278. wrb = wrb_from_mccq(adapter);
  3279. if (!wrb) {
  3280. status = -EBUSY;
  3281. goto err;
  3282. }
  3283. req = embedded_payload(wrb);
  3284. ctxt = &req->context;
  3285. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3286. OPCODE_COMMON_GET_HSW_CONFIG, sizeof(*req), wrb,
  3287. NULL);
  3288. req->hdr.domain = domain;
  3289. AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
  3290. ctxt, intf_id);
  3291. AMAP_SET_BITS(struct amap_get_hsw_req_context, pvid_valid, ctxt, 1);
  3292. if (!BEx_chip(adapter) && mode) {
  3293. AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
  3294. ctxt, adapter->hba_port_num);
  3295. AMAP_SET_BITS(struct amap_get_hsw_req_context, pport, ctxt, 1);
  3296. }
  3297. be_dws_cpu_to_le(req->context, sizeof(req->context));
  3298. status = be_mcc_notify_wait(adapter);
  3299. if (!status) {
  3300. struct be_cmd_resp_get_hsw_config *resp =
  3301. embedded_payload(wrb);
  3302. be_dws_le_to_cpu(&resp->context, sizeof(resp->context));
  3303. vid = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
  3304. pvid, &resp->context);
  3305. if (pvid)
  3306. *pvid = le16_to_cpu(vid);
  3307. if (mode)
  3308. *mode = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
  3309. port_fwd_type, &resp->context);
  3310. if (spoofchk)
  3311. *spoofchk =
  3312. AMAP_GET_BITS(struct amap_get_hsw_resp_context,
  3313. spoofchk, &resp->context);
  3314. }
  3315. err:
  3316. mutex_unlock(&adapter->mcc_lock);
  3317. return status;
  3318. }
  3319. static bool be_is_wol_excluded(struct be_adapter *adapter)
  3320. {
  3321. struct pci_dev *pdev = adapter->pdev;
  3322. if (be_virtfn(adapter))
  3323. return true;
  3324. switch (pdev->subsystem_device) {
  3325. case OC_SUBSYS_DEVICE_ID1:
  3326. case OC_SUBSYS_DEVICE_ID2:
  3327. case OC_SUBSYS_DEVICE_ID3:
  3328. case OC_SUBSYS_DEVICE_ID4:
  3329. return true;
  3330. default:
  3331. return false;
  3332. }
  3333. }
  3334. int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter)
  3335. {
  3336. struct be_mcc_wrb *wrb;
  3337. struct be_cmd_req_acpi_wol_magic_config_v1 *req;
  3338. int status = 0;
  3339. struct be_dma_mem cmd;
  3340. if (!be_cmd_allowed(adapter, OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  3341. CMD_SUBSYSTEM_ETH))
  3342. return -EPERM;
  3343. if (be_is_wol_excluded(adapter))
  3344. return status;
  3345. if (mutex_lock_interruptible(&adapter->mbox_lock))
  3346. return -1;
  3347. memset(&cmd, 0, sizeof(struct be_dma_mem));
  3348. cmd.size = sizeof(struct be_cmd_resp_acpi_wol_magic_config_v1);
  3349. cmd.va = dma_zalloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
  3350. GFP_ATOMIC);
  3351. if (!cmd.va) {
  3352. dev_err(&adapter->pdev->dev, "Memory allocation failure\n");
  3353. status = -ENOMEM;
  3354. goto err;
  3355. }
  3356. wrb = wrb_from_mbox(adapter);
  3357. if (!wrb) {
  3358. status = -EBUSY;
  3359. goto err;
  3360. }
  3361. req = cmd.va;
  3362. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  3363. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  3364. sizeof(*req), wrb, &cmd);
  3365. req->hdr.version = 1;
  3366. req->query_options = BE_GET_WOL_CAP;
  3367. status = be_mbox_notify_wait(adapter);
  3368. if (!status) {
  3369. struct be_cmd_resp_acpi_wol_magic_config_v1 *resp;
  3370. resp = (struct be_cmd_resp_acpi_wol_magic_config_v1 *)cmd.va;
  3371. adapter->wol_cap = resp->wol_settings;
  3372. /* Non-zero macaddr indicates WOL is enabled */
  3373. if (adapter->wol_cap & BE_WOL_CAP &&
  3374. !is_zero_ether_addr(resp->magic_mac))
  3375. adapter->wol_en = true;
  3376. }
  3377. err:
  3378. mutex_unlock(&adapter->mbox_lock);
  3379. if (cmd.va)
  3380. dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va,
  3381. cmd.dma);
  3382. return status;
  3383. }
  3384. int be_cmd_set_fw_log_level(struct be_adapter *adapter, u32 level)
  3385. {
  3386. struct be_dma_mem extfat_cmd;
  3387. struct be_fat_conf_params *cfgs;
  3388. int status;
  3389. int i, j;
  3390. memset(&extfat_cmd, 0, sizeof(struct be_dma_mem));
  3391. extfat_cmd.size = sizeof(struct be_cmd_resp_get_ext_fat_caps);
  3392. extfat_cmd.va = dma_zalloc_coherent(&adapter->pdev->dev,
  3393. extfat_cmd.size, &extfat_cmd.dma,
  3394. GFP_ATOMIC);
  3395. if (!extfat_cmd.va)
  3396. return -ENOMEM;
  3397. status = be_cmd_get_ext_fat_capabilites(adapter, &extfat_cmd);
  3398. if (status)
  3399. goto err;
  3400. cfgs = (struct be_fat_conf_params *)
  3401. (extfat_cmd.va + sizeof(struct be_cmd_resp_hdr));
  3402. for (i = 0; i < le32_to_cpu(cfgs->num_modules); i++) {
  3403. u32 num_modes = le32_to_cpu(cfgs->module[i].num_modes);
  3404. for (j = 0; j < num_modes; j++) {
  3405. if (cfgs->module[i].trace_lvl[j].mode == MODE_UART)
  3406. cfgs->module[i].trace_lvl[j].dbg_lvl =
  3407. cpu_to_le32(level);
  3408. }
  3409. }
  3410. status = be_cmd_set_ext_fat_capabilites(adapter, &extfat_cmd, cfgs);
  3411. err:
  3412. dma_free_coherent(&adapter->pdev->dev, extfat_cmd.size, extfat_cmd.va,
  3413. extfat_cmd.dma);
  3414. return status;
  3415. }
  3416. int be_cmd_get_fw_log_level(struct be_adapter *adapter)
  3417. {
  3418. struct be_dma_mem extfat_cmd;
  3419. struct be_fat_conf_params *cfgs;
  3420. int status, j;
  3421. int level = 0;
  3422. memset(&extfat_cmd, 0, sizeof(struct be_dma_mem));
  3423. extfat_cmd.size = sizeof(struct be_cmd_resp_get_ext_fat_caps);
  3424. extfat_cmd.va = dma_zalloc_coherent(&adapter->pdev->dev,
  3425. extfat_cmd.size, &extfat_cmd.dma,
  3426. GFP_ATOMIC);
  3427. if (!extfat_cmd.va) {
  3428. dev_err(&adapter->pdev->dev, "%s: Memory allocation failure\n",
  3429. __func__);
  3430. goto err;
  3431. }
  3432. status = be_cmd_get_ext_fat_capabilites(adapter, &extfat_cmd);
  3433. if (!status) {
  3434. cfgs = (struct be_fat_conf_params *)(extfat_cmd.va +
  3435. sizeof(struct be_cmd_resp_hdr));
  3436. for (j = 0; j < le32_to_cpu(cfgs->module[0].num_modes); j++) {
  3437. if (cfgs->module[0].trace_lvl[j].mode == MODE_UART)
  3438. level = cfgs->module[0].trace_lvl[j].dbg_lvl;
  3439. }
  3440. }
  3441. dma_free_coherent(&adapter->pdev->dev, extfat_cmd.size, extfat_cmd.va,
  3442. extfat_cmd.dma);
  3443. err:
  3444. return level;
  3445. }
  3446. int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
  3447. struct be_dma_mem *cmd)
  3448. {
  3449. struct be_mcc_wrb *wrb;
  3450. struct be_cmd_req_get_ext_fat_caps *req;
  3451. int status;
  3452. if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_EXT_FAT_CAPABILITIES,
  3453. CMD_SUBSYSTEM_COMMON))
  3454. return -EPERM;
  3455. if (mutex_lock_interruptible(&adapter->mbox_lock))
  3456. return -1;
  3457. wrb = wrb_from_mbox(adapter);
  3458. if (!wrb) {
  3459. status = -EBUSY;
  3460. goto err;
  3461. }
  3462. req = cmd->va;
  3463. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3464. OPCODE_COMMON_GET_EXT_FAT_CAPABILITIES,
  3465. cmd->size, wrb, cmd);
  3466. req->parameter_type = cpu_to_le32(1);
  3467. status = be_mbox_notify_wait(adapter);
  3468. err:
  3469. mutex_unlock(&adapter->mbox_lock);
  3470. return status;
  3471. }
  3472. int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
  3473. struct be_dma_mem *cmd,
  3474. struct be_fat_conf_params *configs)
  3475. {
  3476. struct be_mcc_wrb *wrb;
  3477. struct be_cmd_req_set_ext_fat_caps *req;
  3478. int status;
  3479. mutex_lock(&adapter->mcc_lock);
  3480. wrb = wrb_from_mccq(adapter);
  3481. if (!wrb) {
  3482. status = -EBUSY;
  3483. goto err;
  3484. }
  3485. req = cmd->va;
  3486. memcpy(&req->set_params, configs, sizeof(struct be_fat_conf_params));
  3487. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3488. OPCODE_COMMON_SET_EXT_FAT_CAPABILITIES,
  3489. cmd->size, wrb, cmd);
  3490. status = be_mcc_notify_wait(adapter);
  3491. err:
  3492. mutex_unlock(&adapter->mcc_lock);
  3493. return status;
  3494. }
  3495. int be_cmd_query_port_name(struct be_adapter *adapter)
  3496. {
  3497. struct be_cmd_req_get_port_name *req;
  3498. struct be_mcc_wrb *wrb;
  3499. int status;
  3500. if (mutex_lock_interruptible(&adapter->mbox_lock))
  3501. return -1;
  3502. wrb = wrb_from_mbox(adapter);
  3503. req = embedded_payload(wrb);
  3504. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3505. OPCODE_COMMON_GET_PORT_NAME, sizeof(*req), wrb,
  3506. NULL);
  3507. if (!BEx_chip(adapter))
  3508. req->hdr.version = 1;
  3509. status = be_mbox_notify_wait(adapter);
  3510. if (!status) {
  3511. struct be_cmd_resp_get_port_name *resp = embedded_payload(wrb);
  3512. adapter->port_name = resp->port_name[adapter->hba_port_num];
  3513. } else {
  3514. adapter->port_name = adapter->hba_port_num + '0';
  3515. }
  3516. mutex_unlock(&adapter->mbox_lock);
  3517. return status;
  3518. }
  3519. /* When more than 1 NIC descriptor is present in the descriptor list,
  3520. * the caller must specify the pf_num to obtain the NIC descriptor
  3521. * corresponding to its pci function.
  3522. * get_vft must be true when the caller wants the VF-template desc of the
  3523. * PF-pool.
  3524. * The pf_num should be set to PF_NUM_IGNORE when the caller knows
  3525. * that only it's NIC descriptor is present in the descriptor list.
  3526. */
  3527. static struct be_nic_res_desc *be_get_nic_desc(u8 *buf, u32 desc_count,
  3528. bool get_vft, u8 pf_num)
  3529. {
  3530. struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
  3531. struct be_nic_res_desc *nic;
  3532. int i;
  3533. for (i = 0; i < desc_count; i++) {
  3534. if (hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V0 ||
  3535. hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V1) {
  3536. nic = (struct be_nic_res_desc *)hdr;
  3537. if ((pf_num == PF_NUM_IGNORE ||
  3538. nic->pf_num == pf_num) &&
  3539. (!get_vft || nic->flags & BIT(VFT_SHIFT)))
  3540. return nic;
  3541. }
  3542. hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
  3543. hdr = (void *)hdr + hdr->desc_len;
  3544. }
  3545. return NULL;
  3546. }
  3547. static struct be_nic_res_desc *be_get_vft_desc(u8 *buf, u32 desc_count,
  3548. u8 pf_num)
  3549. {
  3550. return be_get_nic_desc(buf, desc_count, true, pf_num);
  3551. }
  3552. static struct be_nic_res_desc *be_get_func_nic_desc(u8 *buf, u32 desc_count,
  3553. u8 pf_num)
  3554. {
  3555. return be_get_nic_desc(buf, desc_count, false, pf_num);
  3556. }
  3557. static struct be_pcie_res_desc *be_get_pcie_desc(u8 *buf, u32 desc_count,
  3558. u8 pf_num)
  3559. {
  3560. struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
  3561. struct be_pcie_res_desc *pcie;
  3562. int i;
  3563. for (i = 0; i < desc_count; i++) {
  3564. if (hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V0 ||
  3565. hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V1) {
  3566. pcie = (struct be_pcie_res_desc *)hdr;
  3567. if (pcie->pf_num == pf_num)
  3568. return pcie;
  3569. }
  3570. hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
  3571. hdr = (void *)hdr + hdr->desc_len;
  3572. }
  3573. return NULL;
  3574. }
  3575. static struct be_port_res_desc *be_get_port_desc(u8 *buf, u32 desc_count)
  3576. {
  3577. struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
  3578. int i;
  3579. for (i = 0; i < desc_count; i++) {
  3580. if (hdr->desc_type == PORT_RESOURCE_DESC_TYPE_V1)
  3581. return (struct be_port_res_desc *)hdr;
  3582. hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
  3583. hdr = (void *)hdr + hdr->desc_len;
  3584. }
  3585. return NULL;
  3586. }
  3587. static void be_copy_nic_desc(struct be_resources *res,
  3588. struct be_nic_res_desc *desc)
  3589. {
  3590. res->max_uc_mac = le16_to_cpu(desc->unicast_mac_count);
  3591. res->max_vlans = le16_to_cpu(desc->vlan_count);
  3592. res->max_mcast_mac = le16_to_cpu(desc->mcast_mac_count);
  3593. res->max_tx_qs = le16_to_cpu(desc->txq_count);
  3594. res->max_rss_qs = le16_to_cpu(desc->rssq_count);
  3595. res->max_rx_qs = le16_to_cpu(desc->rq_count);
  3596. res->max_evt_qs = le16_to_cpu(desc->eq_count);
  3597. res->max_cq_count = le16_to_cpu(desc->cq_count);
  3598. res->max_iface_count = le16_to_cpu(desc->iface_count);
  3599. res->max_mcc_count = le16_to_cpu(desc->mcc_count);
  3600. /* Clear flags that driver is not interested in */
  3601. res->if_cap_flags = le32_to_cpu(desc->cap_flags) &
  3602. BE_IF_CAP_FLAGS_WANT;
  3603. }
  3604. /* Uses Mbox */
  3605. int be_cmd_get_func_config(struct be_adapter *adapter, struct be_resources *res)
  3606. {
  3607. struct be_mcc_wrb *wrb;
  3608. struct be_cmd_req_get_func_config *req;
  3609. int status;
  3610. struct be_dma_mem cmd;
  3611. if (mutex_lock_interruptible(&adapter->mbox_lock))
  3612. return -1;
  3613. memset(&cmd, 0, sizeof(struct be_dma_mem));
  3614. cmd.size = sizeof(struct be_cmd_resp_get_func_config);
  3615. cmd.va = dma_zalloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
  3616. GFP_ATOMIC);
  3617. if (!cmd.va) {
  3618. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  3619. status = -ENOMEM;
  3620. goto err;
  3621. }
  3622. wrb = wrb_from_mbox(adapter);
  3623. if (!wrb) {
  3624. status = -EBUSY;
  3625. goto err;
  3626. }
  3627. req = cmd.va;
  3628. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3629. OPCODE_COMMON_GET_FUNC_CONFIG,
  3630. cmd.size, wrb, &cmd);
  3631. if (skyhawk_chip(adapter))
  3632. req->hdr.version = 1;
  3633. status = be_mbox_notify_wait(adapter);
  3634. if (!status) {
  3635. struct be_cmd_resp_get_func_config *resp = cmd.va;
  3636. u32 desc_count = le32_to_cpu(resp->desc_count);
  3637. struct be_nic_res_desc *desc;
  3638. /* GET_FUNC_CONFIG returns resource descriptors of the
  3639. * current function only. So, pf_num should be set to
  3640. * PF_NUM_IGNORE.
  3641. */
  3642. desc = be_get_func_nic_desc(resp->func_param, desc_count,
  3643. PF_NUM_IGNORE);
  3644. if (!desc) {
  3645. status = -EINVAL;
  3646. goto err;
  3647. }
  3648. /* Store pf_num & vf_num for later use in GET_PROFILE_CONFIG */
  3649. adapter->pf_num = desc->pf_num;
  3650. adapter->vf_num = desc->vf_num;
  3651. if (res)
  3652. be_copy_nic_desc(res, desc);
  3653. }
  3654. err:
  3655. mutex_unlock(&adapter->mbox_lock);
  3656. if (cmd.va)
  3657. dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va,
  3658. cmd.dma);
  3659. return status;
  3660. }
  3661. /* This routine returns a list of all the NIC PF_nums in the adapter */
  3662. static u16 be_get_nic_pf_num_list(u8 *buf, u32 desc_count, u16 *nic_pf_nums)
  3663. {
  3664. struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
  3665. struct be_pcie_res_desc *pcie = NULL;
  3666. int i;
  3667. u16 nic_pf_count = 0;
  3668. for (i = 0; i < desc_count; i++) {
  3669. if (hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V0 ||
  3670. hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V1) {
  3671. pcie = (struct be_pcie_res_desc *)hdr;
  3672. if (pcie->pf_state && (pcie->pf_type == MISSION_NIC ||
  3673. pcie->pf_type == MISSION_RDMA)) {
  3674. nic_pf_nums[nic_pf_count++] = pcie->pf_num;
  3675. }
  3676. }
  3677. hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
  3678. hdr = (void *)hdr + hdr->desc_len;
  3679. }
  3680. return nic_pf_count;
  3681. }
  3682. /* Will use MBOX only if MCCQ has not been created */
  3683. int be_cmd_get_profile_config(struct be_adapter *adapter,
  3684. struct be_resources *res,
  3685. struct be_port_resources *port_res,
  3686. u8 profile_type, u8 query, u8 domain)
  3687. {
  3688. struct be_cmd_resp_get_profile_config *resp;
  3689. struct be_cmd_req_get_profile_config *req;
  3690. struct be_nic_res_desc *vf_res;
  3691. struct be_pcie_res_desc *pcie;
  3692. struct be_port_res_desc *port;
  3693. struct be_nic_res_desc *nic;
  3694. struct be_mcc_wrb wrb = {0};
  3695. struct be_dma_mem cmd;
  3696. u16 desc_count;
  3697. int status;
  3698. memset(&cmd, 0, sizeof(struct be_dma_mem));
  3699. cmd.size = sizeof(struct be_cmd_resp_get_profile_config);
  3700. cmd.va = dma_zalloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
  3701. GFP_ATOMIC);
  3702. if (!cmd.va)
  3703. return -ENOMEM;
  3704. req = cmd.va;
  3705. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3706. OPCODE_COMMON_GET_PROFILE_CONFIG,
  3707. cmd.size, &wrb, &cmd);
  3708. if (!lancer_chip(adapter))
  3709. req->hdr.version = 1;
  3710. req->type = profile_type;
  3711. req->hdr.domain = domain;
  3712. /* When QUERY_MODIFIABLE_FIELDS_TYPE bit is set, cmd returns the
  3713. * descriptors with all bits set to "1" for the fields which can be
  3714. * modified using SET_PROFILE_CONFIG cmd.
  3715. */
  3716. if (query == RESOURCE_MODIFIABLE)
  3717. req->type |= QUERY_MODIFIABLE_FIELDS_TYPE;
  3718. status = be_cmd_notify_wait(adapter, &wrb);
  3719. if (status)
  3720. goto err;
  3721. resp = cmd.va;
  3722. desc_count = le16_to_cpu(resp->desc_count);
  3723. if (port_res) {
  3724. u16 nic_pf_cnt = 0, i;
  3725. u16 nic_pf_num_list[MAX_NIC_FUNCS];
  3726. nic_pf_cnt = be_get_nic_pf_num_list(resp->func_param,
  3727. desc_count,
  3728. nic_pf_num_list);
  3729. for (i = 0; i < nic_pf_cnt; i++) {
  3730. nic = be_get_func_nic_desc(resp->func_param, desc_count,
  3731. nic_pf_num_list[i]);
  3732. if (nic->link_param == adapter->port_num) {
  3733. port_res->nic_pfs++;
  3734. pcie = be_get_pcie_desc(resp->func_param,
  3735. desc_count,
  3736. nic_pf_num_list[i]);
  3737. port_res->max_vfs += le16_to_cpu(pcie->num_vfs);
  3738. }
  3739. }
  3740. return status;
  3741. }
  3742. pcie = be_get_pcie_desc(resp->func_param, desc_count,
  3743. adapter->pf_num);
  3744. if (pcie)
  3745. res->max_vfs = le16_to_cpu(pcie->num_vfs);
  3746. port = be_get_port_desc(resp->func_param, desc_count);
  3747. if (port)
  3748. adapter->mc_type = port->mc_type;
  3749. nic = be_get_func_nic_desc(resp->func_param, desc_count,
  3750. adapter->pf_num);
  3751. if (nic)
  3752. be_copy_nic_desc(res, nic);
  3753. vf_res = be_get_vft_desc(resp->func_param, desc_count,
  3754. adapter->pf_num);
  3755. if (vf_res)
  3756. res->vf_if_cap_flags = vf_res->cap_flags;
  3757. err:
  3758. if (cmd.va)
  3759. dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va,
  3760. cmd.dma);
  3761. return status;
  3762. }
  3763. /* Will use MBOX only if MCCQ has not been created */
  3764. static int be_cmd_set_profile_config(struct be_adapter *adapter, void *desc,
  3765. int size, int count, u8 version, u8 domain)
  3766. {
  3767. struct be_cmd_req_set_profile_config *req;
  3768. struct be_mcc_wrb wrb = {0};
  3769. struct be_dma_mem cmd;
  3770. int status;
  3771. memset(&cmd, 0, sizeof(struct be_dma_mem));
  3772. cmd.size = sizeof(struct be_cmd_req_set_profile_config);
  3773. cmd.va = dma_zalloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
  3774. GFP_ATOMIC);
  3775. if (!cmd.va)
  3776. return -ENOMEM;
  3777. req = cmd.va;
  3778. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3779. OPCODE_COMMON_SET_PROFILE_CONFIG, cmd.size,
  3780. &wrb, &cmd);
  3781. req->hdr.version = version;
  3782. req->hdr.domain = domain;
  3783. req->desc_count = cpu_to_le32(count);
  3784. memcpy(req->desc, desc, size);
  3785. status = be_cmd_notify_wait(adapter, &wrb);
  3786. if (cmd.va)
  3787. dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va,
  3788. cmd.dma);
  3789. return status;
  3790. }
  3791. /* Mark all fields invalid */
  3792. static void be_reset_nic_desc(struct be_nic_res_desc *nic)
  3793. {
  3794. memset(nic, 0, sizeof(*nic));
  3795. nic->unicast_mac_count = 0xFFFF;
  3796. nic->mcc_count = 0xFFFF;
  3797. nic->vlan_count = 0xFFFF;
  3798. nic->mcast_mac_count = 0xFFFF;
  3799. nic->txq_count = 0xFFFF;
  3800. nic->rq_count = 0xFFFF;
  3801. nic->rssq_count = 0xFFFF;
  3802. nic->lro_count = 0xFFFF;
  3803. nic->cq_count = 0xFFFF;
  3804. nic->toe_conn_count = 0xFFFF;
  3805. nic->eq_count = 0xFFFF;
  3806. nic->iface_count = 0xFFFF;
  3807. nic->link_param = 0xFF;
  3808. nic->channel_id_param = cpu_to_le16(0xF000);
  3809. nic->acpi_params = 0xFF;
  3810. nic->wol_param = 0x0F;
  3811. nic->tunnel_iface_count = 0xFFFF;
  3812. nic->direct_tenant_iface_count = 0xFFFF;
  3813. nic->bw_min = 0xFFFFFFFF;
  3814. nic->bw_max = 0xFFFFFFFF;
  3815. }
  3816. /* Mark all fields invalid */
  3817. static void be_reset_pcie_desc(struct be_pcie_res_desc *pcie)
  3818. {
  3819. memset(pcie, 0, sizeof(*pcie));
  3820. pcie->sriov_state = 0xFF;
  3821. pcie->pf_state = 0xFF;
  3822. pcie->pf_type = 0xFF;
  3823. pcie->num_vfs = 0xFFFF;
  3824. }
  3825. int be_cmd_config_qos(struct be_adapter *adapter, u32 max_rate, u16 link_speed,
  3826. u8 domain)
  3827. {
  3828. struct be_nic_res_desc nic_desc;
  3829. u32 bw_percent;
  3830. u16 version = 0;
  3831. if (BE3_chip(adapter))
  3832. return be_cmd_set_qos(adapter, max_rate / 10, domain);
  3833. be_reset_nic_desc(&nic_desc);
  3834. nic_desc.pf_num = adapter->pf_num;
  3835. nic_desc.vf_num = domain;
  3836. nic_desc.bw_min = 0;
  3837. if (lancer_chip(adapter)) {
  3838. nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V0;
  3839. nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V0;
  3840. nic_desc.flags = (1 << QUN_SHIFT) | (1 << IMM_SHIFT) |
  3841. (1 << NOSV_SHIFT);
  3842. nic_desc.bw_max = cpu_to_le32(max_rate / 10);
  3843. } else {
  3844. version = 1;
  3845. nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V1;
  3846. nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
  3847. nic_desc.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
  3848. bw_percent = max_rate ? (max_rate * 100) / link_speed : 100;
  3849. nic_desc.bw_max = cpu_to_le32(bw_percent);
  3850. }
  3851. return be_cmd_set_profile_config(adapter, &nic_desc,
  3852. nic_desc.hdr.desc_len,
  3853. 1, version, domain);
  3854. }
  3855. int be_cmd_set_sriov_config(struct be_adapter *adapter,
  3856. struct be_resources pool_res, u16 num_vfs,
  3857. struct be_resources *vft_res)
  3858. {
  3859. struct {
  3860. struct be_pcie_res_desc pcie;
  3861. struct be_nic_res_desc nic_vft;
  3862. } __packed desc;
  3863. /* PF PCIE descriptor */
  3864. be_reset_pcie_desc(&desc.pcie);
  3865. desc.pcie.hdr.desc_type = PCIE_RESOURCE_DESC_TYPE_V1;
  3866. desc.pcie.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
  3867. desc.pcie.flags = BIT(IMM_SHIFT) | BIT(NOSV_SHIFT);
  3868. desc.pcie.pf_num = adapter->pdev->devfn;
  3869. desc.pcie.sriov_state = num_vfs ? 1 : 0;
  3870. desc.pcie.num_vfs = cpu_to_le16(num_vfs);
  3871. /* VF NIC Template descriptor */
  3872. be_reset_nic_desc(&desc.nic_vft);
  3873. desc.nic_vft.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V1;
  3874. desc.nic_vft.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
  3875. desc.nic_vft.flags = vft_res->flags | BIT(VFT_SHIFT) |
  3876. BIT(IMM_SHIFT) | BIT(NOSV_SHIFT);
  3877. desc.nic_vft.pf_num = adapter->pdev->devfn;
  3878. desc.nic_vft.vf_num = 0;
  3879. desc.nic_vft.cap_flags = cpu_to_le32(vft_res->vf_if_cap_flags);
  3880. desc.nic_vft.rq_count = cpu_to_le16(vft_res->max_rx_qs);
  3881. desc.nic_vft.txq_count = cpu_to_le16(vft_res->max_tx_qs);
  3882. desc.nic_vft.rssq_count = cpu_to_le16(vft_res->max_rss_qs);
  3883. desc.nic_vft.cq_count = cpu_to_le16(vft_res->max_cq_count);
  3884. if (vft_res->max_uc_mac)
  3885. desc.nic_vft.unicast_mac_count =
  3886. cpu_to_le16(vft_res->max_uc_mac);
  3887. if (vft_res->max_vlans)
  3888. desc.nic_vft.vlan_count = cpu_to_le16(vft_res->max_vlans);
  3889. if (vft_res->max_iface_count)
  3890. desc.nic_vft.iface_count =
  3891. cpu_to_le16(vft_res->max_iface_count);
  3892. if (vft_res->max_mcc_count)
  3893. desc.nic_vft.mcc_count = cpu_to_le16(vft_res->max_mcc_count);
  3894. return be_cmd_set_profile_config(adapter, &desc,
  3895. 2 * RESOURCE_DESC_SIZE_V1, 2, 1, 0);
  3896. }
  3897. int be_cmd_manage_iface(struct be_adapter *adapter, u32 iface, u8 op)
  3898. {
  3899. struct be_mcc_wrb *wrb;
  3900. struct be_cmd_req_manage_iface_filters *req;
  3901. int status;
  3902. if (iface == 0xFFFFFFFF)
  3903. return -1;
  3904. mutex_lock(&adapter->mcc_lock);
  3905. wrb = wrb_from_mccq(adapter);
  3906. if (!wrb) {
  3907. status = -EBUSY;
  3908. goto err;
  3909. }
  3910. req = embedded_payload(wrb);
  3911. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3912. OPCODE_COMMON_MANAGE_IFACE_FILTERS, sizeof(*req),
  3913. wrb, NULL);
  3914. req->op = op;
  3915. req->target_iface_id = cpu_to_le32(iface);
  3916. status = be_mcc_notify_wait(adapter);
  3917. err:
  3918. mutex_unlock(&adapter->mcc_lock);
  3919. return status;
  3920. }
  3921. int be_cmd_set_vxlan_port(struct be_adapter *adapter, __be16 port)
  3922. {
  3923. struct be_port_res_desc port_desc;
  3924. memset(&port_desc, 0, sizeof(port_desc));
  3925. port_desc.hdr.desc_type = PORT_RESOURCE_DESC_TYPE_V1;
  3926. port_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
  3927. port_desc.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
  3928. port_desc.link_num = adapter->hba_port_num;
  3929. if (port) {
  3930. port_desc.nv_flags = NV_TYPE_VXLAN | (1 << SOCVID_SHIFT) |
  3931. (1 << RCVID_SHIFT);
  3932. port_desc.nv_port = swab16(port);
  3933. } else {
  3934. port_desc.nv_flags = NV_TYPE_DISABLED;
  3935. port_desc.nv_port = 0;
  3936. }
  3937. return be_cmd_set_profile_config(adapter, &port_desc,
  3938. RESOURCE_DESC_SIZE_V1, 1, 1, 0);
  3939. }
  3940. int be_cmd_get_if_id(struct be_adapter *adapter, struct be_vf_cfg *vf_cfg,
  3941. int vf_num)
  3942. {
  3943. struct be_mcc_wrb *wrb;
  3944. struct be_cmd_req_get_iface_list *req;
  3945. struct be_cmd_resp_get_iface_list *resp;
  3946. int status;
  3947. mutex_lock(&adapter->mcc_lock);
  3948. wrb = wrb_from_mccq(adapter);
  3949. if (!wrb) {
  3950. status = -EBUSY;
  3951. goto err;
  3952. }
  3953. req = embedded_payload(wrb);
  3954. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3955. OPCODE_COMMON_GET_IFACE_LIST, sizeof(*resp),
  3956. wrb, NULL);
  3957. req->hdr.domain = vf_num + 1;
  3958. status = be_mcc_notify_wait(adapter);
  3959. if (!status) {
  3960. resp = (struct be_cmd_resp_get_iface_list *)req;
  3961. vf_cfg->if_handle = le32_to_cpu(resp->if_desc.if_id);
  3962. }
  3963. err:
  3964. mutex_unlock(&adapter->mcc_lock);
  3965. return status;
  3966. }
  3967. static int lancer_wait_idle(struct be_adapter *adapter)
  3968. {
  3969. #define SLIPORT_IDLE_TIMEOUT 30
  3970. u32 reg_val;
  3971. int status = 0, i;
  3972. for (i = 0; i < SLIPORT_IDLE_TIMEOUT; i++) {
  3973. reg_val = ioread32(adapter->db + PHYSDEV_CONTROL_OFFSET);
  3974. if ((reg_val & PHYSDEV_CONTROL_INP_MASK) == 0)
  3975. break;
  3976. ssleep(1);
  3977. }
  3978. if (i == SLIPORT_IDLE_TIMEOUT)
  3979. status = -1;
  3980. return status;
  3981. }
  3982. int lancer_physdev_ctrl(struct be_adapter *adapter, u32 mask)
  3983. {
  3984. int status = 0;
  3985. status = lancer_wait_idle(adapter);
  3986. if (status)
  3987. return status;
  3988. iowrite32(mask, adapter->db + PHYSDEV_CONTROL_OFFSET);
  3989. return status;
  3990. }
  3991. /* Routine to check whether dump image is present or not */
  3992. bool dump_present(struct be_adapter *adapter)
  3993. {
  3994. u32 sliport_status = 0;
  3995. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  3996. return !!(sliport_status & SLIPORT_STATUS_DIP_MASK);
  3997. }
  3998. int lancer_initiate_dump(struct be_adapter *adapter)
  3999. {
  4000. struct device *dev = &adapter->pdev->dev;
  4001. int status;
  4002. if (dump_present(adapter)) {
  4003. dev_info(dev, "Previous dump not cleared, not forcing dump\n");
  4004. return -EEXIST;
  4005. }
  4006. /* give firmware reset and diagnostic dump */
  4007. status = lancer_physdev_ctrl(adapter, PHYSDEV_CONTROL_FW_RESET_MASK |
  4008. PHYSDEV_CONTROL_DD_MASK);
  4009. if (status < 0) {
  4010. dev_err(dev, "FW reset failed\n");
  4011. return status;
  4012. }
  4013. status = lancer_wait_idle(adapter);
  4014. if (status)
  4015. return status;
  4016. if (!dump_present(adapter)) {
  4017. dev_err(dev, "FW dump not generated\n");
  4018. return -EIO;
  4019. }
  4020. return 0;
  4021. }
  4022. int lancer_delete_dump(struct be_adapter *adapter)
  4023. {
  4024. int status;
  4025. status = lancer_cmd_delete_object(adapter, LANCER_FW_DUMP_FILE);
  4026. return be_cmd_status(status);
  4027. }
  4028. /* Uses sync mcc */
  4029. int be_cmd_enable_vf(struct be_adapter *adapter, u8 domain)
  4030. {
  4031. struct be_mcc_wrb *wrb;
  4032. struct be_cmd_enable_disable_vf *req;
  4033. int status;
  4034. if (BEx_chip(adapter))
  4035. return 0;
  4036. mutex_lock(&adapter->mcc_lock);
  4037. wrb = wrb_from_mccq(adapter);
  4038. if (!wrb) {
  4039. status = -EBUSY;
  4040. goto err;
  4041. }
  4042. req = embedded_payload(wrb);
  4043. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  4044. OPCODE_COMMON_ENABLE_DISABLE_VF, sizeof(*req),
  4045. wrb, NULL);
  4046. req->hdr.domain = domain;
  4047. req->enable = 1;
  4048. status = be_mcc_notify_wait(adapter);
  4049. err:
  4050. mutex_unlock(&adapter->mcc_lock);
  4051. return status;
  4052. }
  4053. int be_cmd_intr_set(struct be_adapter *adapter, bool intr_enable)
  4054. {
  4055. struct be_mcc_wrb *wrb;
  4056. struct be_cmd_req_intr_set *req;
  4057. int status;
  4058. if (mutex_lock_interruptible(&adapter->mbox_lock))
  4059. return -1;
  4060. wrb = wrb_from_mbox(adapter);
  4061. req = embedded_payload(wrb);
  4062. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  4063. OPCODE_COMMON_SET_INTERRUPT_ENABLE, sizeof(*req),
  4064. wrb, NULL);
  4065. req->intr_enabled = intr_enable;
  4066. status = be_mbox_notify_wait(adapter);
  4067. mutex_unlock(&adapter->mbox_lock);
  4068. return status;
  4069. }
  4070. /* Uses MBOX */
  4071. int be_cmd_get_active_profile(struct be_adapter *adapter, u16 *profile_id)
  4072. {
  4073. struct be_cmd_req_get_active_profile *req;
  4074. struct be_mcc_wrb *wrb;
  4075. int status;
  4076. if (mutex_lock_interruptible(&adapter->mbox_lock))
  4077. return -1;
  4078. wrb = wrb_from_mbox(adapter);
  4079. if (!wrb) {
  4080. status = -EBUSY;
  4081. goto err;
  4082. }
  4083. req = embedded_payload(wrb);
  4084. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  4085. OPCODE_COMMON_GET_ACTIVE_PROFILE, sizeof(*req),
  4086. wrb, NULL);
  4087. status = be_mbox_notify_wait(adapter);
  4088. if (!status) {
  4089. struct be_cmd_resp_get_active_profile *resp =
  4090. embedded_payload(wrb);
  4091. *profile_id = le16_to_cpu(resp->active_profile_id);
  4092. }
  4093. err:
  4094. mutex_unlock(&adapter->mbox_lock);
  4095. return status;
  4096. }
  4097. static int
  4098. __be_cmd_set_logical_link_config(struct be_adapter *adapter,
  4099. int link_state, int version, u8 domain)
  4100. {
  4101. struct be_mcc_wrb *wrb;
  4102. struct be_cmd_req_set_ll_link *req;
  4103. int status;
  4104. mutex_lock(&adapter->mcc_lock);
  4105. wrb = wrb_from_mccq(adapter);
  4106. if (!wrb) {
  4107. status = -EBUSY;
  4108. goto err;
  4109. }
  4110. req = embedded_payload(wrb);
  4111. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  4112. OPCODE_COMMON_SET_LOGICAL_LINK_CONFIG,
  4113. sizeof(*req), wrb, NULL);
  4114. req->hdr.version = version;
  4115. req->hdr.domain = domain;
  4116. if (link_state == IFLA_VF_LINK_STATE_ENABLE ||
  4117. link_state == IFLA_VF_LINK_STATE_AUTO)
  4118. req->link_config |= PLINK_ENABLE;
  4119. if (link_state == IFLA_VF_LINK_STATE_AUTO)
  4120. req->link_config |= PLINK_TRACK;
  4121. status = be_mcc_notify_wait(adapter);
  4122. err:
  4123. mutex_unlock(&adapter->mcc_lock);
  4124. return status;
  4125. }
  4126. int be_cmd_set_logical_link_config(struct be_adapter *adapter,
  4127. int link_state, u8 domain)
  4128. {
  4129. int status;
  4130. if (BE2_chip(adapter))
  4131. return -EOPNOTSUPP;
  4132. status = __be_cmd_set_logical_link_config(adapter, link_state,
  4133. 2, domain);
  4134. /* Version 2 of the command will not be recognized by older FW.
  4135. * On such a failure issue version 1 of the command.
  4136. */
  4137. if (base_status(status) == MCC_STATUS_ILLEGAL_REQUEST)
  4138. status = __be_cmd_set_logical_link_config(adapter, link_state,
  4139. 1, domain);
  4140. return status;
  4141. }
  4142. int be_cmd_set_features(struct be_adapter *adapter)
  4143. {
  4144. struct be_cmd_resp_set_features *resp;
  4145. struct be_cmd_req_set_features *req;
  4146. struct be_mcc_wrb *wrb;
  4147. int status;
  4148. if (mutex_lock_interruptible(&adapter->mcc_lock))
  4149. return -1;
  4150. wrb = wrb_from_mccq(adapter);
  4151. if (!wrb) {
  4152. status = -EBUSY;
  4153. goto err;
  4154. }
  4155. req = embedded_payload(wrb);
  4156. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  4157. OPCODE_COMMON_SET_FEATURES,
  4158. sizeof(*req), wrb, NULL);
  4159. req->features = cpu_to_le32(BE_FEATURE_UE_RECOVERY);
  4160. req->parameter_len = cpu_to_le32(sizeof(struct be_req_ue_recovery));
  4161. req->parameter.req.uer = cpu_to_le32(BE_UE_RECOVERY_UER_MASK);
  4162. status = be_mcc_notify_wait(adapter);
  4163. if (status)
  4164. goto err;
  4165. resp = embedded_payload(wrb);
  4166. adapter->error_recovery.ue_to_poll_time =
  4167. le16_to_cpu(resp->parameter.resp.ue2rp);
  4168. adapter->error_recovery.ue_to_reset_time =
  4169. le16_to_cpu(resp->parameter.resp.ue2sr);
  4170. adapter->error_recovery.recovery_supported = true;
  4171. err:
  4172. /* Checking "MCC_STATUS_INVALID_LENGTH" for SKH as FW
  4173. * returns this error in older firmware versions
  4174. */
  4175. if (base_status(status) == MCC_STATUS_ILLEGAL_REQUEST ||
  4176. base_status(status) == MCC_STATUS_INVALID_LENGTH)
  4177. dev_info(&adapter->pdev->dev,
  4178. "Adapter does not support HW error recovery\n");
  4179. mutex_unlock(&adapter->mcc_lock);
  4180. return status;
  4181. }
  4182. int be_roce_mcc_cmd(void *netdev_handle, void *wrb_payload,
  4183. int wrb_payload_size, u16 *cmd_status, u16 *ext_status)
  4184. {
  4185. struct be_adapter *adapter = netdev_priv(netdev_handle);
  4186. struct be_mcc_wrb *wrb;
  4187. struct be_cmd_req_hdr *hdr = (struct be_cmd_req_hdr *)wrb_payload;
  4188. struct be_cmd_req_hdr *req;
  4189. struct be_cmd_resp_hdr *resp;
  4190. int status;
  4191. mutex_lock(&adapter->mcc_lock);
  4192. wrb = wrb_from_mccq(adapter);
  4193. if (!wrb) {
  4194. status = -EBUSY;
  4195. goto err;
  4196. }
  4197. req = embedded_payload(wrb);
  4198. resp = embedded_payload(wrb);
  4199. be_wrb_cmd_hdr_prepare(req, hdr->subsystem,
  4200. hdr->opcode, wrb_payload_size, wrb, NULL);
  4201. memcpy(req, wrb_payload, wrb_payload_size);
  4202. be_dws_cpu_to_le(req, wrb_payload_size);
  4203. status = be_mcc_notify_wait(adapter);
  4204. if (cmd_status)
  4205. *cmd_status = (status & 0xffff);
  4206. if (ext_status)
  4207. *ext_status = 0;
  4208. memcpy(wrb_payload, resp, sizeof(*resp) + resp->response_length);
  4209. be_dws_le_to_cpu(wrb_payload, sizeof(*resp) + resp->response_length);
  4210. err:
  4211. mutex_unlock(&adapter->mcc_lock);
  4212. return status;
  4213. }
  4214. EXPORT_SYMBOL(be_roce_mcc_cmd);