t4_msg.h 49 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847
  1. /*
  2. * This file is part of the Chelsio T4 Ethernet driver for Linux.
  3. *
  4. * Copyright (c) 2003-2014 Chelsio Communications, Inc. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. */
  34. #ifndef __T4_MSG_H
  35. #define __T4_MSG_H
  36. #include <linux/types.h>
  37. enum {
  38. CPL_PASS_OPEN_REQ = 0x1,
  39. CPL_PASS_ACCEPT_RPL = 0x2,
  40. CPL_ACT_OPEN_REQ = 0x3,
  41. CPL_SET_TCB_FIELD = 0x5,
  42. CPL_GET_TCB = 0x6,
  43. CPL_CLOSE_CON_REQ = 0x8,
  44. CPL_CLOSE_LISTSRV_REQ = 0x9,
  45. CPL_ABORT_REQ = 0xA,
  46. CPL_ABORT_RPL = 0xB,
  47. CPL_RX_DATA_ACK = 0xD,
  48. CPL_TX_PKT = 0xE,
  49. CPL_L2T_WRITE_REQ = 0x12,
  50. CPL_TID_RELEASE = 0x1A,
  51. CPL_TX_DATA_ISO = 0x1F,
  52. CPL_CLOSE_LISTSRV_RPL = 0x20,
  53. CPL_L2T_WRITE_RPL = 0x23,
  54. CPL_PASS_OPEN_RPL = 0x24,
  55. CPL_ACT_OPEN_RPL = 0x25,
  56. CPL_PEER_CLOSE = 0x26,
  57. CPL_ABORT_REQ_RSS = 0x2B,
  58. CPL_ABORT_RPL_RSS = 0x2D,
  59. CPL_RX_PHYS_ADDR = 0x30,
  60. CPL_CLOSE_CON_RPL = 0x32,
  61. CPL_ISCSI_HDR = 0x33,
  62. CPL_RDMA_CQE = 0x35,
  63. CPL_RDMA_CQE_READ_RSP = 0x36,
  64. CPL_RDMA_CQE_ERR = 0x37,
  65. CPL_RX_DATA = 0x39,
  66. CPL_SET_TCB_RPL = 0x3A,
  67. CPL_RX_PKT = 0x3B,
  68. CPL_RX_DDP_COMPLETE = 0x3F,
  69. CPL_ACT_ESTABLISH = 0x40,
  70. CPL_PASS_ESTABLISH = 0x41,
  71. CPL_RX_DATA_DDP = 0x42,
  72. CPL_PASS_ACCEPT_REQ = 0x44,
  73. CPL_TRACE_PKT_T5 = 0x48,
  74. CPL_RX_ISCSI_DDP = 0x49,
  75. CPL_RDMA_READ_REQ = 0x60,
  76. CPL_PASS_OPEN_REQ6 = 0x81,
  77. CPL_ACT_OPEN_REQ6 = 0x83,
  78. CPL_TX_TLS_PDU = 0x88,
  79. CPL_TX_SEC_PDU = 0x8A,
  80. CPL_TX_TLS_ACK = 0x8B,
  81. CPL_RDMA_TERMINATE = 0xA2,
  82. CPL_RDMA_WRITE = 0xA4,
  83. CPL_SGE_EGR_UPDATE = 0xA5,
  84. CPL_TRACE_PKT = 0xB0,
  85. CPL_ISCSI_DATA = 0xB2,
  86. CPL_FW4_MSG = 0xC0,
  87. CPL_FW4_PLD = 0xC1,
  88. CPL_FW4_ACK = 0xC3,
  89. CPL_RX_PHYS_DSGL = 0xD0,
  90. CPL_FW6_MSG = 0xE0,
  91. CPL_FW6_PLD = 0xE1,
  92. CPL_TX_PKT_LSO = 0xED,
  93. CPL_TX_PKT_XT = 0xEE,
  94. NUM_CPL_CMDS
  95. };
  96. enum CPL_error {
  97. CPL_ERR_NONE = 0,
  98. CPL_ERR_TCAM_PARITY = 1,
  99. CPL_ERR_TCAM_MISS = 2,
  100. CPL_ERR_TCAM_FULL = 3,
  101. CPL_ERR_BAD_LENGTH = 15,
  102. CPL_ERR_BAD_ROUTE = 18,
  103. CPL_ERR_CONN_RESET = 20,
  104. CPL_ERR_CONN_EXIST_SYNRECV = 21,
  105. CPL_ERR_CONN_EXIST = 22,
  106. CPL_ERR_ARP_MISS = 23,
  107. CPL_ERR_BAD_SYN = 24,
  108. CPL_ERR_CONN_TIMEDOUT = 30,
  109. CPL_ERR_XMIT_TIMEDOUT = 31,
  110. CPL_ERR_PERSIST_TIMEDOUT = 32,
  111. CPL_ERR_FINWAIT2_TIMEDOUT = 33,
  112. CPL_ERR_KEEPALIVE_TIMEDOUT = 34,
  113. CPL_ERR_RTX_NEG_ADVICE = 35,
  114. CPL_ERR_PERSIST_NEG_ADVICE = 36,
  115. CPL_ERR_KEEPALV_NEG_ADVICE = 37,
  116. CPL_ERR_ABORT_FAILED = 42,
  117. CPL_ERR_IWARP_FLM = 50,
  118. };
  119. enum {
  120. CPL_CONN_POLICY_AUTO = 0,
  121. CPL_CONN_POLICY_ASK = 1,
  122. CPL_CONN_POLICY_FILTER = 2,
  123. CPL_CONN_POLICY_DENY = 3
  124. };
  125. enum {
  126. ULP_MODE_NONE = 0,
  127. ULP_MODE_ISCSI = 2,
  128. ULP_MODE_RDMA = 4,
  129. ULP_MODE_TCPDDP = 5,
  130. ULP_MODE_FCOE = 6,
  131. };
  132. enum {
  133. ULP_CRC_HEADER = 1 << 0,
  134. ULP_CRC_DATA = 1 << 1
  135. };
  136. enum {
  137. CPL_ABORT_SEND_RST = 0,
  138. CPL_ABORT_NO_RST,
  139. };
  140. enum { /* TX_PKT_XT checksum types */
  141. TX_CSUM_TCP = 0,
  142. TX_CSUM_UDP = 1,
  143. TX_CSUM_CRC16 = 4,
  144. TX_CSUM_CRC32 = 5,
  145. TX_CSUM_CRC32C = 6,
  146. TX_CSUM_FCOE = 7,
  147. TX_CSUM_TCPIP = 8,
  148. TX_CSUM_UDPIP = 9,
  149. TX_CSUM_TCPIP6 = 10,
  150. TX_CSUM_UDPIP6 = 11,
  151. TX_CSUM_IP = 12,
  152. };
  153. union opcode_tid {
  154. __be32 opcode_tid;
  155. u8 opcode;
  156. };
  157. #define CPL_OPCODE_S 24
  158. #define CPL_OPCODE_V(x) ((x) << CPL_OPCODE_S)
  159. #define CPL_OPCODE_G(x) (((x) >> CPL_OPCODE_S) & 0xFF)
  160. #define TID_G(x) ((x) & 0xFFFFFF)
  161. /* tid is assumed to be 24-bits */
  162. #define MK_OPCODE_TID(opcode, tid) (CPL_OPCODE_V(opcode) | (tid))
  163. #define OPCODE_TID(cmd) ((cmd)->ot.opcode_tid)
  164. /* extract the TID from a CPL command */
  165. #define GET_TID(cmd) (TID_G(be32_to_cpu(OPCODE_TID(cmd))))
  166. /* partitioning of TID fields that also carry a queue id */
  167. #define TID_TID_S 0
  168. #define TID_TID_M 0x3fff
  169. #define TID_TID_G(x) (((x) >> TID_TID_S) & TID_TID_M)
  170. #define TID_QID_S 14
  171. #define TID_QID_M 0x3ff
  172. #define TID_QID_V(x) ((x) << TID_QID_S)
  173. #define TID_QID_G(x) (((x) >> TID_QID_S) & TID_QID_M)
  174. struct rss_header {
  175. u8 opcode;
  176. #if defined(__LITTLE_ENDIAN_BITFIELD)
  177. u8 channel:2;
  178. u8 filter_hit:1;
  179. u8 filter_tid:1;
  180. u8 hash_type:2;
  181. u8 ipv6:1;
  182. u8 send2fw:1;
  183. #else
  184. u8 send2fw:1;
  185. u8 ipv6:1;
  186. u8 hash_type:2;
  187. u8 filter_tid:1;
  188. u8 filter_hit:1;
  189. u8 channel:2;
  190. #endif
  191. __be16 qid;
  192. __be32 hash_val;
  193. };
  194. struct work_request_hdr {
  195. __be32 wr_hi;
  196. __be32 wr_mid;
  197. __be64 wr_lo;
  198. };
  199. /* wr_hi fields */
  200. #define WR_OP_S 24
  201. #define WR_OP_V(x) ((__u64)(x) << WR_OP_S)
  202. #define WR_HDR struct work_request_hdr wr
  203. /* option 0 fields */
  204. #define TX_CHAN_S 2
  205. #define TX_CHAN_V(x) ((x) << TX_CHAN_S)
  206. #define ULP_MODE_S 8
  207. #define ULP_MODE_V(x) ((x) << ULP_MODE_S)
  208. #define RCV_BUFSIZ_S 12
  209. #define RCV_BUFSIZ_M 0x3FFU
  210. #define RCV_BUFSIZ_V(x) ((x) << RCV_BUFSIZ_S)
  211. #define SMAC_SEL_S 28
  212. #define SMAC_SEL_V(x) ((__u64)(x) << SMAC_SEL_S)
  213. #define L2T_IDX_S 36
  214. #define L2T_IDX_V(x) ((__u64)(x) << L2T_IDX_S)
  215. #define WND_SCALE_S 50
  216. #define WND_SCALE_V(x) ((__u64)(x) << WND_SCALE_S)
  217. #define KEEP_ALIVE_S 54
  218. #define KEEP_ALIVE_V(x) ((__u64)(x) << KEEP_ALIVE_S)
  219. #define KEEP_ALIVE_F KEEP_ALIVE_V(1ULL)
  220. #define MSS_IDX_S 60
  221. #define MSS_IDX_M 0xF
  222. #define MSS_IDX_V(x) ((__u64)(x) << MSS_IDX_S)
  223. #define MSS_IDX_G(x) (((x) >> MSS_IDX_S) & MSS_IDX_M)
  224. /* option 2 fields */
  225. #define RSS_QUEUE_S 0
  226. #define RSS_QUEUE_M 0x3FF
  227. #define RSS_QUEUE_V(x) ((x) << RSS_QUEUE_S)
  228. #define RSS_QUEUE_G(x) (((x) >> RSS_QUEUE_S) & RSS_QUEUE_M)
  229. #define RSS_QUEUE_VALID_S 10
  230. #define RSS_QUEUE_VALID_V(x) ((x) << RSS_QUEUE_VALID_S)
  231. #define RSS_QUEUE_VALID_F RSS_QUEUE_VALID_V(1U)
  232. #define RX_FC_DISABLE_S 20
  233. #define RX_FC_DISABLE_V(x) ((x) << RX_FC_DISABLE_S)
  234. #define RX_FC_DISABLE_F RX_FC_DISABLE_V(1U)
  235. #define RX_FC_VALID_S 22
  236. #define RX_FC_VALID_V(x) ((x) << RX_FC_VALID_S)
  237. #define RX_FC_VALID_F RX_FC_VALID_V(1U)
  238. #define RX_CHANNEL_S 26
  239. #define RX_CHANNEL_V(x) ((x) << RX_CHANNEL_S)
  240. #define WND_SCALE_EN_S 28
  241. #define WND_SCALE_EN_V(x) ((x) << WND_SCALE_EN_S)
  242. #define WND_SCALE_EN_F WND_SCALE_EN_V(1U)
  243. #define T5_OPT_2_VALID_S 31
  244. #define T5_OPT_2_VALID_V(x) ((x) << T5_OPT_2_VALID_S)
  245. #define T5_OPT_2_VALID_F T5_OPT_2_VALID_V(1U)
  246. struct cpl_pass_open_req {
  247. WR_HDR;
  248. union opcode_tid ot;
  249. __be16 local_port;
  250. __be16 peer_port;
  251. __be32 local_ip;
  252. __be32 peer_ip;
  253. __be64 opt0;
  254. __be64 opt1;
  255. };
  256. /* option 0 fields */
  257. #define NO_CONG_S 4
  258. #define NO_CONG_V(x) ((x) << NO_CONG_S)
  259. #define NO_CONG_F NO_CONG_V(1U)
  260. #define DELACK_S 5
  261. #define DELACK_V(x) ((x) << DELACK_S)
  262. #define DELACK_F DELACK_V(1U)
  263. #define DSCP_S 22
  264. #define DSCP_M 0x3F
  265. #define DSCP_V(x) ((x) << DSCP_S)
  266. #define DSCP_G(x) (((x) >> DSCP_S) & DSCP_M)
  267. #define TCAM_BYPASS_S 48
  268. #define TCAM_BYPASS_V(x) ((__u64)(x) << TCAM_BYPASS_S)
  269. #define TCAM_BYPASS_F TCAM_BYPASS_V(1ULL)
  270. #define NAGLE_S 49
  271. #define NAGLE_V(x) ((__u64)(x) << NAGLE_S)
  272. #define NAGLE_F NAGLE_V(1ULL)
  273. /* option 1 fields */
  274. #define SYN_RSS_ENABLE_S 0
  275. #define SYN_RSS_ENABLE_V(x) ((x) << SYN_RSS_ENABLE_S)
  276. #define SYN_RSS_ENABLE_F SYN_RSS_ENABLE_V(1U)
  277. #define SYN_RSS_QUEUE_S 2
  278. #define SYN_RSS_QUEUE_V(x) ((x) << SYN_RSS_QUEUE_S)
  279. #define CONN_POLICY_S 22
  280. #define CONN_POLICY_V(x) ((x) << CONN_POLICY_S)
  281. struct cpl_pass_open_req6 {
  282. WR_HDR;
  283. union opcode_tid ot;
  284. __be16 local_port;
  285. __be16 peer_port;
  286. __be64 local_ip_hi;
  287. __be64 local_ip_lo;
  288. __be64 peer_ip_hi;
  289. __be64 peer_ip_lo;
  290. __be64 opt0;
  291. __be64 opt1;
  292. };
  293. struct cpl_pass_open_rpl {
  294. union opcode_tid ot;
  295. u8 rsvd[3];
  296. u8 status;
  297. };
  298. struct tcp_options {
  299. __be16 mss;
  300. __u8 wsf;
  301. #if defined(__LITTLE_ENDIAN_BITFIELD)
  302. __u8:4;
  303. __u8 unknown:1;
  304. __u8:1;
  305. __u8 sack:1;
  306. __u8 tstamp:1;
  307. #else
  308. __u8 tstamp:1;
  309. __u8 sack:1;
  310. __u8:1;
  311. __u8 unknown:1;
  312. __u8:4;
  313. #endif
  314. };
  315. struct cpl_pass_accept_req {
  316. union opcode_tid ot;
  317. __be16 rsvd;
  318. __be16 len;
  319. __be32 hdr_len;
  320. __be16 vlan;
  321. __be16 l2info;
  322. __be32 tos_stid;
  323. struct tcp_options tcpopt;
  324. };
  325. /* cpl_pass_accept_req.hdr_len fields */
  326. #define SYN_RX_CHAN_S 0
  327. #define SYN_RX_CHAN_M 0xF
  328. #define SYN_RX_CHAN_V(x) ((x) << SYN_RX_CHAN_S)
  329. #define SYN_RX_CHAN_G(x) (((x) >> SYN_RX_CHAN_S) & SYN_RX_CHAN_M)
  330. #define TCP_HDR_LEN_S 10
  331. #define TCP_HDR_LEN_M 0x3F
  332. #define TCP_HDR_LEN_V(x) ((x) << TCP_HDR_LEN_S)
  333. #define TCP_HDR_LEN_G(x) (((x) >> TCP_HDR_LEN_S) & TCP_HDR_LEN_M)
  334. #define IP_HDR_LEN_S 16
  335. #define IP_HDR_LEN_M 0x3FF
  336. #define IP_HDR_LEN_V(x) ((x) << IP_HDR_LEN_S)
  337. #define IP_HDR_LEN_G(x) (((x) >> IP_HDR_LEN_S) & IP_HDR_LEN_M)
  338. #define ETH_HDR_LEN_S 26
  339. #define ETH_HDR_LEN_M 0x1F
  340. #define ETH_HDR_LEN_V(x) ((x) << ETH_HDR_LEN_S)
  341. #define ETH_HDR_LEN_G(x) (((x) >> ETH_HDR_LEN_S) & ETH_HDR_LEN_M)
  342. /* cpl_pass_accept_req.l2info fields */
  343. #define SYN_MAC_IDX_S 0
  344. #define SYN_MAC_IDX_M 0x1FF
  345. #define SYN_MAC_IDX_V(x) ((x) << SYN_MAC_IDX_S)
  346. #define SYN_MAC_IDX_G(x) (((x) >> SYN_MAC_IDX_S) & SYN_MAC_IDX_M)
  347. #define SYN_XACT_MATCH_S 9
  348. #define SYN_XACT_MATCH_V(x) ((x) << SYN_XACT_MATCH_S)
  349. #define SYN_XACT_MATCH_F SYN_XACT_MATCH_V(1U)
  350. #define SYN_INTF_S 12
  351. #define SYN_INTF_M 0xF
  352. #define SYN_INTF_V(x) ((x) << SYN_INTF_S)
  353. #define SYN_INTF_G(x) (((x) >> SYN_INTF_S) & SYN_INTF_M)
  354. enum { /* TCP congestion control algorithms */
  355. CONG_ALG_RENO,
  356. CONG_ALG_TAHOE,
  357. CONG_ALG_NEWRENO,
  358. CONG_ALG_HIGHSPEED
  359. };
  360. #define CONG_CNTRL_S 14
  361. #define CONG_CNTRL_M 0x3
  362. #define CONG_CNTRL_V(x) ((x) << CONG_CNTRL_S)
  363. #define CONG_CNTRL_G(x) (((x) >> CONG_CNTRL_S) & CONG_CNTRL_M)
  364. #define T5_ISS_S 18
  365. #define T5_ISS_V(x) ((x) << T5_ISS_S)
  366. #define T5_ISS_F T5_ISS_V(1U)
  367. struct cpl_pass_accept_rpl {
  368. WR_HDR;
  369. union opcode_tid ot;
  370. __be32 opt2;
  371. __be64 opt0;
  372. };
  373. /* option 2 fields */
  374. #define RX_COALESCE_VALID_S 11
  375. #define RX_COALESCE_VALID_V(x) ((x) << RX_COALESCE_VALID_S)
  376. #define RX_COALESCE_VALID_F RX_COALESCE_VALID_V(1U)
  377. #define RX_COALESCE_S 12
  378. #define RX_COALESCE_V(x) ((x) << RX_COALESCE_S)
  379. #define PACE_S 16
  380. #define PACE_V(x) ((x) << PACE_S)
  381. #define TX_QUEUE_S 23
  382. #define TX_QUEUE_M 0x7
  383. #define TX_QUEUE_V(x) ((x) << TX_QUEUE_S)
  384. #define TX_QUEUE_G(x) (((x) >> TX_QUEUE_S) & TX_QUEUE_M)
  385. #define CCTRL_ECN_S 27
  386. #define CCTRL_ECN_V(x) ((x) << CCTRL_ECN_S)
  387. #define CCTRL_ECN_F CCTRL_ECN_V(1U)
  388. #define TSTAMPS_EN_S 29
  389. #define TSTAMPS_EN_V(x) ((x) << TSTAMPS_EN_S)
  390. #define TSTAMPS_EN_F TSTAMPS_EN_V(1U)
  391. #define SACK_EN_S 30
  392. #define SACK_EN_V(x) ((x) << SACK_EN_S)
  393. #define SACK_EN_F SACK_EN_V(1U)
  394. struct cpl_t5_pass_accept_rpl {
  395. WR_HDR;
  396. union opcode_tid ot;
  397. __be32 opt2;
  398. __be64 opt0;
  399. __be32 iss;
  400. __be32 rsvd;
  401. };
  402. struct cpl_act_open_req {
  403. WR_HDR;
  404. union opcode_tid ot;
  405. __be16 local_port;
  406. __be16 peer_port;
  407. __be32 local_ip;
  408. __be32 peer_ip;
  409. __be64 opt0;
  410. __be32 params;
  411. __be32 opt2;
  412. };
  413. #define FILTER_TUPLE_S 24
  414. #define FILTER_TUPLE_M 0xFFFFFFFFFF
  415. #define FILTER_TUPLE_V(x) ((x) << FILTER_TUPLE_S)
  416. #define FILTER_TUPLE_G(x) (((x) >> FILTER_TUPLE_S) & FILTER_TUPLE_M)
  417. struct cpl_t5_act_open_req {
  418. WR_HDR;
  419. union opcode_tid ot;
  420. __be16 local_port;
  421. __be16 peer_port;
  422. __be32 local_ip;
  423. __be32 peer_ip;
  424. __be64 opt0;
  425. __be32 rsvd;
  426. __be32 opt2;
  427. __be64 params;
  428. };
  429. struct cpl_t6_act_open_req {
  430. WR_HDR;
  431. union opcode_tid ot;
  432. __be16 local_port;
  433. __be16 peer_port;
  434. __be32 local_ip;
  435. __be32 peer_ip;
  436. __be64 opt0;
  437. __be32 rsvd;
  438. __be32 opt2;
  439. __be64 params;
  440. __be32 rsvd2;
  441. __be32 opt3;
  442. };
  443. struct cpl_act_open_req6 {
  444. WR_HDR;
  445. union opcode_tid ot;
  446. __be16 local_port;
  447. __be16 peer_port;
  448. __be64 local_ip_hi;
  449. __be64 local_ip_lo;
  450. __be64 peer_ip_hi;
  451. __be64 peer_ip_lo;
  452. __be64 opt0;
  453. __be32 params;
  454. __be32 opt2;
  455. };
  456. struct cpl_t5_act_open_req6 {
  457. WR_HDR;
  458. union opcode_tid ot;
  459. __be16 local_port;
  460. __be16 peer_port;
  461. __be64 local_ip_hi;
  462. __be64 local_ip_lo;
  463. __be64 peer_ip_hi;
  464. __be64 peer_ip_lo;
  465. __be64 opt0;
  466. __be32 rsvd;
  467. __be32 opt2;
  468. __be64 params;
  469. };
  470. struct cpl_t6_act_open_req6 {
  471. WR_HDR;
  472. union opcode_tid ot;
  473. __be16 local_port;
  474. __be16 peer_port;
  475. __be64 local_ip_hi;
  476. __be64 local_ip_lo;
  477. __be64 peer_ip_hi;
  478. __be64 peer_ip_lo;
  479. __be64 opt0;
  480. __be32 rsvd;
  481. __be32 opt2;
  482. __be64 params;
  483. __be32 rsvd2;
  484. __be32 opt3;
  485. };
  486. struct cpl_act_open_rpl {
  487. union opcode_tid ot;
  488. __be32 atid_status;
  489. };
  490. /* cpl_act_open_rpl.atid_status fields */
  491. #define AOPEN_STATUS_S 0
  492. #define AOPEN_STATUS_M 0xFF
  493. #define AOPEN_STATUS_G(x) (((x) >> AOPEN_STATUS_S) & AOPEN_STATUS_M)
  494. #define AOPEN_ATID_S 8
  495. #define AOPEN_ATID_M 0xFFFFFF
  496. #define AOPEN_ATID_G(x) (((x) >> AOPEN_ATID_S) & AOPEN_ATID_M)
  497. struct cpl_pass_establish {
  498. union opcode_tid ot;
  499. __be32 rsvd;
  500. __be32 tos_stid;
  501. __be16 mac_idx;
  502. __be16 tcp_opt;
  503. __be32 snd_isn;
  504. __be32 rcv_isn;
  505. };
  506. /* cpl_pass_establish.tos_stid fields */
  507. #define PASS_OPEN_TID_S 0
  508. #define PASS_OPEN_TID_M 0xFFFFFF
  509. #define PASS_OPEN_TID_V(x) ((x) << PASS_OPEN_TID_S)
  510. #define PASS_OPEN_TID_G(x) (((x) >> PASS_OPEN_TID_S) & PASS_OPEN_TID_M)
  511. #define PASS_OPEN_TOS_S 24
  512. #define PASS_OPEN_TOS_M 0xFF
  513. #define PASS_OPEN_TOS_V(x) ((x) << PASS_OPEN_TOS_S)
  514. #define PASS_OPEN_TOS_G(x) (((x) >> PASS_OPEN_TOS_S) & PASS_OPEN_TOS_M)
  515. /* cpl_pass_establish.tcp_opt fields (also applies to act_open_establish) */
  516. #define TCPOPT_WSCALE_OK_S 5
  517. #define TCPOPT_WSCALE_OK_M 0x1
  518. #define TCPOPT_WSCALE_OK_G(x) \
  519. (((x) >> TCPOPT_WSCALE_OK_S) & TCPOPT_WSCALE_OK_M)
  520. #define TCPOPT_SACK_S 6
  521. #define TCPOPT_SACK_M 0x1
  522. #define TCPOPT_SACK_G(x) (((x) >> TCPOPT_SACK_S) & TCPOPT_SACK_M)
  523. #define TCPOPT_TSTAMP_S 7
  524. #define TCPOPT_TSTAMP_M 0x1
  525. #define TCPOPT_TSTAMP_G(x) (((x) >> TCPOPT_TSTAMP_S) & TCPOPT_TSTAMP_M)
  526. #define TCPOPT_SND_WSCALE_S 8
  527. #define TCPOPT_SND_WSCALE_M 0xF
  528. #define TCPOPT_SND_WSCALE_G(x) \
  529. (((x) >> TCPOPT_SND_WSCALE_S) & TCPOPT_SND_WSCALE_M)
  530. #define TCPOPT_MSS_S 12
  531. #define TCPOPT_MSS_M 0xF
  532. #define TCPOPT_MSS_G(x) (((x) >> TCPOPT_MSS_S) & TCPOPT_MSS_M)
  533. #define T6_TCP_HDR_LEN_S 8
  534. #define T6_TCP_HDR_LEN_V(x) ((x) << T6_TCP_HDR_LEN_S)
  535. #define T6_TCP_HDR_LEN_G(x) (((x) >> T6_TCP_HDR_LEN_S) & TCP_HDR_LEN_M)
  536. #define T6_IP_HDR_LEN_S 14
  537. #define T6_IP_HDR_LEN_V(x) ((x) << T6_IP_HDR_LEN_S)
  538. #define T6_IP_HDR_LEN_G(x) (((x) >> T6_IP_HDR_LEN_S) & IP_HDR_LEN_M)
  539. #define T6_ETH_HDR_LEN_S 24
  540. #define T6_ETH_HDR_LEN_M 0xFF
  541. #define T6_ETH_HDR_LEN_V(x) ((x) << T6_ETH_HDR_LEN_S)
  542. #define T6_ETH_HDR_LEN_G(x) (((x) >> T6_ETH_HDR_LEN_S) & T6_ETH_HDR_LEN_M)
  543. struct cpl_act_establish {
  544. union opcode_tid ot;
  545. __be32 rsvd;
  546. __be32 tos_atid;
  547. __be16 mac_idx;
  548. __be16 tcp_opt;
  549. __be32 snd_isn;
  550. __be32 rcv_isn;
  551. };
  552. struct cpl_get_tcb {
  553. WR_HDR;
  554. union opcode_tid ot;
  555. __be16 reply_ctrl;
  556. __be16 cookie;
  557. };
  558. /* cpl_get_tcb.reply_ctrl fields */
  559. #define QUEUENO_S 0
  560. #define QUEUENO_V(x) ((x) << QUEUENO_S)
  561. #define REPLY_CHAN_S 14
  562. #define REPLY_CHAN_V(x) ((x) << REPLY_CHAN_S)
  563. #define REPLY_CHAN_F REPLY_CHAN_V(1U)
  564. #define NO_REPLY_S 15
  565. #define NO_REPLY_V(x) ((x) << NO_REPLY_S)
  566. #define NO_REPLY_F NO_REPLY_V(1U)
  567. struct cpl_set_tcb_field {
  568. WR_HDR;
  569. union opcode_tid ot;
  570. __be16 reply_ctrl;
  571. __be16 word_cookie;
  572. __be64 mask;
  573. __be64 val;
  574. };
  575. /* cpl_set_tcb_field.word_cookie fields */
  576. #define TCB_WORD_S 0
  577. #define TCB_WORD(x) ((x) << TCB_WORD_S)
  578. #define TCB_COOKIE_S 5
  579. #define TCB_COOKIE_M 0x7
  580. #define TCB_COOKIE_V(x) ((x) << TCB_COOKIE_S)
  581. #define TCB_COOKIE_G(x) (((x) >> TCB_COOKIE_S) & TCB_COOKIE_M)
  582. struct cpl_set_tcb_rpl {
  583. union opcode_tid ot;
  584. __be16 rsvd;
  585. u8 cookie;
  586. u8 status;
  587. __be64 oldval;
  588. };
  589. struct cpl_close_con_req {
  590. WR_HDR;
  591. union opcode_tid ot;
  592. __be32 rsvd;
  593. };
  594. struct cpl_close_con_rpl {
  595. union opcode_tid ot;
  596. u8 rsvd[3];
  597. u8 status;
  598. __be32 snd_nxt;
  599. __be32 rcv_nxt;
  600. };
  601. struct cpl_close_listsvr_req {
  602. WR_HDR;
  603. union opcode_tid ot;
  604. __be16 reply_ctrl;
  605. __be16 rsvd;
  606. };
  607. /* additional cpl_close_listsvr_req.reply_ctrl field */
  608. #define LISTSVR_IPV6_S 14
  609. #define LISTSVR_IPV6_V(x) ((x) << LISTSVR_IPV6_S)
  610. #define LISTSVR_IPV6_F LISTSVR_IPV6_V(1U)
  611. struct cpl_close_listsvr_rpl {
  612. union opcode_tid ot;
  613. u8 rsvd[3];
  614. u8 status;
  615. };
  616. struct cpl_abort_req_rss {
  617. union opcode_tid ot;
  618. u8 rsvd[3];
  619. u8 status;
  620. };
  621. struct cpl_abort_req {
  622. WR_HDR;
  623. union opcode_tid ot;
  624. __be32 rsvd0;
  625. u8 rsvd1;
  626. u8 cmd;
  627. u8 rsvd2[6];
  628. };
  629. struct cpl_abort_rpl_rss {
  630. union opcode_tid ot;
  631. u8 rsvd[3];
  632. u8 status;
  633. };
  634. struct cpl_abort_rpl {
  635. WR_HDR;
  636. union opcode_tid ot;
  637. __be32 rsvd0;
  638. u8 rsvd1;
  639. u8 cmd;
  640. u8 rsvd2[6];
  641. };
  642. struct cpl_peer_close {
  643. union opcode_tid ot;
  644. __be32 rcv_nxt;
  645. };
  646. struct cpl_tid_release {
  647. WR_HDR;
  648. union opcode_tid ot;
  649. __be32 rsvd;
  650. };
  651. struct cpl_tx_pkt_core {
  652. __be32 ctrl0;
  653. __be16 pack;
  654. __be16 len;
  655. __be64 ctrl1;
  656. };
  657. struct cpl_tx_pkt {
  658. WR_HDR;
  659. struct cpl_tx_pkt_core c;
  660. };
  661. #define cpl_tx_pkt_xt cpl_tx_pkt
  662. /* cpl_tx_pkt_core.ctrl0 fields */
  663. #define TXPKT_VF_S 0
  664. #define TXPKT_VF_V(x) ((x) << TXPKT_VF_S)
  665. #define TXPKT_PF_S 8
  666. #define TXPKT_PF_V(x) ((x) << TXPKT_PF_S)
  667. #define TXPKT_VF_VLD_S 11
  668. #define TXPKT_VF_VLD_V(x) ((x) << TXPKT_VF_VLD_S)
  669. #define TXPKT_VF_VLD_F TXPKT_VF_VLD_V(1U)
  670. #define TXPKT_OVLAN_IDX_S 12
  671. #define TXPKT_OVLAN_IDX_V(x) ((x) << TXPKT_OVLAN_IDX_S)
  672. #define TXPKT_T5_OVLAN_IDX_S 12
  673. #define TXPKT_T5_OVLAN_IDX_V(x) ((x) << TXPKT_T5_OVLAN_IDX_S)
  674. #define TXPKT_INTF_S 16
  675. #define TXPKT_INTF_V(x) ((x) << TXPKT_INTF_S)
  676. #define TXPKT_INS_OVLAN_S 21
  677. #define TXPKT_INS_OVLAN_V(x) ((x) << TXPKT_INS_OVLAN_S)
  678. #define TXPKT_INS_OVLAN_F TXPKT_INS_OVLAN_V(1U)
  679. #define TXPKT_OPCODE_S 24
  680. #define TXPKT_OPCODE_V(x) ((x) << TXPKT_OPCODE_S)
  681. /* cpl_tx_pkt_core.ctrl1 fields */
  682. #define TXPKT_CSUM_END_S 12
  683. #define TXPKT_CSUM_END_V(x) ((x) << TXPKT_CSUM_END_S)
  684. #define TXPKT_CSUM_START_S 20
  685. #define TXPKT_CSUM_START_V(x) ((x) << TXPKT_CSUM_START_S)
  686. #define TXPKT_IPHDR_LEN_S 20
  687. #define TXPKT_IPHDR_LEN_V(x) ((__u64)(x) << TXPKT_IPHDR_LEN_S)
  688. #define TXPKT_CSUM_LOC_S 30
  689. #define TXPKT_CSUM_LOC_V(x) ((__u64)(x) << TXPKT_CSUM_LOC_S)
  690. #define TXPKT_ETHHDR_LEN_S 34
  691. #define TXPKT_ETHHDR_LEN_V(x) ((__u64)(x) << TXPKT_ETHHDR_LEN_S)
  692. #define T6_TXPKT_ETHHDR_LEN_S 32
  693. #define T6_TXPKT_ETHHDR_LEN_V(x) ((__u64)(x) << T6_TXPKT_ETHHDR_LEN_S)
  694. #define TXPKT_CSUM_TYPE_S 40
  695. #define TXPKT_CSUM_TYPE_V(x) ((__u64)(x) << TXPKT_CSUM_TYPE_S)
  696. #define TXPKT_VLAN_S 44
  697. #define TXPKT_VLAN_V(x) ((__u64)(x) << TXPKT_VLAN_S)
  698. #define TXPKT_VLAN_VLD_S 60
  699. #define TXPKT_VLAN_VLD_V(x) ((__u64)(x) << TXPKT_VLAN_VLD_S)
  700. #define TXPKT_VLAN_VLD_F TXPKT_VLAN_VLD_V(1ULL)
  701. #define TXPKT_IPCSUM_DIS_S 62
  702. #define TXPKT_IPCSUM_DIS_V(x) ((__u64)(x) << TXPKT_IPCSUM_DIS_S)
  703. #define TXPKT_IPCSUM_DIS_F TXPKT_IPCSUM_DIS_V(1ULL)
  704. #define TXPKT_L4CSUM_DIS_S 63
  705. #define TXPKT_L4CSUM_DIS_V(x) ((__u64)(x) << TXPKT_L4CSUM_DIS_S)
  706. #define TXPKT_L4CSUM_DIS_F TXPKT_L4CSUM_DIS_V(1ULL)
  707. struct cpl_tx_pkt_lso_core {
  708. __be32 lso_ctrl;
  709. __be16 ipid_ofst;
  710. __be16 mss;
  711. __be32 seqno_offset;
  712. __be32 len;
  713. /* encapsulated CPL (TX_PKT, TX_PKT_XT or TX_DATA) follows here */
  714. };
  715. /* cpl_tx_pkt_lso_core.lso_ctrl fields */
  716. #define LSO_TCPHDR_LEN_S 0
  717. #define LSO_TCPHDR_LEN_V(x) ((x) << LSO_TCPHDR_LEN_S)
  718. #define LSO_IPHDR_LEN_S 4
  719. #define LSO_IPHDR_LEN_V(x) ((x) << LSO_IPHDR_LEN_S)
  720. #define LSO_ETHHDR_LEN_S 16
  721. #define LSO_ETHHDR_LEN_V(x) ((x) << LSO_ETHHDR_LEN_S)
  722. #define LSO_IPV6_S 20
  723. #define LSO_IPV6_V(x) ((x) << LSO_IPV6_S)
  724. #define LSO_IPV6_F LSO_IPV6_V(1U)
  725. #define LSO_LAST_SLICE_S 22
  726. #define LSO_LAST_SLICE_V(x) ((x) << LSO_LAST_SLICE_S)
  727. #define LSO_LAST_SLICE_F LSO_LAST_SLICE_V(1U)
  728. #define LSO_FIRST_SLICE_S 23
  729. #define LSO_FIRST_SLICE_V(x) ((x) << LSO_FIRST_SLICE_S)
  730. #define LSO_FIRST_SLICE_F LSO_FIRST_SLICE_V(1U)
  731. #define LSO_OPCODE_S 24
  732. #define LSO_OPCODE_V(x) ((x) << LSO_OPCODE_S)
  733. #define LSO_T5_XFER_SIZE_S 0
  734. #define LSO_T5_XFER_SIZE_V(x) ((x) << LSO_T5_XFER_SIZE_S)
  735. struct cpl_tx_pkt_lso {
  736. WR_HDR;
  737. struct cpl_tx_pkt_lso_core c;
  738. /* encapsulated CPL (TX_PKT, TX_PKT_XT or TX_DATA) follows here */
  739. };
  740. struct cpl_iscsi_hdr {
  741. union opcode_tid ot;
  742. __be16 pdu_len_ddp;
  743. __be16 len;
  744. __be32 seq;
  745. __be16 urg;
  746. u8 rsvd;
  747. u8 status;
  748. };
  749. /* cpl_iscsi_hdr.pdu_len_ddp fields */
  750. #define ISCSI_PDU_LEN_S 0
  751. #define ISCSI_PDU_LEN_M 0x7FFF
  752. #define ISCSI_PDU_LEN_V(x) ((x) << ISCSI_PDU_LEN_S)
  753. #define ISCSI_PDU_LEN_G(x) (((x) >> ISCSI_PDU_LEN_S) & ISCSI_PDU_LEN_M)
  754. #define ISCSI_DDP_S 15
  755. #define ISCSI_DDP_V(x) ((x) << ISCSI_DDP_S)
  756. #define ISCSI_DDP_F ISCSI_DDP_V(1U)
  757. struct cpl_rx_data_ddp {
  758. union opcode_tid ot;
  759. __be16 urg;
  760. __be16 len;
  761. __be32 seq;
  762. union {
  763. __be32 nxt_seq;
  764. __be32 ddp_report;
  765. };
  766. __be32 ulp_crc;
  767. __be32 ddpvld;
  768. };
  769. #define cpl_rx_iscsi_ddp cpl_rx_data_ddp
  770. struct cpl_iscsi_data {
  771. union opcode_tid ot;
  772. __u8 rsvd0[2];
  773. __be16 len;
  774. __be32 seq;
  775. __be16 urg;
  776. __u8 rsvd1;
  777. __u8 status;
  778. };
  779. struct cpl_tx_data_iso {
  780. __be32 op_to_scsi;
  781. __u8 reserved1;
  782. __u8 ahs_len;
  783. __be16 mpdu;
  784. __be32 burst_size;
  785. __be32 len;
  786. __be32 reserved2_seglen_offset;
  787. __be32 datasn_offset;
  788. __be32 buffer_offset;
  789. __be32 reserved3;
  790. /* encapsulated CPL_TX_DATA follows here */
  791. };
  792. /* cpl_tx_data_iso.op_to_scsi fields */
  793. #define CPL_TX_DATA_ISO_OP_S 24
  794. #define CPL_TX_DATA_ISO_OP_M 0xff
  795. #define CPL_TX_DATA_ISO_OP_V(x) ((x) << CPL_TX_DATA_ISO_OP_S)
  796. #define CPL_TX_DATA_ISO_OP_G(x) \
  797. (((x) >> CPL_TX_DATA_ISO_OP_S) & CPL_TX_DATA_ISO_OP_M)
  798. #define CPL_TX_DATA_ISO_FIRST_S 23
  799. #define CPL_TX_DATA_ISO_FIRST_M 0x1
  800. #define CPL_TX_DATA_ISO_FIRST_V(x) ((x) << CPL_TX_DATA_ISO_FIRST_S)
  801. #define CPL_TX_DATA_ISO_FIRST_G(x) \
  802. (((x) >> CPL_TX_DATA_ISO_FIRST_S) & CPL_TX_DATA_ISO_FIRST_M)
  803. #define CPL_TX_DATA_ISO_FIRST_F CPL_TX_DATA_ISO_FIRST_V(1U)
  804. #define CPL_TX_DATA_ISO_LAST_S 22
  805. #define CPL_TX_DATA_ISO_LAST_M 0x1
  806. #define CPL_TX_DATA_ISO_LAST_V(x) ((x) << CPL_TX_DATA_ISO_LAST_S)
  807. #define CPL_TX_DATA_ISO_LAST_G(x) \
  808. (((x) >> CPL_TX_DATA_ISO_LAST_S) & CPL_TX_DATA_ISO_LAST_M)
  809. #define CPL_TX_DATA_ISO_LAST_F CPL_TX_DATA_ISO_LAST_V(1U)
  810. #define CPL_TX_DATA_ISO_CPLHDRLEN_S 21
  811. #define CPL_TX_DATA_ISO_CPLHDRLEN_M 0x1
  812. #define CPL_TX_DATA_ISO_CPLHDRLEN_V(x) ((x) << CPL_TX_DATA_ISO_CPLHDRLEN_S)
  813. #define CPL_TX_DATA_ISO_CPLHDRLEN_G(x) \
  814. (((x) >> CPL_TX_DATA_ISO_CPLHDRLEN_S) & CPL_TX_DATA_ISO_CPLHDRLEN_M)
  815. #define CPL_TX_DATA_ISO_CPLHDRLEN_F CPL_TX_DATA_ISO_CPLHDRLEN_V(1U)
  816. #define CPL_TX_DATA_ISO_HDRCRC_S 20
  817. #define CPL_TX_DATA_ISO_HDRCRC_M 0x1
  818. #define CPL_TX_DATA_ISO_HDRCRC_V(x) ((x) << CPL_TX_DATA_ISO_HDRCRC_S)
  819. #define CPL_TX_DATA_ISO_HDRCRC_G(x) \
  820. (((x) >> CPL_TX_DATA_ISO_HDRCRC_S) & CPL_TX_DATA_ISO_HDRCRC_M)
  821. #define CPL_TX_DATA_ISO_HDRCRC_F CPL_TX_DATA_ISO_HDRCRC_V(1U)
  822. #define CPL_TX_DATA_ISO_PLDCRC_S 19
  823. #define CPL_TX_DATA_ISO_PLDCRC_M 0x1
  824. #define CPL_TX_DATA_ISO_PLDCRC_V(x) ((x) << CPL_TX_DATA_ISO_PLDCRC_S)
  825. #define CPL_TX_DATA_ISO_PLDCRC_G(x) \
  826. (((x) >> CPL_TX_DATA_ISO_PLDCRC_S) & CPL_TX_DATA_ISO_PLDCRC_M)
  827. #define CPL_TX_DATA_ISO_PLDCRC_F CPL_TX_DATA_ISO_PLDCRC_V(1U)
  828. #define CPL_TX_DATA_ISO_IMMEDIATE_S 18
  829. #define CPL_TX_DATA_ISO_IMMEDIATE_M 0x1
  830. #define CPL_TX_DATA_ISO_IMMEDIATE_V(x) ((x) << CPL_TX_DATA_ISO_IMMEDIATE_S)
  831. #define CPL_TX_DATA_ISO_IMMEDIATE_G(x) \
  832. (((x) >> CPL_TX_DATA_ISO_IMMEDIATE_S) & CPL_TX_DATA_ISO_IMMEDIATE_M)
  833. #define CPL_TX_DATA_ISO_IMMEDIATE_F CPL_TX_DATA_ISO_IMMEDIATE_V(1U)
  834. #define CPL_TX_DATA_ISO_SCSI_S 16
  835. #define CPL_TX_DATA_ISO_SCSI_M 0x3
  836. #define CPL_TX_DATA_ISO_SCSI_V(x) ((x) << CPL_TX_DATA_ISO_SCSI_S)
  837. #define CPL_TX_DATA_ISO_SCSI_G(x) \
  838. (((x) >> CPL_TX_DATA_ISO_SCSI_S) & CPL_TX_DATA_ISO_SCSI_M)
  839. /* cpl_tx_data_iso.reserved2_seglen_offset fields */
  840. #define CPL_TX_DATA_ISO_SEGLEN_OFFSET_S 0
  841. #define CPL_TX_DATA_ISO_SEGLEN_OFFSET_M 0xffffff
  842. #define CPL_TX_DATA_ISO_SEGLEN_OFFSET_V(x) \
  843. ((x) << CPL_TX_DATA_ISO_SEGLEN_OFFSET_S)
  844. #define CPL_TX_DATA_ISO_SEGLEN_OFFSET_G(x) \
  845. (((x) >> CPL_TX_DATA_ISO_SEGLEN_OFFSET_S) & \
  846. CPL_TX_DATA_ISO_SEGLEN_OFFSET_M)
  847. struct cpl_rx_data {
  848. union opcode_tid ot;
  849. __be16 rsvd;
  850. __be16 len;
  851. __be32 seq;
  852. __be16 urg;
  853. #if defined(__LITTLE_ENDIAN_BITFIELD)
  854. u8 dack_mode:2;
  855. u8 psh:1;
  856. u8 heartbeat:1;
  857. u8 ddp_off:1;
  858. u8 :3;
  859. #else
  860. u8 :3;
  861. u8 ddp_off:1;
  862. u8 heartbeat:1;
  863. u8 psh:1;
  864. u8 dack_mode:2;
  865. #endif
  866. u8 status;
  867. };
  868. struct cpl_rx_data_ack {
  869. WR_HDR;
  870. union opcode_tid ot;
  871. __be32 credit_dack;
  872. };
  873. /* cpl_rx_data_ack.ack_seq fields */
  874. #define RX_CREDITS_S 0
  875. #define RX_CREDITS_V(x) ((x) << RX_CREDITS_S)
  876. #define RX_FORCE_ACK_S 28
  877. #define RX_FORCE_ACK_V(x) ((x) << RX_FORCE_ACK_S)
  878. #define RX_FORCE_ACK_F RX_FORCE_ACK_V(1U)
  879. #define RX_DACK_MODE_S 29
  880. #define RX_DACK_MODE_M 0x3
  881. #define RX_DACK_MODE_V(x) ((x) << RX_DACK_MODE_S)
  882. #define RX_DACK_MODE_G(x) (((x) >> RX_DACK_MODE_S) & RX_DACK_MODE_M)
  883. #define RX_DACK_CHANGE_S 31
  884. #define RX_DACK_CHANGE_V(x) ((x) << RX_DACK_CHANGE_S)
  885. #define RX_DACK_CHANGE_F RX_DACK_CHANGE_V(1U)
  886. struct cpl_rx_pkt {
  887. struct rss_header rsshdr;
  888. u8 opcode;
  889. #if defined(__LITTLE_ENDIAN_BITFIELD)
  890. u8 iff:4;
  891. u8 csum_calc:1;
  892. u8 ipmi_pkt:1;
  893. u8 vlan_ex:1;
  894. u8 ip_frag:1;
  895. #else
  896. u8 ip_frag:1;
  897. u8 vlan_ex:1;
  898. u8 ipmi_pkt:1;
  899. u8 csum_calc:1;
  900. u8 iff:4;
  901. #endif
  902. __be16 csum;
  903. __be16 vlan;
  904. __be16 len;
  905. __be32 l2info;
  906. __be16 hdr_len;
  907. __be16 err_vec;
  908. };
  909. #define RX_T6_ETHHDR_LEN_M 0xFF
  910. #define RX_T6_ETHHDR_LEN_G(x) (((x) >> RX_ETHHDR_LEN_S) & RX_T6_ETHHDR_LEN_M)
  911. #define RXF_PSH_S 20
  912. #define RXF_PSH_V(x) ((x) << RXF_PSH_S)
  913. #define RXF_PSH_F RXF_PSH_V(1U)
  914. #define RXF_SYN_S 21
  915. #define RXF_SYN_V(x) ((x) << RXF_SYN_S)
  916. #define RXF_SYN_F RXF_SYN_V(1U)
  917. #define RXF_UDP_S 22
  918. #define RXF_UDP_V(x) ((x) << RXF_UDP_S)
  919. #define RXF_UDP_F RXF_UDP_V(1U)
  920. #define RXF_TCP_S 23
  921. #define RXF_TCP_V(x) ((x) << RXF_TCP_S)
  922. #define RXF_TCP_F RXF_TCP_V(1U)
  923. #define RXF_IP_S 24
  924. #define RXF_IP_V(x) ((x) << RXF_IP_S)
  925. #define RXF_IP_F RXF_IP_V(1U)
  926. #define RXF_IP6_S 25
  927. #define RXF_IP6_V(x) ((x) << RXF_IP6_S)
  928. #define RXF_IP6_F RXF_IP6_V(1U)
  929. #define RXF_SYN_COOKIE_S 26
  930. #define RXF_SYN_COOKIE_V(x) ((x) << RXF_SYN_COOKIE_S)
  931. #define RXF_SYN_COOKIE_F RXF_SYN_COOKIE_V(1U)
  932. #define RXF_FCOE_S 26
  933. #define RXF_FCOE_V(x) ((x) << RXF_FCOE_S)
  934. #define RXF_FCOE_F RXF_FCOE_V(1U)
  935. #define RXF_LRO_S 27
  936. #define RXF_LRO_V(x) ((x) << RXF_LRO_S)
  937. #define RXF_LRO_F RXF_LRO_V(1U)
  938. /* rx_pkt.l2info fields */
  939. #define RX_ETHHDR_LEN_S 0
  940. #define RX_ETHHDR_LEN_M 0x1F
  941. #define RX_ETHHDR_LEN_V(x) ((x) << RX_ETHHDR_LEN_S)
  942. #define RX_ETHHDR_LEN_G(x) (((x) >> RX_ETHHDR_LEN_S) & RX_ETHHDR_LEN_M)
  943. #define RX_T5_ETHHDR_LEN_S 0
  944. #define RX_T5_ETHHDR_LEN_M 0x3F
  945. #define RX_T5_ETHHDR_LEN_V(x) ((x) << RX_T5_ETHHDR_LEN_S)
  946. #define RX_T5_ETHHDR_LEN_G(x) (((x) >> RX_T5_ETHHDR_LEN_S) & RX_T5_ETHHDR_LEN_M)
  947. #define RX_MACIDX_S 8
  948. #define RX_MACIDX_M 0x1FF
  949. #define RX_MACIDX_V(x) ((x) << RX_MACIDX_S)
  950. #define RX_MACIDX_G(x) (((x) >> RX_MACIDX_S) & RX_MACIDX_M)
  951. #define RXF_SYN_S 21
  952. #define RXF_SYN_V(x) ((x) << RXF_SYN_S)
  953. #define RXF_SYN_F RXF_SYN_V(1U)
  954. #define RX_CHAN_S 28
  955. #define RX_CHAN_M 0xF
  956. #define RX_CHAN_V(x) ((x) << RX_CHAN_S)
  957. #define RX_CHAN_G(x) (((x) >> RX_CHAN_S) & RX_CHAN_M)
  958. /* rx_pkt.hdr_len fields */
  959. #define RX_TCPHDR_LEN_S 0
  960. #define RX_TCPHDR_LEN_M 0x3F
  961. #define RX_TCPHDR_LEN_V(x) ((x) << RX_TCPHDR_LEN_S)
  962. #define RX_TCPHDR_LEN_G(x) (((x) >> RX_TCPHDR_LEN_S) & RX_TCPHDR_LEN_M)
  963. #define RX_IPHDR_LEN_S 6
  964. #define RX_IPHDR_LEN_M 0x3FF
  965. #define RX_IPHDR_LEN_V(x) ((x) << RX_IPHDR_LEN_S)
  966. #define RX_IPHDR_LEN_G(x) (((x) >> RX_IPHDR_LEN_S) & RX_IPHDR_LEN_M)
  967. /* rx_pkt.err_vec fields */
  968. #define RXERR_CSUM_S 13
  969. #define RXERR_CSUM_V(x) ((x) << RXERR_CSUM_S)
  970. #define RXERR_CSUM_F RXERR_CSUM_V(1U)
  971. struct cpl_trace_pkt {
  972. u8 opcode;
  973. u8 intf;
  974. #if defined(__LITTLE_ENDIAN_BITFIELD)
  975. u8 runt:4;
  976. u8 filter_hit:4;
  977. u8 :6;
  978. u8 err:1;
  979. u8 trunc:1;
  980. #else
  981. u8 filter_hit:4;
  982. u8 runt:4;
  983. u8 trunc:1;
  984. u8 err:1;
  985. u8 :6;
  986. #endif
  987. __be16 rsvd;
  988. __be16 len;
  989. __be64 tstamp;
  990. };
  991. struct cpl_t5_trace_pkt {
  992. __u8 opcode;
  993. __u8 intf;
  994. #if defined(__LITTLE_ENDIAN_BITFIELD)
  995. __u8 runt:4;
  996. __u8 filter_hit:4;
  997. __u8:6;
  998. __u8 err:1;
  999. __u8 trunc:1;
  1000. #else
  1001. __u8 filter_hit:4;
  1002. __u8 runt:4;
  1003. __u8 trunc:1;
  1004. __u8 err:1;
  1005. __u8:6;
  1006. #endif
  1007. __be16 rsvd;
  1008. __be16 len;
  1009. __be64 tstamp;
  1010. __be64 rsvd1;
  1011. };
  1012. struct cpl_l2t_write_req {
  1013. WR_HDR;
  1014. union opcode_tid ot;
  1015. __be16 params;
  1016. __be16 l2t_idx;
  1017. __be16 vlan;
  1018. u8 dst_mac[6];
  1019. };
  1020. /* cpl_l2t_write_req.params fields */
  1021. #define L2T_W_INFO_S 2
  1022. #define L2T_W_INFO_V(x) ((x) << L2T_W_INFO_S)
  1023. #define L2T_W_PORT_S 8
  1024. #define L2T_W_PORT_V(x) ((x) << L2T_W_PORT_S)
  1025. #define L2T_W_NOREPLY_S 15
  1026. #define L2T_W_NOREPLY_V(x) ((x) << L2T_W_NOREPLY_S)
  1027. #define L2T_W_NOREPLY_F L2T_W_NOREPLY_V(1U)
  1028. #define CPL_L2T_VLAN_NONE 0xfff
  1029. struct cpl_l2t_write_rpl {
  1030. union opcode_tid ot;
  1031. u8 status;
  1032. u8 rsvd[3];
  1033. };
  1034. struct cpl_rdma_terminate {
  1035. union opcode_tid ot;
  1036. __be16 rsvd;
  1037. __be16 len;
  1038. };
  1039. struct cpl_sge_egr_update {
  1040. __be32 opcode_qid;
  1041. __be16 cidx;
  1042. __be16 pidx;
  1043. };
  1044. /* cpl_sge_egr_update.ot fields */
  1045. #define EGR_QID_S 0
  1046. #define EGR_QID_M 0x1FFFF
  1047. #define EGR_QID_G(x) (((x) >> EGR_QID_S) & EGR_QID_M)
  1048. /* cpl_fw*.type values */
  1049. enum {
  1050. FW_TYPE_CMD_RPL = 0,
  1051. FW_TYPE_WR_RPL = 1,
  1052. FW_TYPE_CQE = 2,
  1053. FW_TYPE_OFLD_CONNECTION_WR_RPL = 3,
  1054. FW_TYPE_RSSCPL = 4,
  1055. };
  1056. struct cpl_fw4_pld {
  1057. u8 opcode;
  1058. u8 rsvd0[3];
  1059. u8 type;
  1060. u8 rsvd1;
  1061. __be16 len;
  1062. __be64 data;
  1063. __be64 rsvd2;
  1064. };
  1065. struct cpl_fw6_pld {
  1066. u8 opcode;
  1067. u8 rsvd[5];
  1068. __be16 len;
  1069. __be64 data[4];
  1070. };
  1071. struct cpl_fw4_msg {
  1072. u8 opcode;
  1073. u8 type;
  1074. __be16 rsvd0;
  1075. __be32 rsvd1;
  1076. __be64 data[2];
  1077. };
  1078. struct cpl_fw4_ack {
  1079. union opcode_tid ot;
  1080. u8 credits;
  1081. u8 rsvd0[2];
  1082. u8 seq_vld;
  1083. __be32 snd_nxt;
  1084. __be32 snd_una;
  1085. __be64 rsvd1;
  1086. };
  1087. enum {
  1088. CPL_FW4_ACK_FLAGS_SEQVAL = 0x1, /* seqn valid */
  1089. CPL_FW4_ACK_FLAGS_CH = 0x2, /* channel change complete */
  1090. CPL_FW4_ACK_FLAGS_FLOWC = 0x4, /* fw_flowc_wr complete */
  1091. };
  1092. struct cpl_fw6_msg {
  1093. u8 opcode;
  1094. u8 type;
  1095. __be16 rsvd0;
  1096. __be32 rsvd1;
  1097. __be64 data[4];
  1098. };
  1099. /* cpl_fw6_msg.type values */
  1100. enum {
  1101. FW6_TYPE_CMD_RPL = 0,
  1102. FW6_TYPE_WR_RPL = 1,
  1103. FW6_TYPE_CQE = 2,
  1104. FW6_TYPE_OFLD_CONNECTION_WR_RPL = 3,
  1105. FW6_TYPE_RSSCPL = FW_TYPE_RSSCPL,
  1106. };
  1107. struct cpl_fw6_msg_ofld_connection_wr_rpl {
  1108. __u64 cookie;
  1109. __be32 tid; /* or atid in case of active failure */
  1110. __u8 t_state;
  1111. __u8 retval;
  1112. __u8 rsvd[2];
  1113. };
  1114. struct cpl_tx_data {
  1115. union opcode_tid ot;
  1116. __be32 len;
  1117. __be32 rsvd;
  1118. __be32 flags;
  1119. };
  1120. /* cpl_tx_data.flags field */
  1121. #define TX_FORCE_S 13
  1122. #define TX_FORCE_V(x) ((x) << TX_FORCE_S)
  1123. enum {
  1124. ULP_TX_MEM_READ = 2,
  1125. ULP_TX_MEM_WRITE = 3,
  1126. ULP_TX_PKT = 4
  1127. };
  1128. enum {
  1129. ULP_TX_SC_NOOP = 0x80,
  1130. ULP_TX_SC_IMM = 0x81,
  1131. ULP_TX_SC_DSGL = 0x82,
  1132. ULP_TX_SC_ISGL = 0x83
  1133. };
  1134. #define ULPTX_CMD_S 24
  1135. #define ULPTX_CMD_V(x) ((x) << ULPTX_CMD_S)
  1136. struct ulptx_sge_pair {
  1137. __be32 len[2];
  1138. __be64 addr[2];
  1139. };
  1140. struct ulptx_sgl {
  1141. __be32 cmd_nsge;
  1142. __be32 len0;
  1143. __be64 addr0;
  1144. struct ulptx_sge_pair sge[0];
  1145. };
  1146. struct ulptx_idata {
  1147. __be32 cmd_more;
  1148. __be32 len;
  1149. };
  1150. struct ulp_txpkt {
  1151. __be32 cmd_dest;
  1152. __be32 len;
  1153. };
  1154. #define ULPTX_CMD_S 24
  1155. #define ULPTX_CMD_M 0xFF
  1156. #define ULPTX_CMD_V(x) ((x) << ULPTX_CMD_S)
  1157. #define ULPTX_NSGE_S 0
  1158. #define ULPTX_NSGE_V(x) ((x) << ULPTX_NSGE_S)
  1159. #define ULPTX_MORE_S 23
  1160. #define ULPTX_MORE_V(x) ((x) << ULPTX_MORE_S)
  1161. #define ULPTX_MORE_F ULPTX_MORE_V(1U)
  1162. #define ULP_TXPKT_DEST_S 16
  1163. #define ULP_TXPKT_DEST_M 0x3
  1164. #define ULP_TXPKT_DEST_V(x) ((x) << ULP_TXPKT_DEST_S)
  1165. #define ULP_TXPKT_FID_S 4
  1166. #define ULP_TXPKT_FID_M 0x7ff
  1167. #define ULP_TXPKT_FID_V(x) ((x) << ULP_TXPKT_FID_S)
  1168. #define ULP_TXPKT_RO_S 3
  1169. #define ULP_TXPKT_RO_V(x) ((x) << ULP_TXPKT_RO_S)
  1170. #define ULP_TXPKT_RO_F ULP_TXPKT_RO_V(1U)
  1171. #define ULP_TX_SC_MORE_S 23
  1172. #define ULP_TX_SC_MORE_V(x) ((x) << ULP_TX_SC_MORE_S)
  1173. #define ULP_TX_SC_MORE_F ULP_TX_SC_MORE_V(1U)
  1174. struct ulp_mem_io {
  1175. WR_HDR;
  1176. __be32 cmd;
  1177. __be32 len16; /* command length */
  1178. __be32 dlen; /* data length in 32-byte units */
  1179. __be32 lock_addr;
  1180. };
  1181. #define ULP_MEMIO_LOCK_S 31
  1182. #define ULP_MEMIO_LOCK_V(x) ((x) << ULP_MEMIO_LOCK_S)
  1183. #define ULP_MEMIO_LOCK_F ULP_MEMIO_LOCK_V(1U)
  1184. /* additional ulp_mem_io.cmd fields */
  1185. #define ULP_MEMIO_ORDER_S 23
  1186. #define ULP_MEMIO_ORDER_V(x) ((x) << ULP_MEMIO_ORDER_S)
  1187. #define ULP_MEMIO_ORDER_F ULP_MEMIO_ORDER_V(1U)
  1188. #define T5_ULP_MEMIO_IMM_S 23
  1189. #define T5_ULP_MEMIO_IMM_V(x) ((x) << T5_ULP_MEMIO_IMM_S)
  1190. #define T5_ULP_MEMIO_IMM_F T5_ULP_MEMIO_IMM_V(1U)
  1191. #define T5_ULP_MEMIO_ORDER_S 22
  1192. #define T5_ULP_MEMIO_ORDER_V(x) ((x) << T5_ULP_MEMIO_ORDER_S)
  1193. #define T5_ULP_MEMIO_ORDER_F T5_ULP_MEMIO_ORDER_V(1U)
  1194. #define T5_ULP_MEMIO_FID_S 4
  1195. #define T5_ULP_MEMIO_FID_M 0x7ff
  1196. #define T5_ULP_MEMIO_FID_V(x) ((x) << T5_ULP_MEMIO_FID_S)
  1197. /* ulp_mem_io.lock_addr fields */
  1198. #define ULP_MEMIO_ADDR_S 0
  1199. #define ULP_MEMIO_ADDR_V(x) ((x) << ULP_MEMIO_ADDR_S)
  1200. /* ulp_mem_io.dlen fields */
  1201. #define ULP_MEMIO_DATA_LEN_S 0
  1202. #define ULP_MEMIO_DATA_LEN_V(x) ((x) << ULP_MEMIO_DATA_LEN_S)
  1203. #define ULPTX_NSGE_S 0
  1204. #define ULPTX_NSGE_M 0xFFFF
  1205. #define ULPTX_NSGE_V(x) ((x) << ULPTX_NSGE_S)
  1206. #define ULPTX_NSGE_G(x) (((x) >> ULPTX_NSGE_S) & ULPTX_NSGE_M)
  1207. struct ulptx_sc_memrd {
  1208. __be32 cmd_to_len;
  1209. __be32 addr;
  1210. };
  1211. #define ULP_TXPKT_DATAMODIFY_S 23
  1212. #define ULP_TXPKT_DATAMODIFY_M 0x1
  1213. #define ULP_TXPKT_DATAMODIFY_V(x) ((x) << ULP_TXPKT_DATAMODIFY_S)
  1214. #define ULP_TXPKT_DATAMODIFY_G(x) \
  1215. (((x) >> ULP_TXPKT_DATAMODIFY_S) & ULP_TXPKT_DATAMODIFY__M)
  1216. #define ULP_TXPKT_DATAMODIFY_F ULP_TXPKT_DATAMODIFY_V(1U)
  1217. #define ULP_TXPKT_CHANNELID_S 22
  1218. #define ULP_TXPKT_CHANNELID_M 0x1
  1219. #define ULP_TXPKT_CHANNELID_V(x) ((x) << ULP_TXPKT_CHANNELID_S)
  1220. #define ULP_TXPKT_CHANNELID_G(x) \
  1221. (((x) >> ULP_TXPKT_CHANNELID_S) & ULP_TXPKT_CHANNELID_M)
  1222. #define ULP_TXPKT_CHANNELID_F ULP_TXPKT_CHANNELID_V(1U)
  1223. #define SCMD_SEQ_NO_CTRL_S 29
  1224. #define SCMD_SEQ_NO_CTRL_M 0x3
  1225. #define SCMD_SEQ_NO_CTRL_V(x) ((x) << SCMD_SEQ_NO_CTRL_S)
  1226. #define SCMD_SEQ_NO_CTRL_G(x) \
  1227. (((x) >> SCMD_SEQ_NO_CTRL_S) & SCMD_SEQ_NO_CTRL_M)
  1228. /* StsFieldPrsnt- Status field at the end of the TLS PDU */
  1229. #define SCMD_STATUS_PRESENT_S 28
  1230. #define SCMD_STATUS_PRESENT_M 0x1
  1231. #define SCMD_STATUS_PRESENT_V(x) ((x) << SCMD_STATUS_PRESENT_S)
  1232. #define SCMD_STATUS_PRESENT_G(x) \
  1233. (((x) >> SCMD_STATUS_PRESENT_S) & SCMD_STATUS_PRESENT_M)
  1234. #define SCMD_STATUS_PRESENT_F SCMD_STATUS_PRESENT_V(1U)
  1235. /* ProtoVersion - Protocol Version 0: 1.2, 1:1.1, 2:DTLS, 3:Generic,
  1236. * 3-15: Reserved.
  1237. */
  1238. #define SCMD_PROTO_VERSION_S 24
  1239. #define SCMD_PROTO_VERSION_M 0xf
  1240. #define SCMD_PROTO_VERSION_V(x) ((x) << SCMD_PROTO_VERSION_S)
  1241. #define SCMD_PROTO_VERSION_G(x) \
  1242. (((x) >> SCMD_PROTO_VERSION_S) & SCMD_PROTO_VERSION_M)
  1243. /* EncDecCtrl - Encryption/Decryption Control. 0: Encrypt, 1: Decrypt */
  1244. #define SCMD_ENC_DEC_CTRL_S 23
  1245. #define SCMD_ENC_DEC_CTRL_M 0x1
  1246. #define SCMD_ENC_DEC_CTRL_V(x) ((x) << SCMD_ENC_DEC_CTRL_S)
  1247. #define SCMD_ENC_DEC_CTRL_G(x) \
  1248. (((x) >> SCMD_ENC_DEC_CTRL_S) & SCMD_ENC_DEC_CTRL_M)
  1249. #define SCMD_ENC_DEC_CTRL_F SCMD_ENC_DEC_CTRL_V(1U)
  1250. /* CipherAuthSeqCtrl - Cipher Authentication Sequence Control. */
  1251. #define SCMD_CIPH_AUTH_SEQ_CTRL_S 22
  1252. #define SCMD_CIPH_AUTH_SEQ_CTRL_M 0x1
  1253. #define SCMD_CIPH_AUTH_SEQ_CTRL_V(x) \
  1254. ((x) << SCMD_CIPH_AUTH_SEQ_CTRL_S)
  1255. #define SCMD_CIPH_AUTH_SEQ_CTRL_G(x) \
  1256. (((x) >> SCMD_CIPH_AUTH_SEQ_CTRL_S) & SCMD_CIPH_AUTH_SEQ_CTRL_M)
  1257. #define SCMD_CIPH_AUTH_SEQ_CTRL_F SCMD_CIPH_AUTH_SEQ_CTRL_V(1U)
  1258. /* CiphMode - Cipher Mode. 0: NOP, 1:AES-CBC, 2:AES-GCM, 3:AES-CTR,
  1259. * 4:Generic-AES, 5-15: Reserved.
  1260. */
  1261. #define SCMD_CIPH_MODE_S 18
  1262. #define SCMD_CIPH_MODE_M 0xf
  1263. #define SCMD_CIPH_MODE_V(x) ((x) << SCMD_CIPH_MODE_S)
  1264. #define SCMD_CIPH_MODE_G(x) \
  1265. (((x) >> SCMD_CIPH_MODE_S) & SCMD_CIPH_MODE_M)
  1266. /* AuthMode - Auth Mode. 0: NOP, 1:SHA1, 2:SHA2-224, 3:SHA2-256
  1267. * 4-15: Reserved
  1268. */
  1269. #define SCMD_AUTH_MODE_S 14
  1270. #define SCMD_AUTH_MODE_M 0xf
  1271. #define SCMD_AUTH_MODE_V(x) ((x) << SCMD_AUTH_MODE_S)
  1272. #define SCMD_AUTH_MODE_G(x) \
  1273. (((x) >> SCMD_AUTH_MODE_S) & SCMD_AUTH_MODE_M)
  1274. /* HmacCtrl - HMAC Control. 0:NOP, 1:No truncation, 2:Support HMAC Truncation
  1275. * per RFC 4366, 3:IPSec 96 bits, 4-7:Reserved
  1276. */
  1277. #define SCMD_HMAC_CTRL_S 11
  1278. #define SCMD_HMAC_CTRL_M 0x7
  1279. #define SCMD_HMAC_CTRL_V(x) ((x) << SCMD_HMAC_CTRL_S)
  1280. #define SCMD_HMAC_CTRL_G(x) \
  1281. (((x) >> SCMD_HMAC_CTRL_S) & SCMD_HMAC_CTRL_M)
  1282. /* IvSize - IV size in units of 2 bytes */
  1283. #define SCMD_IV_SIZE_S 7
  1284. #define SCMD_IV_SIZE_M 0xf
  1285. #define SCMD_IV_SIZE_V(x) ((x) << SCMD_IV_SIZE_S)
  1286. #define SCMD_IV_SIZE_G(x) \
  1287. (((x) >> SCMD_IV_SIZE_S) & SCMD_IV_SIZE_M)
  1288. /* NumIVs - Number of IVs */
  1289. #define SCMD_NUM_IVS_S 0
  1290. #define SCMD_NUM_IVS_M 0x7f
  1291. #define SCMD_NUM_IVS_V(x) ((x) << SCMD_NUM_IVS_S)
  1292. #define SCMD_NUM_IVS_G(x) \
  1293. (((x) >> SCMD_NUM_IVS_S) & SCMD_NUM_IVS_M)
  1294. /* EnbDbgId - If this is enabled upper 20 (63:44) bits if SeqNumber
  1295. * (below) are used as Cid (connection id for debug status), these
  1296. * bits are padded to zero for forming the 64 bit
  1297. * sequence number for TLS
  1298. */
  1299. #define SCMD_ENB_DBGID_S 31
  1300. #define SCMD_ENB_DBGID_M 0x1
  1301. #define SCMD_ENB_DBGID_V(x) ((x) << SCMD_ENB_DBGID_S)
  1302. #define SCMD_ENB_DBGID_G(x) \
  1303. (((x) >> SCMD_ENB_DBGID_S) & SCMD_ENB_DBGID_M)
  1304. /* IV generation in SW. */
  1305. #define SCMD_IV_GEN_CTRL_S 30
  1306. #define SCMD_IV_GEN_CTRL_M 0x1
  1307. #define SCMD_IV_GEN_CTRL_V(x) ((x) << SCMD_IV_GEN_CTRL_S)
  1308. #define SCMD_IV_GEN_CTRL_G(x) \
  1309. (((x) >> SCMD_IV_GEN_CTRL_S) & SCMD_IV_GEN_CTRL_M)
  1310. #define SCMD_IV_GEN_CTRL_F SCMD_IV_GEN_CTRL_V(1U)
  1311. /* More frags */
  1312. #define SCMD_MORE_FRAGS_S 20
  1313. #define SCMD_MORE_FRAGS_M 0x1
  1314. #define SCMD_MORE_FRAGS_V(x) ((x) << SCMD_MORE_FRAGS_S)
  1315. #define SCMD_MORE_FRAGS_G(x) (((x) >> SCMD_MORE_FRAGS_S) & SCMD_MORE_FRAGS_M)
  1316. /*last frag */
  1317. #define SCMD_LAST_FRAG_S 19
  1318. #define SCMD_LAST_FRAG_M 0x1
  1319. #define SCMD_LAST_FRAG_V(x) ((x) << SCMD_LAST_FRAG_S)
  1320. #define SCMD_LAST_FRAG_G(x) (((x) >> SCMD_LAST_FRAG_S) & SCMD_LAST_FRAG_M)
  1321. /* TlsCompPdu */
  1322. #define SCMD_TLS_COMPPDU_S 18
  1323. #define SCMD_TLS_COMPPDU_M 0x1
  1324. #define SCMD_TLS_COMPPDU_V(x) ((x) << SCMD_TLS_COMPPDU_S)
  1325. #define SCMD_TLS_COMPPDU_G(x) (((x) >> SCMD_TLS_COMPPDU_S) & SCMD_TLS_COMPPDU_M)
  1326. /* KeyCntxtInline - Key context inline after the scmd OR PayloadOnly*/
  1327. #define SCMD_KEY_CTX_INLINE_S 17
  1328. #define SCMD_KEY_CTX_INLINE_M 0x1
  1329. #define SCMD_KEY_CTX_INLINE_V(x) ((x) << SCMD_KEY_CTX_INLINE_S)
  1330. #define SCMD_KEY_CTX_INLINE_G(x) \
  1331. (((x) >> SCMD_KEY_CTX_INLINE_S) & SCMD_KEY_CTX_INLINE_M)
  1332. #define SCMD_KEY_CTX_INLINE_F SCMD_KEY_CTX_INLINE_V(1U)
  1333. /* TLSFragEnable - 0: Host created TLS PDUs, 1: TLS Framgmentation in ASIC */
  1334. #define SCMD_TLS_FRAG_ENABLE_S 16
  1335. #define SCMD_TLS_FRAG_ENABLE_M 0x1
  1336. #define SCMD_TLS_FRAG_ENABLE_V(x) ((x) << SCMD_TLS_FRAG_ENABLE_S)
  1337. #define SCMD_TLS_FRAG_ENABLE_G(x) \
  1338. (((x) >> SCMD_TLS_FRAG_ENABLE_S) & SCMD_TLS_FRAG_ENABLE_M)
  1339. #define SCMD_TLS_FRAG_ENABLE_F SCMD_TLS_FRAG_ENABLE_V(1U)
  1340. /* MacOnly - Only send the MAC and discard PDU. This is valid for hash only
  1341. * modes, in this case TLS_TX will drop the PDU and only
  1342. * send back the MAC bytes.
  1343. */
  1344. #define SCMD_MAC_ONLY_S 15
  1345. #define SCMD_MAC_ONLY_M 0x1
  1346. #define SCMD_MAC_ONLY_V(x) ((x) << SCMD_MAC_ONLY_S)
  1347. #define SCMD_MAC_ONLY_G(x) \
  1348. (((x) >> SCMD_MAC_ONLY_S) & SCMD_MAC_ONLY_M)
  1349. #define SCMD_MAC_ONLY_F SCMD_MAC_ONLY_V(1U)
  1350. /* AadIVDrop - Drop the AAD and IV fields. Useful in protocols
  1351. * which have complex AAD and IV formations Eg:AES-CCM
  1352. */
  1353. #define SCMD_AADIVDROP_S 14
  1354. #define SCMD_AADIVDROP_M 0x1
  1355. #define SCMD_AADIVDROP_V(x) ((x) << SCMD_AADIVDROP_S)
  1356. #define SCMD_AADIVDROP_G(x) \
  1357. (((x) >> SCMD_AADIVDROP_S) & SCMD_AADIVDROP_M)
  1358. #define SCMD_AADIVDROP_F SCMD_AADIVDROP_V(1U)
  1359. /* HdrLength - Length of all headers excluding TLS header
  1360. * present before start of crypto PDU/payload.
  1361. */
  1362. #define SCMD_HDR_LEN_S 0
  1363. #define SCMD_HDR_LEN_M 0x3fff
  1364. #define SCMD_HDR_LEN_V(x) ((x) << SCMD_HDR_LEN_S)
  1365. #define SCMD_HDR_LEN_G(x) \
  1366. (((x) >> SCMD_HDR_LEN_S) & SCMD_HDR_LEN_M)
  1367. struct cpl_tx_sec_pdu {
  1368. __be32 op_ivinsrtofst;
  1369. __be32 pldlen;
  1370. __be32 aadstart_cipherstop_hi;
  1371. __be32 cipherstop_lo_authinsert;
  1372. __be32 seqno_numivs;
  1373. __be32 ivgen_hdrlen;
  1374. __be64 scmd1;
  1375. };
  1376. #define CPL_TX_SEC_PDU_OPCODE_S 24
  1377. #define CPL_TX_SEC_PDU_OPCODE_M 0xff
  1378. #define CPL_TX_SEC_PDU_OPCODE_V(x) ((x) << CPL_TX_SEC_PDU_OPCODE_S)
  1379. #define CPL_TX_SEC_PDU_OPCODE_G(x) \
  1380. (((x) >> CPL_TX_SEC_PDU_OPCODE_S) & CPL_TX_SEC_PDU_OPCODE_M)
  1381. /* RX Channel Id */
  1382. #define CPL_TX_SEC_PDU_RXCHID_S 22
  1383. #define CPL_TX_SEC_PDU_RXCHID_M 0x1
  1384. #define CPL_TX_SEC_PDU_RXCHID_V(x) ((x) << CPL_TX_SEC_PDU_RXCHID_S)
  1385. #define CPL_TX_SEC_PDU_RXCHID_G(x) \
  1386. (((x) >> CPL_TX_SEC_PDU_RXCHID_S) & CPL_TX_SEC_PDU_RXCHID_M)
  1387. #define CPL_TX_SEC_PDU_RXCHID_F CPL_TX_SEC_PDU_RXCHID_V(1U)
  1388. /* Ack Follows */
  1389. #define CPL_TX_SEC_PDU_ACKFOLLOWS_S 21
  1390. #define CPL_TX_SEC_PDU_ACKFOLLOWS_M 0x1
  1391. #define CPL_TX_SEC_PDU_ACKFOLLOWS_V(x) ((x) << CPL_TX_SEC_PDU_ACKFOLLOWS_S)
  1392. #define CPL_TX_SEC_PDU_ACKFOLLOWS_G(x) \
  1393. (((x) >> CPL_TX_SEC_PDU_ACKFOLLOWS_S) & CPL_TX_SEC_PDU_ACKFOLLOWS_M)
  1394. #define CPL_TX_SEC_PDU_ACKFOLLOWS_F CPL_TX_SEC_PDU_ACKFOLLOWS_V(1U)
  1395. /* Loopback bit in cpl_tx_sec_pdu */
  1396. #define CPL_TX_SEC_PDU_ULPTXLPBK_S 20
  1397. #define CPL_TX_SEC_PDU_ULPTXLPBK_M 0x1
  1398. #define CPL_TX_SEC_PDU_ULPTXLPBK_V(x) ((x) << CPL_TX_SEC_PDU_ULPTXLPBK_S)
  1399. #define CPL_TX_SEC_PDU_ULPTXLPBK_G(x) \
  1400. (((x) >> CPL_TX_SEC_PDU_ULPTXLPBK_S) & CPL_TX_SEC_PDU_ULPTXLPBK_M)
  1401. #define CPL_TX_SEC_PDU_ULPTXLPBK_F CPL_TX_SEC_PDU_ULPTXLPBK_V(1U)
  1402. /* Length of cpl header encapsulated */
  1403. #define CPL_TX_SEC_PDU_CPLLEN_S 16
  1404. #define CPL_TX_SEC_PDU_CPLLEN_M 0xf
  1405. #define CPL_TX_SEC_PDU_CPLLEN_V(x) ((x) << CPL_TX_SEC_PDU_CPLLEN_S)
  1406. #define CPL_TX_SEC_PDU_CPLLEN_G(x) \
  1407. (((x) >> CPL_TX_SEC_PDU_CPLLEN_S) & CPL_TX_SEC_PDU_CPLLEN_M)
  1408. /* PlaceHolder */
  1409. #define CPL_TX_SEC_PDU_PLACEHOLDER_S 10
  1410. #define CPL_TX_SEC_PDU_PLACEHOLDER_M 0x1
  1411. #define CPL_TX_SEC_PDU_PLACEHOLDER_V(x) ((x) << CPL_TX_SEC_PDU_PLACEHOLDER_S)
  1412. #define CPL_TX_SEC_PDU_PLACEHOLDER_G(x) \
  1413. (((x) >> CPL_TX_SEC_PDU_PLACEHOLDER_S) & \
  1414. CPL_TX_SEC_PDU_PLACEHOLDER_M)
  1415. /* IvInsrtOffset: Insertion location for IV */
  1416. #define CPL_TX_SEC_PDU_IVINSRTOFST_S 0
  1417. #define CPL_TX_SEC_PDU_IVINSRTOFST_M 0x3ff
  1418. #define CPL_TX_SEC_PDU_IVINSRTOFST_V(x) ((x) << CPL_TX_SEC_PDU_IVINSRTOFST_S)
  1419. #define CPL_TX_SEC_PDU_IVINSRTOFST_G(x) \
  1420. (((x) >> CPL_TX_SEC_PDU_IVINSRTOFST_S) & \
  1421. CPL_TX_SEC_PDU_IVINSRTOFST_M)
  1422. /* AadStartOffset: Offset in bytes for AAD start from
  1423. * the first byte following the pkt headers (0-255 bytes)
  1424. */
  1425. #define CPL_TX_SEC_PDU_AADSTART_S 24
  1426. #define CPL_TX_SEC_PDU_AADSTART_M 0xff
  1427. #define CPL_TX_SEC_PDU_AADSTART_V(x) ((x) << CPL_TX_SEC_PDU_AADSTART_S)
  1428. #define CPL_TX_SEC_PDU_AADSTART_G(x) \
  1429. (((x) >> CPL_TX_SEC_PDU_AADSTART_S) & \
  1430. CPL_TX_SEC_PDU_AADSTART_M)
  1431. /* AadStopOffset: offset in bytes for AAD stop/end from the first byte following
  1432. * the pkt headers (0-511 bytes)
  1433. */
  1434. #define CPL_TX_SEC_PDU_AADSTOP_S 15
  1435. #define CPL_TX_SEC_PDU_AADSTOP_M 0x1ff
  1436. #define CPL_TX_SEC_PDU_AADSTOP_V(x) ((x) << CPL_TX_SEC_PDU_AADSTOP_S)
  1437. #define CPL_TX_SEC_PDU_AADSTOP_G(x) \
  1438. (((x) >> CPL_TX_SEC_PDU_AADSTOP_S) & CPL_TX_SEC_PDU_AADSTOP_M)
  1439. /* CipherStartOffset: offset in bytes for encryption/decryption start from the
  1440. * first byte following the pkt headers (0-1023 bytes)
  1441. */
  1442. #define CPL_TX_SEC_PDU_CIPHERSTART_S 5
  1443. #define CPL_TX_SEC_PDU_CIPHERSTART_M 0x3ff
  1444. #define CPL_TX_SEC_PDU_CIPHERSTART_V(x) ((x) << CPL_TX_SEC_PDU_CIPHERSTART_S)
  1445. #define CPL_TX_SEC_PDU_CIPHERSTART_G(x) \
  1446. (((x) >> CPL_TX_SEC_PDU_CIPHERSTART_S) & \
  1447. CPL_TX_SEC_PDU_CIPHERSTART_M)
  1448. /* CipherStopOffset: offset in bytes for encryption/decryption end
  1449. * from end of the payload of this command (0-511 bytes)
  1450. */
  1451. #define CPL_TX_SEC_PDU_CIPHERSTOP_HI_S 0
  1452. #define CPL_TX_SEC_PDU_CIPHERSTOP_HI_M 0x1f
  1453. #define CPL_TX_SEC_PDU_CIPHERSTOP_HI_V(x) \
  1454. ((x) << CPL_TX_SEC_PDU_CIPHERSTOP_HI_S)
  1455. #define CPL_TX_SEC_PDU_CIPHERSTOP_HI_G(x) \
  1456. (((x) >> CPL_TX_SEC_PDU_CIPHERSTOP_HI_S) & \
  1457. CPL_TX_SEC_PDU_CIPHERSTOP_HI_M)
  1458. #define CPL_TX_SEC_PDU_CIPHERSTOP_LO_S 28
  1459. #define CPL_TX_SEC_PDU_CIPHERSTOP_LO_M 0xf
  1460. #define CPL_TX_SEC_PDU_CIPHERSTOP_LO_V(x) \
  1461. ((x) << CPL_TX_SEC_PDU_CIPHERSTOP_LO_S)
  1462. #define CPL_TX_SEC_PDU_CIPHERSTOP_LO_G(x) \
  1463. (((x) >> CPL_TX_SEC_PDU_CIPHERSTOP_LO_S) & \
  1464. CPL_TX_SEC_PDU_CIPHERSTOP_LO_M)
  1465. /* AuthStartOffset: offset in bytes for authentication start from
  1466. * the first byte following the pkt headers (0-1023)
  1467. */
  1468. #define CPL_TX_SEC_PDU_AUTHSTART_S 18
  1469. #define CPL_TX_SEC_PDU_AUTHSTART_M 0x3ff
  1470. #define CPL_TX_SEC_PDU_AUTHSTART_V(x) ((x) << CPL_TX_SEC_PDU_AUTHSTART_S)
  1471. #define CPL_TX_SEC_PDU_AUTHSTART_G(x) \
  1472. (((x) >> CPL_TX_SEC_PDU_AUTHSTART_S) & \
  1473. CPL_TX_SEC_PDU_AUTHSTART_M)
  1474. /* AuthStopOffset: offset in bytes for authentication
  1475. * end from end of the payload of this command (0-511 Bytes)
  1476. */
  1477. #define CPL_TX_SEC_PDU_AUTHSTOP_S 9
  1478. #define CPL_TX_SEC_PDU_AUTHSTOP_M 0x1ff
  1479. #define CPL_TX_SEC_PDU_AUTHSTOP_V(x) ((x) << CPL_TX_SEC_PDU_AUTHSTOP_S)
  1480. #define CPL_TX_SEC_PDU_AUTHSTOP_G(x) \
  1481. (((x) >> CPL_TX_SEC_PDU_AUTHSTOP_S) & \
  1482. CPL_TX_SEC_PDU_AUTHSTOP_M)
  1483. /* AuthInsrtOffset: offset in bytes for authentication insertion
  1484. * from end of the payload of this command (0-511 bytes)
  1485. */
  1486. #define CPL_TX_SEC_PDU_AUTHINSERT_S 0
  1487. #define CPL_TX_SEC_PDU_AUTHINSERT_M 0x1ff
  1488. #define CPL_TX_SEC_PDU_AUTHINSERT_V(x) ((x) << CPL_TX_SEC_PDU_AUTHINSERT_S)
  1489. #define CPL_TX_SEC_PDU_AUTHINSERT_G(x) \
  1490. (((x) >> CPL_TX_SEC_PDU_AUTHINSERT_S) & \
  1491. CPL_TX_SEC_PDU_AUTHINSERT_M)
  1492. struct cpl_rx_phys_dsgl {
  1493. __be32 op_to_tid;
  1494. __be32 pcirlxorder_to_noofsgentr;
  1495. struct rss_header rss_hdr_int;
  1496. };
  1497. #define CPL_RX_PHYS_DSGL_OPCODE_S 24
  1498. #define CPL_RX_PHYS_DSGL_OPCODE_M 0xff
  1499. #define CPL_RX_PHYS_DSGL_OPCODE_V(x) ((x) << CPL_RX_PHYS_DSGL_OPCODE_S)
  1500. #define CPL_RX_PHYS_DSGL_OPCODE_G(x) \
  1501. (((x) >> CPL_RX_PHYS_DSGL_OPCODE_S) & CPL_RX_PHYS_DSGL_OPCODE_M)
  1502. #define CPL_RX_PHYS_DSGL_ISRDMA_S 23
  1503. #define CPL_RX_PHYS_DSGL_ISRDMA_M 0x1
  1504. #define CPL_RX_PHYS_DSGL_ISRDMA_V(x) ((x) << CPL_RX_PHYS_DSGL_ISRDMA_S)
  1505. #define CPL_RX_PHYS_DSGL_ISRDMA_G(x) \
  1506. (((x) >> CPL_RX_PHYS_DSGL_ISRDMA_S) & CPL_RX_PHYS_DSGL_ISRDMA_M)
  1507. #define CPL_RX_PHYS_DSGL_ISRDMA_F CPL_RX_PHYS_DSGL_ISRDMA_V(1U)
  1508. #define CPL_RX_PHYS_DSGL_RSVD1_S 20
  1509. #define CPL_RX_PHYS_DSGL_RSVD1_M 0x7
  1510. #define CPL_RX_PHYS_DSGL_RSVD1_V(x) ((x) << CPL_RX_PHYS_DSGL_RSVD1_S)
  1511. #define CPL_RX_PHYS_DSGL_RSVD1_G(x) \
  1512. (((x) >> CPL_RX_PHYS_DSGL_RSVD1_S) & \
  1513. CPL_RX_PHYS_DSGL_RSVD1_M)
  1514. #define CPL_RX_PHYS_DSGL_PCIRLXORDER_S 31
  1515. #define CPL_RX_PHYS_DSGL_PCIRLXORDER_M 0x1
  1516. #define CPL_RX_PHYS_DSGL_PCIRLXORDER_V(x) \
  1517. ((x) << CPL_RX_PHYS_DSGL_PCIRLXORDER_S)
  1518. #define CPL_RX_PHYS_DSGL_PCIRLXORDER_G(x) \
  1519. (((x) >> CPL_RX_PHYS_DSGL_PCIRLXORDER_S) & \
  1520. CPL_RX_PHYS_DSGL_PCIRLXORDER_M)
  1521. #define CPL_RX_PHYS_DSGL_PCIRLXORDER_F CPL_RX_PHYS_DSGL_PCIRLXORDER_V(1U)
  1522. #define CPL_RX_PHYS_DSGL_PCINOSNOOP_S 30
  1523. #define CPL_RX_PHYS_DSGL_PCINOSNOOP_M 0x1
  1524. #define CPL_RX_PHYS_DSGL_PCINOSNOOP_V(x) \
  1525. ((x) << CPL_RX_PHYS_DSGL_PCINOSNOOP_S)
  1526. #define CPL_RX_PHYS_DSGL_PCINOSNOOP_G(x) \
  1527. (((x) >> CPL_RX_PHYS_DSGL_PCINOSNOOP_S) & \
  1528. CPL_RX_PHYS_DSGL_PCINOSNOOP_M)
  1529. #define CPL_RX_PHYS_DSGL_PCINOSNOOP_F CPL_RX_PHYS_DSGL_PCINOSNOOP_V(1U)
  1530. #define CPL_RX_PHYS_DSGL_PCITPHNTENB_S 29
  1531. #define CPL_RX_PHYS_DSGL_PCITPHNTENB_M 0x1
  1532. #define CPL_RX_PHYS_DSGL_PCITPHNTENB_V(x) \
  1533. ((x) << CPL_RX_PHYS_DSGL_PCITPHNTENB_S)
  1534. #define CPL_RX_PHYS_DSGL_PCITPHNTENB_G(x) \
  1535. (((x) >> CPL_RX_PHYS_DSGL_PCITPHNTENB_S) & \
  1536. CPL_RX_PHYS_DSGL_PCITPHNTENB_M)
  1537. #define CPL_RX_PHYS_DSGL_PCITPHNTENB_F CPL_RX_PHYS_DSGL_PCITPHNTENB_V(1U)
  1538. #define CPL_RX_PHYS_DSGL_PCITPHNT_S 27
  1539. #define CPL_RX_PHYS_DSGL_PCITPHNT_M 0x3
  1540. #define CPL_RX_PHYS_DSGL_PCITPHNT_V(x) ((x) << CPL_RX_PHYS_DSGL_PCITPHNT_S)
  1541. #define CPL_RX_PHYS_DSGL_PCITPHNT_G(x) \
  1542. (((x) >> CPL_RX_PHYS_DSGL_PCITPHNT_S) & \
  1543. CPL_RX_PHYS_DSGL_PCITPHNT_M)
  1544. #define CPL_RX_PHYS_DSGL_DCAID_S 16
  1545. #define CPL_RX_PHYS_DSGL_DCAID_M 0x7ff
  1546. #define CPL_RX_PHYS_DSGL_DCAID_V(x) ((x) << CPL_RX_PHYS_DSGL_DCAID_S)
  1547. #define CPL_RX_PHYS_DSGL_DCAID_G(x) \
  1548. (((x) >> CPL_RX_PHYS_DSGL_DCAID_S) & \
  1549. CPL_RX_PHYS_DSGL_DCAID_M)
  1550. #define CPL_RX_PHYS_DSGL_NOOFSGENTR_S 0
  1551. #define CPL_RX_PHYS_DSGL_NOOFSGENTR_M 0xffff
  1552. #define CPL_RX_PHYS_DSGL_NOOFSGENTR_V(x) \
  1553. ((x) << CPL_RX_PHYS_DSGL_NOOFSGENTR_S)
  1554. #define CPL_RX_PHYS_DSGL_NOOFSGENTR_G(x) \
  1555. (((x) >> CPL_RX_PHYS_DSGL_NOOFSGENTR_S) & \
  1556. CPL_RX_PHYS_DSGL_NOOFSGENTR_M)
  1557. #endif /* __T4_MSG_H */