macb.h 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868
  1. /*
  2. * Atmel MACB Ethernet Controller driver
  3. *
  4. * Copyright (C) 2004-2006 Atmel Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #ifndef _MACB_H
  11. #define _MACB_H
  12. #define MACB_GREGS_NBR 16
  13. #define MACB_GREGS_VERSION 2
  14. #define MACB_MAX_QUEUES 8
  15. /* MACB register offsets */
  16. #define MACB_NCR 0x0000 /* Network Control */
  17. #define MACB_NCFGR 0x0004 /* Network Config */
  18. #define MACB_NSR 0x0008 /* Network Status */
  19. #define MACB_TAR 0x000c /* AT91RM9200 only */
  20. #define MACB_TCR 0x0010 /* AT91RM9200 only */
  21. #define MACB_TSR 0x0014 /* Transmit Status */
  22. #define MACB_RBQP 0x0018 /* RX Q Base Address */
  23. #define MACB_TBQP 0x001c /* TX Q Base Address */
  24. #define MACB_RSR 0x0020 /* Receive Status */
  25. #define MACB_ISR 0x0024 /* Interrupt Status */
  26. #define MACB_IER 0x0028 /* Interrupt Enable */
  27. #define MACB_IDR 0x002c /* Interrupt Disable */
  28. #define MACB_IMR 0x0030 /* Interrupt Mask */
  29. #define MACB_MAN 0x0034 /* PHY Maintenance */
  30. #define MACB_PTR 0x0038
  31. #define MACB_PFR 0x003c
  32. #define MACB_FTO 0x0040
  33. #define MACB_SCF 0x0044
  34. #define MACB_MCF 0x0048
  35. #define MACB_FRO 0x004c
  36. #define MACB_FCSE 0x0050
  37. #define MACB_ALE 0x0054
  38. #define MACB_DTF 0x0058
  39. #define MACB_LCOL 0x005c
  40. #define MACB_EXCOL 0x0060
  41. #define MACB_TUND 0x0064
  42. #define MACB_CSE 0x0068
  43. #define MACB_RRE 0x006c
  44. #define MACB_ROVR 0x0070
  45. #define MACB_RSE 0x0074
  46. #define MACB_ELE 0x0078
  47. #define MACB_RJA 0x007c
  48. #define MACB_USF 0x0080
  49. #define MACB_STE 0x0084
  50. #define MACB_RLE 0x0088
  51. #define MACB_TPF 0x008c
  52. #define MACB_HRB 0x0090
  53. #define MACB_HRT 0x0094
  54. #define MACB_SA1B 0x0098
  55. #define MACB_SA1T 0x009c
  56. #define MACB_SA2B 0x00a0
  57. #define MACB_SA2T 0x00a4
  58. #define MACB_SA3B 0x00a8
  59. #define MACB_SA3T 0x00ac
  60. #define MACB_SA4B 0x00b0
  61. #define MACB_SA4T 0x00b4
  62. #define MACB_TID 0x00b8
  63. #define MACB_TPQ 0x00bc
  64. #define MACB_USRIO 0x00c0
  65. #define MACB_WOL 0x00c4
  66. #define MACB_MID 0x00fc
  67. #define MACB_TBQPH 0x04C8
  68. #define MACB_RBQPH 0x04D4
  69. /* GEM register offsets. */
  70. #define GEM_NCFGR 0x0004 /* Network Config */
  71. #define GEM_USRIO 0x000c /* User IO */
  72. #define GEM_DMACFG 0x0010 /* DMA Configuration */
  73. #define GEM_JML 0x0048 /* Jumbo Max Length */
  74. #define GEM_HRB 0x0080 /* Hash Bottom */
  75. #define GEM_HRT 0x0084 /* Hash Top */
  76. #define GEM_SA1B 0x0088 /* Specific1 Bottom */
  77. #define GEM_SA1T 0x008C /* Specific1 Top */
  78. #define GEM_SA2B 0x0090 /* Specific2 Bottom */
  79. #define GEM_SA2T 0x0094 /* Specific2 Top */
  80. #define GEM_SA3B 0x0098 /* Specific3 Bottom */
  81. #define GEM_SA3T 0x009C /* Specific3 Top */
  82. #define GEM_SA4B 0x00A0 /* Specific4 Bottom */
  83. #define GEM_SA4T 0x00A4 /* Specific4 Top */
  84. #define GEM_OTX 0x0100 /* Octets transmitted */
  85. #define GEM_OCTTXL 0x0100 /* Octets transmitted [31:0] */
  86. #define GEM_OCTTXH 0x0104 /* Octets transmitted [47:32] */
  87. #define GEM_TXCNT 0x0108 /* Frames Transmitted counter */
  88. #define GEM_TXBCCNT 0x010c /* Broadcast Frames counter */
  89. #define GEM_TXMCCNT 0x0110 /* Multicast Frames counter */
  90. #define GEM_TXPAUSECNT 0x0114 /* Pause Frames Transmitted Counter */
  91. #define GEM_TX64CNT 0x0118 /* 64 byte Frames TX counter */
  92. #define GEM_TX65CNT 0x011c /* 65-127 byte Frames TX counter */
  93. #define GEM_TX128CNT 0x0120 /* 128-255 byte Frames TX counter */
  94. #define GEM_TX256CNT 0x0124 /* 256-511 byte Frames TX counter */
  95. #define GEM_TX512CNT 0x0128 /* 512-1023 byte Frames TX counter */
  96. #define GEM_TX1024CNT 0x012c /* 1024-1518 byte Frames TX counter */
  97. #define GEM_TX1519CNT 0x0130 /* 1519+ byte Frames TX counter */
  98. #define GEM_TXURUNCNT 0x0134 /* TX under run error counter */
  99. #define GEM_SNGLCOLLCNT 0x0138 /* Single Collision Frame Counter */
  100. #define GEM_MULTICOLLCNT 0x013c /* Multiple Collision Frame Counter */
  101. #define GEM_EXCESSCOLLCNT 0x0140 /* Excessive Collision Frame Counter */
  102. #define GEM_LATECOLLCNT 0x0144 /* Late Collision Frame Counter */
  103. #define GEM_TXDEFERCNT 0x0148 /* Deferred Transmission Frame Counter */
  104. #define GEM_TXCSENSECNT 0x014c /* Carrier Sense Error Counter */
  105. #define GEM_ORX 0x0150 /* Octets received */
  106. #define GEM_OCTRXL 0x0150 /* Octets received [31:0] */
  107. #define GEM_OCTRXH 0x0154 /* Octets received [47:32] */
  108. #define GEM_RXCNT 0x0158 /* Frames Received Counter */
  109. #define GEM_RXBROADCNT 0x015c /* Broadcast Frames Received Counter */
  110. #define GEM_RXMULTICNT 0x0160 /* Multicast Frames Received Counter */
  111. #define GEM_RXPAUSECNT 0x0164 /* Pause Frames Received Counter */
  112. #define GEM_RX64CNT 0x0168 /* 64 byte Frames RX Counter */
  113. #define GEM_RX65CNT 0x016c /* 65-127 byte Frames RX Counter */
  114. #define GEM_RX128CNT 0x0170 /* 128-255 byte Frames RX Counter */
  115. #define GEM_RX256CNT 0x0174 /* 256-511 byte Frames RX Counter */
  116. #define GEM_RX512CNT 0x0178 /* 512-1023 byte Frames RX Counter */
  117. #define GEM_RX1024CNT 0x017c /* 1024-1518 byte Frames RX Counter */
  118. #define GEM_RX1519CNT 0x0180 /* 1519+ byte Frames RX Counter */
  119. #define GEM_RXUNDRCNT 0x0184 /* Undersize Frames Received Counter */
  120. #define GEM_RXOVRCNT 0x0188 /* Oversize Frames Received Counter */
  121. #define GEM_RXJABCNT 0x018c /* Jabbers Received Counter */
  122. #define GEM_RXFCSCNT 0x0190 /* Frame Check Sequence Error Counter */
  123. #define GEM_RXLENGTHCNT 0x0194 /* Length Field Error Counter */
  124. #define GEM_RXSYMBCNT 0x0198 /* Symbol Error Counter */
  125. #define GEM_RXALIGNCNT 0x019c /* Alignment Error Counter */
  126. #define GEM_RXRESERRCNT 0x01a0 /* Receive Resource Error Counter */
  127. #define GEM_RXORCNT 0x01a4 /* Receive Overrun Counter */
  128. #define GEM_RXIPCCNT 0x01a8 /* IP header Checksum Error Counter */
  129. #define GEM_RXTCPCCNT 0x01ac /* TCP Checksum Error Counter */
  130. #define GEM_RXUDPCCNT 0x01b0 /* UDP Checksum Error Counter */
  131. #define GEM_DCFG1 0x0280 /* Design Config 1 */
  132. #define GEM_DCFG2 0x0284 /* Design Config 2 */
  133. #define GEM_DCFG3 0x0288 /* Design Config 3 */
  134. #define GEM_DCFG4 0x028c /* Design Config 4 */
  135. #define GEM_DCFG5 0x0290 /* Design Config 5 */
  136. #define GEM_DCFG6 0x0294 /* Design Config 6 */
  137. #define GEM_DCFG7 0x0298 /* Design Config 7 */
  138. #define GEM_ISR(hw_q) (0x0400 + ((hw_q) << 2))
  139. #define GEM_TBQP(hw_q) (0x0440 + ((hw_q) << 2))
  140. #define GEM_TBQPH(hw_q) (0x04C8)
  141. #define GEM_RBQP(hw_q) (0x0480 + ((hw_q) << 2))
  142. #define GEM_IER(hw_q) (0x0600 + ((hw_q) << 2))
  143. #define GEM_IDR(hw_q) (0x0620 + ((hw_q) << 2))
  144. #define GEM_IMR(hw_q) (0x0640 + ((hw_q) << 2))
  145. /* Bitfields in NCR */
  146. #define MACB_LB_OFFSET 0 /* reserved */
  147. #define MACB_LB_SIZE 1
  148. #define MACB_LLB_OFFSET 1 /* Loop back local */
  149. #define MACB_LLB_SIZE 1
  150. #define MACB_RE_OFFSET 2 /* Receive enable */
  151. #define MACB_RE_SIZE 1
  152. #define MACB_TE_OFFSET 3 /* Transmit enable */
  153. #define MACB_TE_SIZE 1
  154. #define MACB_MPE_OFFSET 4 /* Management port enable */
  155. #define MACB_MPE_SIZE 1
  156. #define MACB_CLRSTAT_OFFSET 5 /* Clear stats regs */
  157. #define MACB_CLRSTAT_SIZE 1
  158. #define MACB_INCSTAT_OFFSET 6 /* Incremental stats regs */
  159. #define MACB_INCSTAT_SIZE 1
  160. #define MACB_WESTAT_OFFSET 7 /* Write enable stats regs */
  161. #define MACB_WESTAT_SIZE 1
  162. #define MACB_BP_OFFSET 8 /* Back pressure */
  163. #define MACB_BP_SIZE 1
  164. #define MACB_TSTART_OFFSET 9 /* Start transmission */
  165. #define MACB_TSTART_SIZE 1
  166. #define MACB_THALT_OFFSET 10 /* Transmit halt */
  167. #define MACB_THALT_SIZE 1
  168. #define MACB_NCR_TPF_OFFSET 11 /* Transmit pause frame */
  169. #define MACB_NCR_TPF_SIZE 1
  170. #define MACB_TZQ_OFFSET 12 /* Transmit zero quantum pause frame */
  171. #define MACB_TZQ_SIZE 1
  172. /* Bitfields in NCFGR */
  173. #define MACB_SPD_OFFSET 0 /* Speed */
  174. #define MACB_SPD_SIZE 1
  175. #define MACB_FD_OFFSET 1 /* Full duplex */
  176. #define MACB_FD_SIZE 1
  177. #define MACB_BIT_RATE_OFFSET 2 /* Discard non-VLAN frames */
  178. #define MACB_BIT_RATE_SIZE 1
  179. #define MACB_JFRAME_OFFSET 3 /* reserved */
  180. #define MACB_JFRAME_SIZE 1
  181. #define MACB_CAF_OFFSET 4 /* Copy all frames */
  182. #define MACB_CAF_SIZE 1
  183. #define MACB_NBC_OFFSET 5 /* No broadcast */
  184. #define MACB_NBC_SIZE 1
  185. #define MACB_NCFGR_MTI_OFFSET 6 /* Multicast hash enable */
  186. #define MACB_NCFGR_MTI_SIZE 1
  187. #define MACB_UNI_OFFSET 7 /* Unicast hash enable */
  188. #define MACB_UNI_SIZE 1
  189. #define MACB_BIG_OFFSET 8 /* Receive 1536 byte frames */
  190. #define MACB_BIG_SIZE 1
  191. #define MACB_EAE_OFFSET 9 /* External address match enable */
  192. #define MACB_EAE_SIZE 1
  193. #define MACB_CLK_OFFSET 10
  194. #define MACB_CLK_SIZE 2
  195. #define MACB_RTY_OFFSET 12 /* Retry test */
  196. #define MACB_RTY_SIZE 1
  197. #define MACB_PAE_OFFSET 13 /* Pause enable */
  198. #define MACB_PAE_SIZE 1
  199. #define MACB_RM9200_RMII_OFFSET 13 /* AT91RM9200 only */
  200. #define MACB_RM9200_RMII_SIZE 1 /* AT91RM9200 only */
  201. #define MACB_RBOF_OFFSET 14 /* Receive buffer offset */
  202. #define MACB_RBOF_SIZE 2
  203. #define MACB_RLCE_OFFSET 16 /* Length field error frame discard */
  204. #define MACB_RLCE_SIZE 1
  205. #define MACB_DRFCS_OFFSET 17 /* FCS remove */
  206. #define MACB_DRFCS_SIZE 1
  207. #define MACB_EFRHD_OFFSET 18
  208. #define MACB_EFRHD_SIZE 1
  209. #define MACB_IRXFCS_OFFSET 19
  210. #define MACB_IRXFCS_SIZE 1
  211. /* GEM specific NCFGR bitfields. */
  212. #define GEM_GBE_OFFSET 10 /* Gigabit mode enable */
  213. #define GEM_GBE_SIZE 1
  214. #define GEM_PCSSEL_OFFSET 11
  215. #define GEM_PCSSEL_SIZE 1
  216. #define GEM_CLK_OFFSET 18 /* MDC clock division */
  217. #define GEM_CLK_SIZE 3
  218. #define GEM_DBW_OFFSET 21 /* Data bus width */
  219. #define GEM_DBW_SIZE 2
  220. #define GEM_RXCOEN_OFFSET 24
  221. #define GEM_RXCOEN_SIZE 1
  222. #define GEM_SGMIIEN_OFFSET 27
  223. #define GEM_SGMIIEN_SIZE 1
  224. /* Constants for data bus width. */
  225. #define GEM_DBW32 0 /* 32 bit AMBA AHB data bus width */
  226. #define GEM_DBW64 1 /* 64 bit AMBA AHB data bus width */
  227. #define GEM_DBW128 2 /* 128 bit AMBA AHB data bus width */
  228. /* Bitfields in DMACFG. */
  229. #define GEM_FBLDO_OFFSET 0 /* fixed burst length for DMA */
  230. #define GEM_FBLDO_SIZE 5
  231. #define GEM_ENDIA_DESC_OFFSET 6 /* endian swap mode for management descriptor access */
  232. #define GEM_ENDIA_DESC_SIZE 1
  233. #define GEM_ENDIA_PKT_OFFSET 7 /* endian swap mode for packet data access */
  234. #define GEM_ENDIA_PKT_SIZE 1
  235. #define GEM_RXBMS_OFFSET 8 /* RX packet buffer memory size select */
  236. #define GEM_RXBMS_SIZE 2
  237. #define GEM_TXPBMS_OFFSET 10 /* TX packet buffer memory size select */
  238. #define GEM_TXPBMS_SIZE 1
  239. #define GEM_TXCOEN_OFFSET 11 /* TX IP/TCP/UDP checksum gen offload */
  240. #define GEM_TXCOEN_SIZE 1
  241. #define GEM_RXBS_OFFSET 16 /* DMA receive buffer size */
  242. #define GEM_RXBS_SIZE 8
  243. #define GEM_DDRP_OFFSET 24 /* disc_when_no_ahb */
  244. #define GEM_DDRP_SIZE 1
  245. #define GEM_ADDR64_OFFSET 30 /* Address bus width - 64b or 32b */
  246. #define GEM_ADDR64_SIZE 1
  247. /* Bitfields in NSR */
  248. #define MACB_NSR_LINK_OFFSET 0 /* pcs_link_state */
  249. #define MACB_NSR_LINK_SIZE 1
  250. #define MACB_MDIO_OFFSET 1 /* status of the mdio_in pin */
  251. #define MACB_MDIO_SIZE 1
  252. #define MACB_IDLE_OFFSET 2 /* The PHY management logic is idle */
  253. #define MACB_IDLE_SIZE 1
  254. /* Bitfields in TSR */
  255. #define MACB_UBR_OFFSET 0 /* Used bit read */
  256. #define MACB_UBR_SIZE 1
  257. #define MACB_COL_OFFSET 1 /* Collision occurred */
  258. #define MACB_COL_SIZE 1
  259. #define MACB_TSR_RLE_OFFSET 2 /* Retry limit exceeded */
  260. #define MACB_TSR_RLE_SIZE 1
  261. #define MACB_TGO_OFFSET 3 /* Transmit go */
  262. #define MACB_TGO_SIZE 1
  263. #define MACB_BEX_OFFSET 4 /* TX frame corruption due to AHB error */
  264. #define MACB_BEX_SIZE 1
  265. #define MACB_RM9200_BNQ_OFFSET 4 /* AT91RM9200 only */
  266. #define MACB_RM9200_BNQ_SIZE 1 /* AT91RM9200 only */
  267. #define MACB_COMP_OFFSET 5 /* Trnasmit complete */
  268. #define MACB_COMP_SIZE 1
  269. #define MACB_UND_OFFSET 6 /* Trnasmit under run */
  270. #define MACB_UND_SIZE 1
  271. /* Bitfields in RSR */
  272. #define MACB_BNA_OFFSET 0 /* Buffer not available */
  273. #define MACB_BNA_SIZE 1
  274. #define MACB_REC_OFFSET 1 /* Frame received */
  275. #define MACB_REC_SIZE 1
  276. #define MACB_OVR_OFFSET 2 /* Receive overrun */
  277. #define MACB_OVR_SIZE 1
  278. /* Bitfields in ISR/IER/IDR/IMR */
  279. #define MACB_MFD_OFFSET 0 /* Management frame sent */
  280. #define MACB_MFD_SIZE 1
  281. #define MACB_RCOMP_OFFSET 1 /* Receive complete */
  282. #define MACB_RCOMP_SIZE 1
  283. #define MACB_RXUBR_OFFSET 2 /* RX used bit read */
  284. #define MACB_RXUBR_SIZE 1
  285. #define MACB_TXUBR_OFFSET 3 /* TX used bit read */
  286. #define MACB_TXUBR_SIZE 1
  287. #define MACB_ISR_TUND_OFFSET 4 /* Enable TX buffer under run interrupt */
  288. #define MACB_ISR_TUND_SIZE 1
  289. #define MACB_ISR_RLE_OFFSET 5 /* EN retry exceeded/late coll interrupt */
  290. #define MACB_ISR_RLE_SIZE 1
  291. #define MACB_TXERR_OFFSET 6 /* EN TX frame corrupt from error interrupt */
  292. #define MACB_TXERR_SIZE 1
  293. #define MACB_TCOMP_OFFSET 7 /* Enable transmit complete interrupt */
  294. #define MACB_TCOMP_SIZE 1
  295. #define MACB_ISR_LINK_OFFSET 9 /* Enable link change interrupt */
  296. #define MACB_ISR_LINK_SIZE 1
  297. #define MACB_ISR_ROVR_OFFSET 10 /* Enable receive overrun interrupt */
  298. #define MACB_ISR_ROVR_SIZE 1
  299. #define MACB_HRESP_OFFSET 11 /* Enable hrsep not OK interrupt */
  300. #define MACB_HRESP_SIZE 1
  301. #define MACB_PFR_OFFSET 12 /* Enable pause frame w/ quantum interrupt */
  302. #define MACB_PFR_SIZE 1
  303. #define MACB_PTZ_OFFSET 13 /* Enable pause time zero interrupt */
  304. #define MACB_PTZ_SIZE 1
  305. #define MACB_WOL_OFFSET 14 /* Enable wake-on-lan interrupt */
  306. #define MACB_WOL_SIZE 1
  307. /* Bitfields in MAN */
  308. #define MACB_DATA_OFFSET 0 /* data */
  309. #define MACB_DATA_SIZE 16
  310. #define MACB_CODE_OFFSET 16 /* Must be written to 10 */
  311. #define MACB_CODE_SIZE 2
  312. #define MACB_REGA_OFFSET 18 /* Register address */
  313. #define MACB_REGA_SIZE 5
  314. #define MACB_PHYA_OFFSET 23 /* PHY address */
  315. #define MACB_PHYA_SIZE 5
  316. #define MACB_RW_OFFSET 28 /* Operation. 10 is read. 01 is write. */
  317. #define MACB_RW_SIZE 2
  318. #define MACB_SOF_OFFSET 30 /* Must be written to 1 for Clause 22 */
  319. #define MACB_SOF_SIZE 2
  320. /* Bitfields in USRIO (AVR32) */
  321. #define MACB_MII_OFFSET 0
  322. #define MACB_MII_SIZE 1
  323. #define MACB_EAM_OFFSET 1
  324. #define MACB_EAM_SIZE 1
  325. #define MACB_TX_PAUSE_OFFSET 2
  326. #define MACB_TX_PAUSE_SIZE 1
  327. #define MACB_TX_PAUSE_ZERO_OFFSET 3
  328. #define MACB_TX_PAUSE_ZERO_SIZE 1
  329. /* Bitfields in USRIO (AT91) */
  330. #define MACB_RMII_OFFSET 0
  331. #define MACB_RMII_SIZE 1
  332. #define GEM_RGMII_OFFSET 0 /* GEM gigabit mode */
  333. #define GEM_RGMII_SIZE 1
  334. #define MACB_CLKEN_OFFSET 1
  335. #define MACB_CLKEN_SIZE 1
  336. /* Bitfields in WOL */
  337. #define MACB_IP_OFFSET 0
  338. #define MACB_IP_SIZE 16
  339. #define MACB_MAG_OFFSET 16
  340. #define MACB_MAG_SIZE 1
  341. #define MACB_ARP_OFFSET 17
  342. #define MACB_ARP_SIZE 1
  343. #define MACB_SA1_OFFSET 18
  344. #define MACB_SA1_SIZE 1
  345. #define MACB_WOL_MTI_OFFSET 19
  346. #define MACB_WOL_MTI_SIZE 1
  347. /* Bitfields in MID */
  348. #define MACB_IDNUM_OFFSET 16
  349. #define MACB_IDNUM_SIZE 12
  350. #define MACB_REV_OFFSET 0
  351. #define MACB_REV_SIZE 16
  352. /* Bitfields in DCFG1. */
  353. #define GEM_IRQCOR_OFFSET 23
  354. #define GEM_IRQCOR_SIZE 1
  355. #define GEM_DBWDEF_OFFSET 25
  356. #define GEM_DBWDEF_SIZE 3
  357. /* Bitfields in DCFG2. */
  358. #define GEM_RX_PKT_BUFF_OFFSET 20
  359. #define GEM_RX_PKT_BUFF_SIZE 1
  360. #define GEM_TX_PKT_BUFF_OFFSET 21
  361. #define GEM_TX_PKT_BUFF_SIZE 1
  362. /* Constants for CLK */
  363. #define MACB_CLK_DIV8 0
  364. #define MACB_CLK_DIV16 1
  365. #define MACB_CLK_DIV32 2
  366. #define MACB_CLK_DIV64 3
  367. /* GEM specific constants for CLK. */
  368. #define GEM_CLK_DIV8 0
  369. #define GEM_CLK_DIV16 1
  370. #define GEM_CLK_DIV32 2
  371. #define GEM_CLK_DIV48 3
  372. #define GEM_CLK_DIV64 4
  373. #define GEM_CLK_DIV96 5
  374. /* Constants for MAN register */
  375. #define MACB_MAN_SOF 1
  376. #define MACB_MAN_WRITE 1
  377. #define MACB_MAN_READ 2
  378. #define MACB_MAN_CODE 2
  379. /* Capability mask bits */
  380. #define MACB_CAPS_ISR_CLEAR_ON_WRITE 0x00000001
  381. #define MACB_CAPS_USRIO_HAS_CLKEN 0x00000002
  382. #define MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII 0x00000004
  383. #define MACB_CAPS_NO_GIGABIT_HALF 0x00000008
  384. #define MACB_CAPS_USRIO_DISABLED 0x00000010
  385. #define MACB_CAPS_JUMBO 0x00000020
  386. #define MACB_CAPS_FIFO_MODE 0x10000000
  387. #define MACB_CAPS_GIGABIT_MODE_AVAILABLE 0x20000000
  388. #define MACB_CAPS_SG_DISABLED 0x40000000
  389. #define MACB_CAPS_MACB_IS_GEM 0x80000000
  390. /* Bit manipulation macros */
  391. #define MACB_BIT(name) \
  392. (1 << MACB_##name##_OFFSET)
  393. #define MACB_BF(name,value) \
  394. (((value) & ((1 << MACB_##name##_SIZE) - 1)) \
  395. << MACB_##name##_OFFSET)
  396. #define MACB_BFEXT(name,value)\
  397. (((value) >> MACB_##name##_OFFSET) \
  398. & ((1 << MACB_##name##_SIZE) - 1))
  399. #define MACB_BFINS(name,value,old) \
  400. (((old) & ~(((1 << MACB_##name##_SIZE) - 1) \
  401. << MACB_##name##_OFFSET)) \
  402. | MACB_BF(name,value))
  403. #define GEM_BIT(name) \
  404. (1 << GEM_##name##_OFFSET)
  405. #define GEM_BF(name, value) \
  406. (((value) & ((1 << GEM_##name##_SIZE) - 1)) \
  407. << GEM_##name##_OFFSET)
  408. #define GEM_BFEXT(name, value)\
  409. (((value) >> GEM_##name##_OFFSET) \
  410. & ((1 << GEM_##name##_SIZE) - 1))
  411. #define GEM_BFINS(name, value, old) \
  412. (((old) & ~(((1 << GEM_##name##_SIZE) - 1) \
  413. << GEM_##name##_OFFSET)) \
  414. | GEM_BF(name, value))
  415. /* Register access macros */
  416. #define macb_readl(port, reg) (port)->macb_reg_readl((port), MACB_##reg)
  417. #define macb_writel(port, reg, value) (port)->macb_reg_writel((port), MACB_##reg, (value))
  418. #define gem_readl(port, reg) (port)->macb_reg_readl((port), GEM_##reg)
  419. #define gem_writel(port, reg, value) (port)->macb_reg_writel((port), GEM_##reg, (value))
  420. #define queue_readl(queue, reg) (queue)->bp->macb_reg_readl((queue)->bp, (queue)->reg)
  421. #define queue_writel(queue, reg, value) (queue)->bp->macb_reg_writel((queue)->bp, (queue)->reg, (value))
  422. /* Conditional GEM/MACB macros. These perform the operation to the correct
  423. * register dependent on whether the device is a GEM or a MACB. For registers
  424. * and bitfields that are common across both devices, use macb_{read,write}l
  425. * to avoid the cost of the conditional.
  426. */
  427. #define macb_or_gem_writel(__bp, __reg, __value) \
  428. ({ \
  429. if (macb_is_gem((__bp))) \
  430. gem_writel((__bp), __reg, __value); \
  431. else \
  432. macb_writel((__bp), __reg, __value); \
  433. })
  434. #define macb_or_gem_readl(__bp, __reg) \
  435. ({ \
  436. u32 __v; \
  437. if (macb_is_gem((__bp))) \
  438. __v = gem_readl((__bp), __reg); \
  439. else \
  440. __v = macb_readl((__bp), __reg); \
  441. __v; \
  442. })
  443. /* struct macb_dma_desc - Hardware DMA descriptor
  444. * @addr: DMA address of data buffer
  445. * @ctrl: Control and status bits
  446. */
  447. struct macb_dma_desc {
  448. u32 addr;
  449. u32 ctrl;
  450. #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
  451. u32 addrh;
  452. u32 resvd;
  453. #endif
  454. };
  455. /* DMA descriptor bitfields */
  456. #define MACB_RX_USED_OFFSET 0
  457. #define MACB_RX_USED_SIZE 1
  458. #define MACB_RX_WRAP_OFFSET 1
  459. #define MACB_RX_WRAP_SIZE 1
  460. #define MACB_RX_WADDR_OFFSET 2
  461. #define MACB_RX_WADDR_SIZE 30
  462. #define MACB_RX_FRMLEN_OFFSET 0
  463. #define MACB_RX_FRMLEN_SIZE 12
  464. #define MACB_RX_OFFSET_OFFSET 12
  465. #define MACB_RX_OFFSET_SIZE 2
  466. #define MACB_RX_SOF_OFFSET 14
  467. #define MACB_RX_SOF_SIZE 1
  468. #define MACB_RX_EOF_OFFSET 15
  469. #define MACB_RX_EOF_SIZE 1
  470. #define MACB_RX_CFI_OFFSET 16
  471. #define MACB_RX_CFI_SIZE 1
  472. #define MACB_RX_VLAN_PRI_OFFSET 17
  473. #define MACB_RX_VLAN_PRI_SIZE 3
  474. #define MACB_RX_PRI_TAG_OFFSET 20
  475. #define MACB_RX_PRI_TAG_SIZE 1
  476. #define MACB_RX_VLAN_TAG_OFFSET 21
  477. #define MACB_RX_VLAN_TAG_SIZE 1
  478. #define MACB_RX_TYPEID_MATCH_OFFSET 22
  479. #define MACB_RX_TYPEID_MATCH_SIZE 1
  480. #define MACB_RX_SA4_MATCH_OFFSET 23
  481. #define MACB_RX_SA4_MATCH_SIZE 1
  482. #define MACB_RX_SA3_MATCH_OFFSET 24
  483. #define MACB_RX_SA3_MATCH_SIZE 1
  484. #define MACB_RX_SA2_MATCH_OFFSET 25
  485. #define MACB_RX_SA2_MATCH_SIZE 1
  486. #define MACB_RX_SA1_MATCH_OFFSET 26
  487. #define MACB_RX_SA1_MATCH_SIZE 1
  488. #define MACB_RX_EXT_MATCH_OFFSET 28
  489. #define MACB_RX_EXT_MATCH_SIZE 1
  490. #define MACB_RX_UHASH_MATCH_OFFSET 29
  491. #define MACB_RX_UHASH_MATCH_SIZE 1
  492. #define MACB_RX_MHASH_MATCH_OFFSET 30
  493. #define MACB_RX_MHASH_MATCH_SIZE 1
  494. #define MACB_RX_BROADCAST_OFFSET 31
  495. #define MACB_RX_BROADCAST_SIZE 1
  496. #define MACB_RX_FRMLEN_MASK 0xFFF
  497. #define MACB_RX_JFRMLEN_MASK 0x3FFF
  498. /* RX checksum offload disabled: bit 24 clear in NCFGR */
  499. #define GEM_RX_TYPEID_MATCH_OFFSET 22
  500. #define GEM_RX_TYPEID_MATCH_SIZE 2
  501. /* RX checksum offload enabled: bit 24 set in NCFGR */
  502. #define GEM_RX_CSUM_OFFSET 22
  503. #define GEM_RX_CSUM_SIZE 2
  504. #define MACB_TX_FRMLEN_OFFSET 0
  505. #define MACB_TX_FRMLEN_SIZE 11
  506. #define MACB_TX_LAST_OFFSET 15
  507. #define MACB_TX_LAST_SIZE 1
  508. #define MACB_TX_NOCRC_OFFSET 16
  509. #define MACB_TX_NOCRC_SIZE 1
  510. #define MACB_TX_BUF_EXHAUSTED_OFFSET 27
  511. #define MACB_TX_BUF_EXHAUSTED_SIZE 1
  512. #define MACB_TX_UNDERRUN_OFFSET 28
  513. #define MACB_TX_UNDERRUN_SIZE 1
  514. #define MACB_TX_ERROR_OFFSET 29
  515. #define MACB_TX_ERROR_SIZE 1
  516. #define MACB_TX_WRAP_OFFSET 30
  517. #define MACB_TX_WRAP_SIZE 1
  518. #define MACB_TX_USED_OFFSET 31
  519. #define MACB_TX_USED_SIZE 1
  520. #define GEM_TX_FRMLEN_OFFSET 0
  521. #define GEM_TX_FRMLEN_SIZE 14
  522. /* Buffer descriptor constants */
  523. #define GEM_RX_CSUM_NONE 0
  524. #define GEM_RX_CSUM_IP_ONLY 1
  525. #define GEM_RX_CSUM_IP_TCP 2
  526. #define GEM_RX_CSUM_IP_UDP 3
  527. /* limit RX checksum offload to TCP and UDP packets */
  528. #define GEM_RX_CSUM_CHECKED_MASK 2
  529. /* struct macb_tx_skb - data about an skb which is being transmitted
  530. * @skb: skb currently being transmitted, only set for the last buffer
  531. * of the frame
  532. * @mapping: DMA address of the skb's fragment buffer
  533. * @size: size of the DMA mapped buffer
  534. * @mapped_as_page: true when buffer was mapped with skb_frag_dma_map(),
  535. * false when buffer was mapped with dma_map_single()
  536. */
  537. struct macb_tx_skb {
  538. struct sk_buff *skb;
  539. dma_addr_t mapping;
  540. size_t size;
  541. bool mapped_as_page;
  542. };
  543. /* Hardware-collected statistics. Used when updating the network
  544. * device stats by a periodic timer.
  545. */
  546. struct macb_stats {
  547. u32 rx_pause_frames;
  548. u32 tx_ok;
  549. u32 tx_single_cols;
  550. u32 tx_multiple_cols;
  551. u32 rx_ok;
  552. u32 rx_fcs_errors;
  553. u32 rx_align_errors;
  554. u32 tx_deferred;
  555. u32 tx_late_cols;
  556. u32 tx_excessive_cols;
  557. u32 tx_underruns;
  558. u32 tx_carrier_errors;
  559. u32 rx_resource_errors;
  560. u32 rx_overruns;
  561. u32 rx_symbol_errors;
  562. u32 rx_oversize_pkts;
  563. u32 rx_jabbers;
  564. u32 rx_undersize_pkts;
  565. u32 sqe_test_errors;
  566. u32 rx_length_mismatch;
  567. u32 tx_pause_frames;
  568. };
  569. struct gem_stats {
  570. u32 tx_octets_31_0;
  571. u32 tx_octets_47_32;
  572. u32 tx_frames;
  573. u32 tx_broadcast_frames;
  574. u32 tx_multicast_frames;
  575. u32 tx_pause_frames;
  576. u32 tx_64_byte_frames;
  577. u32 tx_65_127_byte_frames;
  578. u32 tx_128_255_byte_frames;
  579. u32 tx_256_511_byte_frames;
  580. u32 tx_512_1023_byte_frames;
  581. u32 tx_1024_1518_byte_frames;
  582. u32 tx_greater_than_1518_byte_frames;
  583. u32 tx_underrun;
  584. u32 tx_single_collision_frames;
  585. u32 tx_multiple_collision_frames;
  586. u32 tx_excessive_collisions;
  587. u32 tx_late_collisions;
  588. u32 tx_deferred_frames;
  589. u32 tx_carrier_sense_errors;
  590. u32 rx_octets_31_0;
  591. u32 rx_octets_47_32;
  592. u32 rx_frames;
  593. u32 rx_broadcast_frames;
  594. u32 rx_multicast_frames;
  595. u32 rx_pause_frames;
  596. u32 rx_64_byte_frames;
  597. u32 rx_65_127_byte_frames;
  598. u32 rx_128_255_byte_frames;
  599. u32 rx_256_511_byte_frames;
  600. u32 rx_512_1023_byte_frames;
  601. u32 rx_1024_1518_byte_frames;
  602. u32 rx_greater_than_1518_byte_frames;
  603. u32 rx_undersized_frames;
  604. u32 rx_oversize_frames;
  605. u32 rx_jabbers;
  606. u32 rx_frame_check_sequence_errors;
  607. u32 rx_length_field_frame_errors;
  608. u32 rx_symbol_errors;
  609. u32 rx_alignment_errors;
  610. u32 rx_resource_errors;
  611. u32 rx_overruns;
  612. u32 rx_ip_header_checksum_errors;
  613. u32 rx_tcp_checksum_errors;
  614. u32 rx_udp_checksum_errors;
  615. };
  616. /* Describes the name and offset of an individual statistic register, as
  617. * returned by `ethtool -S`. Also describes which net_device_stats statistics
  618. * this register should contribute to.
  619. */
  620. struct gem_statistic {
  621. char stat_string[ETH_GSTRING_LEN];
  622. int offset;
  623. u32 stat_bits;
  624. };
  625. /* Bitfield defs for net_device_stat statistics */
  626. #define GEM_NDS_RXERR_OFFSET 0
  627. #define GEM_NDS_RXLENERR_OFFSET 1
  628. #define GEM_NDS_RXOVERERR_OFFSET 2
  629. #define GEM_NDS_RXCRCERR_OFFSET 3
  630. #define GEM_NDS_RXFRAMEERR_OFFSET 4
  631. #define GEM_NDS_RXFIFOERR_OFFSET 5
  632. #define GEM_NDS_TXERR_OFFSET 6
  633. #define GEM_NDS_TXABORTEDERR_OFFSET 7
  634. #define GEM_NDS_TXCARRIERERR_OFFSET 8
  635. #define GEM_NDS_TXFIFOERR_OFFSET 9
  636. #define GEM_NDS_COLLISIONS_OFFSET 10
  637. #define GEM_STAT_TITLE(name, title) GEM_STAT_TITLE_BITS(name, title, 0)
  638. #define GEM_STAT_TITLE_BITS(name, title, bits) { \
  639. .stat_string = title, \
  640. .offset = GEM_##name, \
  641. .stat_bits = bits \
  642. }
  643. /* list of gem statistic registers. The names MUST match the
  644. * corresponding GEM_* definitions.
  645. */
  646. static const struct gem_statistic gem_statistics[] = {
  647. GEM_STAT_TITLE(OCTTXL, "tx_octets"), /* OCTTXH combined with OCTTXL */
  648. GEM_STAT_TITLE(TXCNT, "tx_frames"),
  649. GEM_STAT_TITLE(TXBCCNT, "tx_broadcast_frames"),
  650. GEM_STAT_TITLE(TXMCCNT, "tx_multicast_frames"),
  651. GEM_STAT_TITLE(TXPAUSECNT, "tx_pause_frames"),
  652. GEM_STAT_TITLE(TX64CNT, "tx_64_byte_frames"),
  653. GEM_STAT_TITLE(TX65CNT, "tx_65_127_byte_frames"),
  654. GEM_STAT_TITLE(TX128CNT, "tx_128_255_byte_frames"),
  655. GEM_STAT_TITLE(TX256CNT, "tx_256_511_byte_frames"),
  656. GEM_STAT_TITLE(TX512CNT, "tx_512_1023_byte_frames"),
  657. GEM_STAT_TITLE(TX1024CNT, "tx_1024_1518_byte_frames"),
  658. GEM_STAT_TITLE(TX1519CNT, "tx_greater_than_1518_byte_frames"),
  659. GEM_STAT_TITLE_BITS(TXURUNCNT, "tx_underrun",
  660. GEM_BIT(NDS_TXERR)|GEM_BIT(NDS_TXFIFOERR)),
  661. GEM_STAT_TITLE_BITS(SNGLCOLLCNT, "tx_single_collision_frames",
  662. GEM_BIT(NDS_TXERR)|GEM_BIT(NDS_COLLISIONS)),
  663. GEM_STAT_TITLE_BITS(MULTICOLLCNT, "tx_multiple_collision_frames",
  664. GEM_BIT(NDS_TXERR)|GEM_BIT(NDS_COLLISIONS)),
  665. GEM_STAT_TITLE_BITS(EXCESSCOLLCNT, "tx_excessive_collisions",
  666. GEM_BIT(NDS_TXERR)|
  667. GEM_BIT(NDS_TXABORTEDERR)|
  668. GEM_BIT(NDS_COLLISIONS)),
  669. GEM_STAT_TITLE_BITS(LATECOLLCNT, "tx_late_collisions",
  670. GEM_BIT(NDS_TXERR)|GEM_BIT(NDS_COLLISIONS)),
  671. GEM_STAT_TITLE(TXDEFERCNT, "tx_deferred_frames"),
  672. GEM_STAT_TITLE_BITS(TXCSENSECNT, "tx_carrier_sense_errors",
  673. GEM_BIT(NDS_TXERR)|GEM_BIT(NDS_COLLISIONS)),
  674. GEM_STAT_TITLE(OCTRXL, "rx_octets"), /* OCTRXH combined with OCTRXL */
  675. GEM_STAT_TITLE(RXCNT, "rx_frames"),
  676. GEM_STAT_TITLE(RXBROADCNT, "rx_broadcast_frames"),
  677. GEM_STAT_TITLE(RXMULTICNT, "rx_multicast_frames"),
  678. GEM_STAT_TITLE(RXPAUSECNT, "rx_pause_frames"),
  679. GEM_STAT_TITLE(RX64CNT, "rx_64_byte_frames"),
  680. GEM_STAT_TITLE(RX65CNT, "rx_65_127_byte_frames"),
  681. GEM_STAT_TITLE(RX128CNT, "rx_128_255_byte_frames"),
  682. GEM_STAT_TITLE(RX256CNT, "rx_256_511_byte_frames"),
  683. GEM_STAT_TITLE(RX512CNT, "rx_512_1023_byte_frames"),
  684. GEM_STAT_TITLE(RX1024CNT, "rx_1024_1518_byte_frames"),
  685. GEM_STAT_TITLE(RX1519CNT, "rx_greater_than_1518_byte_frames"),
  686. GEM_STAT_TITLE_BITS(RXUNDRCNT, "rx_undersized_frames",
  687. GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXLENERR)),
  688. GEM_STAT_TITLE_BITS(RXOVRCNT, "rx_oversize_frames",
  689. GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXLENERR)),
  690. GEM_STAT_TITLE_BITS(RXJABCNT, "rx_jabbers",
  691. GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXLENERR)),
  692. GEM_STAT_TITLE_BITS(RXFCSCNT, "rx_frame_check_sequence_errors",
  693. GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXCRCERR)),
  694. GEM_STAT_TITLE_BITS(RXLENGTHCNT, "rx_length_field_frame_errors",
  695. GEM_BIT(NDS_RXERR)),
  696. GEM_STAT_TITLE_BITS(RXSYMBCNT, "rx_symbol_errors",
  697. GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXFRAMEERR)),
  698. GEM_STAT_TITLE_BITS(RXALIGNCNT, "rx_alignment_errors",
  699. GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXOVERERR)),
  700. GEM_STAT_TITLE_BITS(RXRESERRCNT, "rx_resource_errors",
  701. GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXOVERERR)),
  702. GEM_STAT_TITLE_BITS(RXORCNT, "rx_overruns",
  703. GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXFIFOERR)),
  704. GEM_STAT_TITLE_BITS(RXIPCCNT, "rx_ip_header_checksum_errors",
  705. GEM_BIT(NDS_RXERR)),
  706. GEM_STAT_TITLE_BITS(RXTCPCCNT, "rx_tcp_checksum_errors",
  707. GEM_BIT(NDS_RXERR)),
  708. GEM_STAT_TITLE_BITS(RXUDPCCNT, "rx_udp_checksum_errors",
  709. GEM_BIT(NDS_RXERR)),
  710. };
  711. #define GEM_STATS_LEN ARRAY_SIZE(gem_statistics)
  712. struct macb;
  713. struct macb_or_gem_ops {
  714. int (*mog_alloc_rx_buffers)(struct macb *bp);
  715. void (*mog_free_rx_buffers)(struct macb *bp);
  716. void (*mog_init_rings)(struct macb *bp);
  717. int (*mog_rx)(struct macb *bp, int budget);
  718. };
  719. struct macb_config {
  720. u32 caps;
  721. unsigned int dma_burst_length;
  722. int (*clk_init)(struct platform_device *pdev, struct clk **pclk,
  723. struct clk **hclk, struct clk **tx_clk,
  724. struct clk **rx_clk);
  725. int (*init)(struct platform_device *pdev);
  726. int jumbo_max_len;
  727. };
  728. struct macb_queue {
  729. struct macb *bp;
  730. int irq;
  731. unsigned int ISR;
  732. unsigned int IER;
  733. unsigned int IDR;
  734. unsigned int IMR;
  735. unsigned int TBQP;
  736. unsigned int TBQPH;
  737. unsigned int tx_head, tx_tail;
  738. struct macb_dma_desc *tx_ring;
  739. struct macb_tx_skb *tx_skb;
  740. dma_addr_t tx_ring_dma;
  741. struct work_struct tx_error_task;
  742. };
  743. struct macb {
  744. void __iomem *regs;
  745. bool native_io;
  746. /* hardware IO accessors */
  747. u32 (*macb_reg_readl)(struct macb *bp, int offset);
  748. void (*macb_reg_writel)(struct macb *bp, int offset, u32 value);
  749. unsigned int rx_tail;
  750. unsigned int rx_prepared_head;
  751. struct macb_dma_desc *rx_ring;
  752. struct sk_buff **rx_skbuff;
  753. void *rx_buffers;
  754. size_t rx_buffer_size;
  755. unsigned int num_queues;
  756. unsigned int queue_mask;
  757. struct macb_queue queues[MACB_MAX_QUEUES];
  758. spinlock_t lock;
  759. struct platform_device *pdev;
  760. struct clk *pclk;
  761. struct clk *hclk;
  762. struct clk *tx_clk;
  763. struct clk *rx_clk;
  764. struct net_device *dev;
  765. struct napi_struct napi;
  766. struct net_device_stats stats;
  767. union {
  768. struct macb_stats macb;
  769. struct gem_stats gem;
  770. } hw_stats;
  771. dma_addr_t rx_ring_dma;
  772. dma_addr_t rx_buffers_dma;
  773. struct macb_or_gem_ops macbgem_ops;
  774. struct mii_bus *mii_bus;
  775. int link;
  776. int speed;
  777. int duplex;
  778. u32 caps;
  779. unsigned int dma_burst_length;
  780. phy_interface_t phy_interface;
  781. struct gpio_desc *reset_gpio;
  782. /* AT91RM9200 transmit */
  783. struct sk_buff *skb; /* holds skb until xmit interrupt completes */
  784. dma_addr_t skb_physaddr; /* phys addr from pci_map_single */
  785. int skb_length; /* saved skb length for pci_unmap_single */
  786. unsigned int max_tx_length;
  787. u64 ethtool_stats[GEM_STATS_LEN];
  788. unsigned int rx_frm_len_mask;
  789. unsigned int jumbo_max_len;
  790. u32 wol;
  791. };
  792. static inline bool macb_is_gem(struct macb *bp)
  793. {
  794. return !!(bp->caps & MACB_CAPS_MACB_IS_GEM);
  795. }
  796. #endif /* _MACB_H */