7990.h 9.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251
  1. /*
  2. * 7990.h -- LANCE ethernet IC generic routines.
  3. * This is an attempt to separate out the bits of various ethernet
  4. * drivers that are common because they all use the AMD 7990 LANCE
  5. * (Local Area Network Controller for Ethernet) chip.
  6. *
  7. * Copyright (C) 05/1998 Peter Maydell <pmaydell@chiark.greenend.org.uk>
  8. *
  9. * Most of this stuff was obtained by looking at other LANCE drivers,
  10. * in particular a2065.[ch]. The AMD C-LANCE datasheet was also helpful.
  11. */
  12. #ifndef _7990_H
  13. #define _7990_H
  14. /* The lance only has two register locations. We communicate mostly via memory. */
  15. #define LANCE_RDP 0 /* Register Data Port */
  16. #define LANCE_RAP 2 /* Register Address Port */
  17. /* Transmit/receive ring definitions.
  18. * We allow the specific drivers to override these defaults if they want to.
  19. * NB: according to lance.c, increasing the number of buffers is a waste
  20. * of space and reduces the chance that an upper layer will be able to
  21. * reorder queued Tx packets based on priority. [Clearly there is a minimum
  22. * limit too: too small and we drop rx packets and can't tx at full speed.]
  23. * 4+4 seems to be the usual setting; the atarilance driver uses 3 and 5.
  24. */
  25. /* Blast! This won't work. The problem is that we can't specify a default
  26. * setting because that would cause the lance_init_block struct to be
  27. * too long (and overflow the RAM on shared-memory cards like the HP LANCE.
  28. */
  29. #ifndef LANCE_LOG_TX_BUFFERS
  30. #define LANCE_LOG_TX_BUFFERS 1
  31. #define LANCE_LOG_RX_BUFFERS 3
  32. #endif
  33. #define TX_RING_SIZE (1 << LANCE_LOG_TX_BUFFERS)
  34. #define RX_RING_SIZE (1 << LANCE_LOG_RX_BUFFERS)
  35. #define TX_RING_MOD_MASK (TX_RING_SIZE - 1)
  36. #define RX_RING_MOD_MASK (RX_RING_SIZE - 1)
  37. #define TX_RING_LEN_BITS ((LANCE_LOG_TX_BUFFERS) << 29)
  38. #define RX_RING_LEN_BITS ((LANCE_LOG_RX_BUFFERS) << 29)
  39. #define PKT_BUFF_SIZE (1544)
  40. #define RX_BUFF_SIZE PKT_BUFF_SIZE
  41. #define TX_BUFF_SIZE PKT_BUFF_SIZE
  42. /* Each receive buffer is described by a receive message descriptor (RMD) */
  43. struct lance_rx_desc {
  44. volatile unsigned short rmd0; /* low address of packet */
  45. volatile unsigned char rmd1_bits; /* descriptor bits */
  46. volatile unsigned char rmd1_hadr; /* high address of packet */
  47. volatile short length; /* This length is 2s complement (negative)!
  48. * Buffer length */
  49. volatile unsigned short mblength; /* Actual number of bytes received */
  50. };
  51. /* Ditto for TMD: */
  52. struct lance_tx_desc {
  53. volatile unsigned short tmd0; /* low address of packet */
  54. volatile unsigned char tmd1_bits; /* descriptor bits */
  55. volatile unsigned char tmd1_hadr; /* high address of packet */
  56. volatile short length; /* Length is 2s complement (negative)! */
  57. volatile unsigned short misc;
  58. };
  59. /* There are three memory structures accessed by the LANCE:
  60. * the initialization block, the receive and transmit descriptor rings,
  61. * and the data buffers themselves. In fact we might as well put the
  62. * init block,the Tx and Rx rings and the buffers together in memory:
  63. */
  64. struct lance_init_block {
  65. volatile unsigned short mode; /* Pre-set mode (reg. 15) */
  66. volatile unsigned char phys_addr[6]; /* Physical ethernet address */
  67. volatile unsigned filter[2]; /* Multicast filter (64 bits) */
  68. /* Receive and transmit ring base, along with extra bits. */
  69. volatile unsigned short rx_ptr; /* receive descriptor addr */
  70. volatile unsigned short rx_len; /* receive len and high addr */
  71. volatile unsigned short tx_ptr; /* transmit descriptor addr */
  72. volatile unsigned short tx_len; /* transmit len and high addr */
  73. /* The Tx and Rx ring entries must be aligned on 8-byte boundaries.
  74. * This will be true if this whole struct is 8-byte aligned.
  75. */
  76. volatile struct lance_tx_desc btx_ring[TX_RING_SIZE];
  77. volatile struct lance_rx_desc brx_ring[RX_RING_SIZE];
  78. volatile char tx_buf[TX_RING_SIZE][TX_BUFF_SIZE];
  79. volatile char rx_buf[RX_RING_SIZE][RX_BUFF_SIZE];
  80. /* we use this just to make the struct big enough that we can move its startaddr
  81. * in order to force alignment to an eight byte boundary.
  82. */
  83. };
  84. /* This is where we keep all the stuff the driver needs to know about.
  85. * I'm definitely unhappy about the mechanism for allowing specific
  86. * drivers to add things...
  87. */
  88. struct lance_private {
  89. const char *name;
  90. unsigned long base;
  91. volatile struct lance_init_block *init_block; /* CPU address of RAM */
  92. volatile struct lance_init_block *lance_init_block; /* LANCE address of RAM */
  93. int rx_new, tx_new;
  94. int rx_old, tx_old;
  95. int lance_log_rx_bufs, lance_log_tx_bufs;
  96. int rx_ring_mod_mask, tx_ring_mod_mask;
  97. int tpe; /* TPE is selected */
  98. int auto_select; /* cable-selection is by carrier */
  99. unsigned short busmaster_regval;
  100. unsigned int irq; /* IRQ to register */
  101. /* This is because the HP LANCE is disgusting and you have to check
  102. * a DIO-specific register every time you read/write the LANCE regs :-<
  103. * [could we get away with making these some sort of macro?]
  104. */
  105. void (*writerap)(void *, unsigned short);
  106. void (*writerdp)(void *, unsigned short);
  107. unsigned short (*readrdp)(void *);
  108. spinlock_t devlock;
  109. char tx_full;
  110. };
  111. /*
  112. * Am7990 Control and Status Registers
  113. */
  114. #define LE_CSR0 0x0000 /* LANCE Controller Status */
  115. #define LE_CSR1 0x0001 /* IADR[15:0] (bit0==0 ie word aligned) */
  116. #define LE_CSR2 0x0002 /* IADR[23:16] (high bits reserved) */
  117. #define LE_CSR3 0x0003 /* Misc */
  118. /*
  119. * Bit definitions for CSR0 (LANCE Controller Status)
  120. */
  121. #define LE_C0_ERR 0x8000 /* Error = BABL | CERR | MISS | MERR */
  122. #define LE_C0_BABL 0x4000 /* Babble: Transmitted too many bits */
  123. #define LE_C0_CERR 0x2000 /* No Heartbeat (10BASE-T) */
  124. #define LE_C0_MISS 0x1000 /* Missed Frame (no rx buffer to put it in) */
  125. #define LE_C0_MERR 0x0800 /* Memory Error */
  126. #define LE_C0_RINT 0x0400 /* Receive Interrupt */
  127. #define LE_C0_TINT 0x0200 /* Transmit Interrupt */
  128. #define LE_C0_IDON 0x0100 /* Initialization Done */
  129. #define LE_C0_INTR 0x0080 /* Interrupt Flag
  130. = BABL | MISS | MERR | RINT | TINT | IDON */
  131. #define LE_C0_INEA 0x0040 /* Interrupt Enable */
  132. #define LE_C0_RXON 0x0020 /* Receive On */
  133. #define LE_C0_TXON 0x0010 /* Transmit On */
  134. #define LE_C0_TDMD 0x0008 /* Transmit Demand */
  135. #define LE_C0_STOP 0x0004 /* Stop */
  136. #define LE_C0_STRT 0x0002 /* Start */
  137. #define LE_C0_INIT 0x0001 /* Initialize */
  138. /*
  139. * Bit definitions for CSR3
  140. */
  141. #define LE_C3_BSWP 0x0004 /* Byte Swap (on for big endian byte order) */
  142. #define LE_C3_ACON 0x0002 /* ALE Control (on for active low ALE) */
  143. #define LE_C3_BCON 0x0001 /* Byte Control */
  144. /*
  145. * Mode Flags
  146. */
  147. #define LE_MO_PROM 0x8000 /* Promiscuous Mode */
  148. /* these next ones 0x4000 -- 0x0080 are not available on the LANCE 7990,
  149. * but they are in NetBSD's am7990.h, presumably for backwards-compatible chips
  150. */
  151. #define LE_MO_DRCVBC 0x4000 /* disable receive broadcast */
  152. #define LE_MO_DRCVPA 0x2000 /* disable physical address detection */
  153. #define LE_MO_DLNKTST 0x1000 /* disable link status */
  154. #define LE_MO_DAPC 0x0800 /* disable automatic polarity correction */
  155. #define LE_MO_MENDECL 0x0400 /* MENDEC loopback mode */
  156. #define LE_MO_LRTTSEL 0x0200 /* lower RX threshold / TX mode selection */
  157. #define LE_MO_PSEL1 0x0100 /* port selection bit1 */
  158. #define LE_MO_PSEL0 0x0080 /* port selection bit0 */
  159. /* and this one is from the C-LANCE data sheet... */
  160. #define LE_MO_EMBA 0x0080 /* Enable Modified Backoff Algorithm
  161. (C-LANCE, not original LANCE) */
  162. #define LE_MO_INTL 0x0040 /* Internal Loopback */
  163. #define LE_MO_DRTY 0x0020 /* Disable Retry */
  164. #define LE_MO_FCOLL 0x0010 /* Force Collision */
  165. #define LE_MO_DXMTFCS 0x0008 /* Disable Transmit CRC */
  166. #define LE_MO_LOOP 0x0004 /* Loopback Enable */
  167. #define LE_MO_DTX 0x0002 /* Disable Transmitter */
  168. #define LE_MO_DRX 0x0001 /* Disable Receiver */
  169. /*
  170. * Receive Flags
  171. */
  172. #define LE_R1_OWN 0x80 /* LANCE owns the descriptor */
  173. #define LE_R1_ERR 0x40 /* Error */
  174. #define LE_R1_FRA 0x20 /* Framing Error */
  175. #define LE_R1_OFL 0x10 /* Overflow Error */
  176. #define LE_R1_CRC 0x08 /* CRC Error */
  177. #define LE_R1_BUF 0x04 /* Buffer Error */
  178. #define LE_R1_SOP 0x02 /* Start of Packet */
  179. #define LE_R1_EOP 0x01 /* End of Packet */
  180. #define LE_R1_POK 0x03 /* Packet is complete: SOP + EOP */
  181. /*
  182. * Transmit Flags
  183. */
  184. #define LE_T1_OWN 0x80 /* LANCE owns the descriptor */
  185. #define LE_T1_ERR 0x40 /* Error */
  186. #define LE_T1_RES 0x20 /* Reserved, LANCE writes this with a zero */
  187. #define LE_T1_EMORE 0x10 /* More than one retry needed */
  188. #define LE_T1_EONE 0x08 /* One retry needed */
  189. #define LE_T1_EDEF 0x04 /* Deferred */
  190. #define LE_T1_SOP 0x02 /* Start of Packet */
  191. #define LE_T1_EOP 0x01 /* End of Packet */
  192. #define LE_T1_POK 0x03 /* Packet is complete: SOP + EOP */
  193. /*
  194. * Error Flags
  195. */
  196. #define LE_T3_BUF 0x8000 /* Buffer Error */
  197. #define LE_T3_UFL 0x4000 /* Underflow Error */
  198. #define LE_T3_LCOL 0x1000 /* Late Collision */
  199. #define LE_T3_CLOS 0x0800 /* Loss of Carrier */
  200. #define LE_T3_RTY 0x0400 /* Retry Error */
  201. #define LE_T3_TDR 0x03ff /* Time Domain Reflectometry */
  202. /* Miscellaneous useful macros */
  203. #define TX_BUFFS_AVAIL ((lp->tx_old <= lp->tx_new) ? \
  204. lp->tx_old + lp->tx_ring_mod_mask - lp->tx_new : \
  205. lp->tx_old - lp->tx_new - 1)
  206. /* The LANCE only uses 24 bit addresses. This does the obvious thing. */
  207. #define LANCE_ADDR(x) ((int)(x) & ~0xff000000)
  208. /* Now the prototypes we export */
  209. int lance_open(struct net_device *dev);
  210. int lance_close(struct net_device *dev);
  211. int lance_start_xmit(struct sk_buff *skb, struct net_device *dev);
  212. void lance_set_multicast(struct net_device *dev);
  213. void lance_tx_timeout(struct net_device *dev);
  214. #ifdef CONFIG_NET_POLL_CONTROLLER
  215. void lance_poll(struct net_device *dev);
  216. #endif
  217. #endif /* ndef _7990_H */