mv88e6xxx.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737
  1. /*
  2. * Marvell 88e6xxx common definitions
  3. *
  4. * Copyright (c) 2008 Marvell Semiconductor
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. */
  11. #ifndef __MV88E6XXX_H
  12. #define __MV88E6XXX_H
  13. #include <linux/if_vlan.h>
  14. #include <linux/gpio/consumer.h>
  15. #ifndef UINT64_MAX
  16. #define UINT64_MAX (u64)(~((u64)0))
  17. #endif
  18. #define SMI_CMD 0x00
  19. #define SMI_CMD_BUSY BIT(15)
  20. #define SMI_CMD_CLAUSE_22 BIT(12)
  21. #define SMI_CMD_OP_22_WRITE ((1 << 10) | SMI_CMD_BUSY | SMI_CMD_CLAUSE_22)
  22. #define SMI_CMD_OP_22_READ ((2 << 10) | SMI_CMD_BUSY | SMI_CMD_CLAUSE_22)
  23. #define SMI_CMD_OP_45_WRITE_ADDR ((0 << 10) | SMI_CMD_BUSY)
  24. #define SMI_CMD_OP_45_WRITE_DATA ((1 << 10) | SMI_CMD_BUSY)
  25. #define SMI_CMD_OP_45_READ_DATA ((2 << 10) | SMI_CMD_BUSY)
  26. #define SMI_CMD_OP_45_READ_DATA_INC ((3 << 10) | SMI_CMD_BUSY)
  27. #define SMI_DATA 0x01
  28. /* PHY Registers */
  29. #define PHY_PAGE 0x16
  30. #define PHY_PAGE_COPPER 0x00
  31. #define ADDR_SERDES 0x0f
  32. #define SERDES_PAGE_FIBER 0x01
  33. #define PORT_STATUS 0x00
  34. #define PORT_STATUS_PAUSE_EN BIT(15)
  35. #define PORT_STATUS_MY_PAUSE BIT(14)
  36. #define PORT_STATUS_HD_FLOW BIT(13)
  37. #define PORT_STATUS_PHY_DETECT BIT(12)
  38. #define PORT_STATUS_LINK BIT(11)
  39. #define PORT_STATUS_DUPLEX BIT(10)
  40. #define PORT_STATUS_SPEED_MASK 0x0300
  41. #define PORT_STATUS_SPEED_10 0x0000
  42. #define PORT_STATUS_SPEED_100 0x0100
  43. #define PORT_STATUS_SPEED_1000 0x0200
  44. #define PORT_STATUS_EEE BIT(6) /* 6352 */
  45. #define PORT_STATUS_AM_DIS BIT(6) /* 6165 */
  46. #define PORT_STATUS_MGMII BIT(6) /* 6185 */
  47. #define PORT_STATUS_TX_PAUSED BIT(5)
  48. #define PORT_STATUS_FLOW_CTRL BIT(4)
  49. #define PORT_STATUS_CMODE_MASK 0x0f
  50. #define PORT_STATUS_CMODE_100BASE_X 0x8
  51. #define PORT_STATUS_CMODE_1000BASE_X 0x9
  52. #define PORT_STATUS_CMODE_SGMII 0xa
  53. #define PORT_PCS_CTRL 0x01
  54. #define PORT_PCS_CTRL_RGMII_DELAY_RXCLK BIT(15)
  55. #define PORT_PCS_CTRL_RGMII_DELAY_TXCLK BIT(14)
  56. #define PORT_PCS_CTRL_FC BIT(7)
  57. #define PORT_PCS_CTRL_FORCE_FC BIT(6)
  58. #define PORT_PCS_CTRL_LINK_UP BIT(5)
  59. #define PORT_PCS_CTRL_FORCE_LINK BIT(4)
  60. #define PORT_PCS_CTRL_DUPLEX_FULL BIT(3)
  61. #define PORT_PCS_CTRL_FORCE_DUPLEX BIT(2)
  62. #define PORT_PCS_CTRL_10 0x00
  63. #define PORT_PCS_CTRL_100 0x01
  64. #define PORT_PCS_CTRL_1000 0x02
  65. #define PORT_PCS_CTRL_UNFORCED 0x03
  66. #define PORT_PAUSE_CTRL 0x02
  67. #define PORT_SWITCH_ID 0x03
  68. #define PORT_SWITCH_ID_PROD_NUM_6085 0x04a
  69. #define PORT_SWITCH_ID_PROD_NUM_6095 0x095
  70. #define PORT_SWITCH_ID_PROD_NUM_6131 0x106
  71. #define PORT_SWITCH_ID_PROD_NUM_6320 0x115
  72. #define PORT_SWITCH_ID_PROD_NUM_6123 0x121
  73. #define PORT_SWITCH_ID_PROD_NUM_6161 0x161
  74. #define PORT_SWITCH_ID_PROD_NUM_6165 0x165
  75. #define PORT_SWITCH_ID_PROD_NUM_6171 0x171
  76. #define PORT_SWITCH_ID_PROD_NUM_6172 0x172
  77. #define PORT_SWITCH_ID_PROD_NUM_6175 0x175
  78. #define PORT_SWITCH_ID_PROD_NUM_6176 0x176
  79. #define PORT_SWITCH_ID_PROD_NUM_6185 0x1a7
  80. #define PORT_SWITCH_ID_PROD_NUM_6240 0x240
  81. #define PORT_SWITCH_ID_PROD_NUM_6321 0x310
  82. #define PORT_SWITCH_ID_PROD_NUM_6352 0x352
  83. #define PORT_SWITCH_ID_PROD_NUM_6350 0x371
  84. #define PORT_SWITCH_ID_PROD_NUM_6351 0x375
  85. #define PORT_CONTROL 0x04
  86. #define PORT_CONTROL_USE_CORE_TAG BIT(15)
  87. #define PORT_CONTROL_DROP_ON_LOCK BIT(14)
  88. #define PORT_CONTROL_EGRESS_UNMODIFIED (0x0 << 12)
  89. #define PORT_CONTROL_EGRESS_UNTAGGED (0x1 << 12)
  90. #define PORT_CONTROL_EGRESS_TAGGED (0x2 << 12)
  91. #define PORT_CONTROL_EGRESS_ADD_TAG (0x3 << 12)
  92. #define PORT_CONTROL_HEADER BIT(11)
  93. #define PORT_CONTROL_IGMP_MLD_SNOOP BIT(10)
  94. #define PORT_CONTROL_DOUBLE_TAG BIT(9)
  95. #define PORT_CONTROL_FRAME_MODE_NORMAL (0x0 << 8)
  96. #define PORT_CONTROL_FRAME_MODE_DSA (0x1 << 8)
  97. #define PORT_CONTROL_FRAME_MODE_PROVIDER (0x2 << 8)
  98. #define PORT_CONTROL_FRAME_ETHER_TYPE_DSA (0x3 << 8)
  99. #define PORT_CONTROL_DSA_TAG BIT(8)
  100. #define PORT_CONTROL_VLAN_TUNNEL BIT(7)
  101. #define PORT_CONTROL_TAG_IF_BOTH BIT(6)
  102. #define PORT_CONTROL_USE_IP BIT(5)
  103. #define PORT_CONTROL_USE_TAG BIT(4)
  104. #define PORT_CONTROL_FORWARD_UNKNOWN_MC BIT(3)
  105. #define PORT_CONTROL_FORWARD_UNKNOWN BIT(2)
  106. #define PORT_CONTROL_STATE_MASK 0x03
  107. #define PORT_CONTROL_STATE_DISABLED 0x00
  108. #define PORT_CONTROL_STATE_BLOCKING 0x01
  109. #define PORT_CONTROL_STATE_LEARNING 0x02
  110. #define PORT_CONTROL_STATE_FORWARDING 0x03
  111. #define PORT_CONTROL_1 0x05
  112. #define PORT_CONTROL_1_FID_11_4_MASK (0xff << 0)
  113. #define PORT_BASE_VLAN 0x06
  114. #define PORT_BASE_VLAN_FID_3_0_MASK (0xf << 12)
  115. #define PORT_DEFAULT_VLAN 0x07
  116. #define PORT_DEFAULT_VLAN_MASK 0xfff
  117. #define PORT_CONTROL_2 0x08
  118. #define PORT_CONTROL_2_IGNORE_FCS BIT(15)
  119. #define PORT_CONTROL_2_VTU_PRI_OVERRIDE BIT(14)
  120. #define PORT_CONTROL_2_SA_PRIO_OVERRIDE BIT(13)
  121. #define PORT_CONTROL_2_DA_PRIO_OVERRIDE BIT(12)
  122. #define PORT_CONTROL_2_JUMBO_1522 (0x00 << 12)
  123. #define PORT_CONTROL_2_JUMBO_2048 (0x01 << 12)
  124. #define PORT_CONTROL_2_JUMBO_10240 (0x02 << 12)
  125. #define PORT_CONTROL_2_8021Q_MASK (0x03 << 10)
  126. #define PORT_CONTROL_2_8021Q_DISABLED (0x00 << 10)
  127. #define PORT_CONTROL_2_8021Q_FALLBACK (0x01 << 10)
  128. #define PORT_CONTROL_2_8021Q_CHECK (0x02 << 10)
  129. #define PORT_CONTROL_2_8021Q_SECURE (0x03 << 10)
  130. #define PORT_CONTROL_2_DISCARD_TAGGED BIT(9)
  131. #define PORT_CONTROL_2_DISCARD_UNTAGGED BIT(8)
  132. #define PORT_CONTROL_2_MAP_DA BIT(7)
  133. #define PORT_CONTROL_2_DEFAULT_FORWARD BIT(6)
  134. #define PORT_CONTROL_2_FORWARD_UNKNOWN BIT(6)
  135. #define PORT_CONTROL_2_EGRESS_MONITOR BIT(5)
  136. #define PORT_CONTROL_2_INGRESS_MONITOR BIT(4)
  137. #define PORT_RATE_CONTROL 0x09
  138. #define PORT_RATE_CONTROL_2 0x0a
  139. #define PORT_ASSOC_VECTOR 0x0b
  140. #define PORT_ASSOC_VECTOR_HOLD_AT_1 BIT(15)
  141. #define PORT_ASSOC_VECTOR_INT_AGE_OUT BIT(14)
  142. #define PORT_ASSOC_VECTOR_LOCKED_PORT BIT(13)
  143. #define PORT_ASSOC_VECTOR_IGNORE_WRONG BIT(12)
  144. #define PORT_ASSOC_VECTOR_REFRESH_LOCKED BIT(11)
  145. #define PORT_ATU_CONTROL 0x0c
  146. #define PORT_PRI_OVERRIDE 0x0d
  147. #define PORT_ETH_TYPE 0x0f
  148. #define PORT_IN_DISCARD_LO 0x10
  149. #define PORT_IN_DISCARD_HI 0x11
  150. #define PORT_IN_FILTERED 0x12
  151. #define PORT_OUT_FILTERED 0x13
  152. #define PORT_TAG_REGMAP_0123 0x18
  153. #define PORT_TAG_REGMAP_4567 0x19
  154. #define GLOBAL_STATUS 0x00
  155. #define GLOBAL_STATUS_PPU_STATE BIT(15) /* 6351 and 6171 */
  156. /* Two bits for 6165, 6185 etc */
  157. #define GLOBAL_STATUS_PPU_MASK (0x3 << 14)
  158. #define GLOBAL_STATUS_PPU_DISABLED_RST (0x0 << 14)
  159. #define GLOBAL_STATUS_PPU_INITIALIZING (0x1 << 14)
  160. #define GLOBAL_STATUS_PPU_DISABLED (0x2 << 14)
  161. #define GLOBAL_STATUS_PPU_POLLING (0x3 << 14)
  162. #define GLOBAL_MAC_01 0x01
  163. #define GLOBAL_MAC_23 0x02
  164. #define GLOBAL_MAC_45 0x03
  165. #define GLOBAL_ATU_FID 0x01
  166. #define GLOBAL_VTU_FID 0x02
  167. #define GLOBAL_VTU_FID_MASK 0xfff
  168. #define GLOBAL_VTU_SID 0x03 /* 6097 6165 6351 6352 */
  169. #define GLOBAL_VTU_SID_MASK 0x3f
  170. #define GLOBAL_CONTROL 0x04
  171. #define GLOBAL_CONTROL_SW_RESET BIT(15)
  172. #define GLOBAL_CONTROL_PPU_ENABLE BIT(14)
  173. #define GLOBAL_CONTROL_DISCARD_EXCESS BIT(13) /* 6352 */
  174. #define GLOBAL_CONTROL_SCHED_PRIO BIT(11) /* 6152 */
  175. #define GLOBAL_CONTROL_MAX_FRAME_1632 BIT(10) /* 6152 */
  176. #define GLOBAL_CONTROL_RELOAD_EEPROM BIT(9) /* 6152 */
  177. #define GLOBAL_CONTROL_DEVICE_EN BIT(7)
  178. #define GLOBAL_CONTROL_STATS_DONE_EN BIT(6)
  179. #define GLOBAL_CONTROL_VTU_PROBLEM_EN BIT(5)
  180. #define GLOBAL_CONTROL_VTU_DONE_EN BIT(4)
  181. #define GLOBAL_CONTROL_ATU_PROBLEM_EN BIT(3)
  182. #define GLOBAL_CONTROL_ATU_DONE_EN BIT(2)
  183. #define GLOBAL_CONTROL_TCAM_EN BIT(1)
  184. #define GLOBAL_CONTROL_EEPROM_DONE_EN BIT(0)
  185. #define GLOBAL_VTU_OP 0x05
  186. #define GLOBAL_VTU_OP_BUSY BIT(15)
  187. #define GLOBAL_VTU_OP_FLUSH_ALL ((0x01 << 12) | GLOBAL_VTU_OP_BUSY)
  188. #define GLOBAL_VTU_OP_VTU_LOAD_PURGE ((0x03 << 12) | GLOBAL_VTU_OP_BUSY)
  189. #define GLOBAL_VTU_OP_VTU_GET_NEXT ((0x04 << 12) | GLOBAL_VTU_OP_BUSY)
  190. #define GLOBAL_VTU_OP_STU_LOAD_PURGE ((0x05 << 12) | GLOBAL_VTU_OP_BUSY)
  191. #define GLOBAL_VTU_OP_STU_GET_NEXT ((0x06 << 12) | GLOBAL_VTU_OP_BUSY)
  192. #define GLOBAL_VTU_VID 0x06
  193. #define GLOBAL_VTU_VID_MASK 0xfff
  194. #define GLOBAL_VTU_VID_VALID BIT(12)
  195. #define GLOBAL_VTU_DATA_0_3 0x07
  196. #define GLOBAL_VTU_DATA_4_7 0x08
  197. #define GLOBAL_VTU_DATA_8_11 0x09
  198. #define GLOBAL_VTU_STU_DATA_MASK 0x03
  199. #define GLOBAL_VTU_DATA_MEMBER_TAG_UNMODIFIED 0x00
  200. #define GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED 0x01
  201. #define GLOBAL_VTU_DATA_MEMBER_TAG_TAGGED 0x02
  202. #define GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER 0x03
  203. #define GLOBAL_STU_DATA_PORT_STATE_DISABLED 0x00
  204. #define GLOBAL_STU_DATA_PORT_STATE_BLOCKING 0x01
  205. #define GLOBAL_STU_DATA_PORT_STATE_LEARNING 0x02
  206. #define GLOBAL_STU_DATA_PORT_STATE_FORWARDING 0x03
  207. #define GLOBAL_ATU_CONTROL 0x0a
  208. #define GLOBAL_ATU_CONTROL_LEARN2ALL BIT(3)
  209. #define GLOBAL_ATU_OP 0x0b
  210. #define GLOBAL_ATU_OP_BUSY BIT(15)
  211. #define GLOBAL_ATU_OP_NOP (0 << 12)
  212. #define GLOBAL_ATU_OP_FLUSH_MOVE_ALL ((1 << 12) | GLOBAL_ATU_OP_BUSY)
  213. #define GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC ((2 << 12) | GLOBAL_ATU_OP_BUSY)
  214. #define GLOBAL_ATU_OP_LOAD_DB ((3 << 12) | GLOBAL_ATU_OP_BUSY)
  215. #define GLOBAL_ATU_OP_GET_NEXT_DB ((4 << 12) | GLOBAL_ATU_OP_BUSY)
  216. #define GLOBAL_ATU_OP_FLUSH_MOVE_ALL_DB ((5 << 12) | GLOBAL_ATU_OP_BUSY)
  217. #define GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC_DB ((6 << 12) | GLOBAL_ATU_OP_BUSY)
  218. #define GLOBAL_ATU_OP_GET_CLR_VIOLATION ((7 << 12) | GLOBAL_ATU_OP_BUSY)
  219. #define GLOBAL_ATU_DATA 0x0c
  220. #define GLOBAL_ATU_DATA_TRUNK BIT(15)
  221. #define GLOBAL_ATU_DATA_TRUNK_ID_MASK 0x00f0
  222. #define GLOBAL_ATU_DATA_TRUNK_ID_SHIFT 4
  223. #define GLOBAL_ATU_DATA_PORT_VECTOR_MASK 0x3ff0
  224. #define GLOBAL_ATU_DATA_PORT_VECTOR_SHIFT 4
  225. #define GLOBAL_ATU_DATA_STATE_MASK 0x0f
  226. #define GLOBAL_ATU_DATA_STATE_UNUSED 0x00
  227. #define GLOBAL_ATU_DATA_STATE_UC_MGMT 0x0d
  228. #define GLOBAL_ATU_DATA_STATE_UC_STATIC 0x0e
  229. #define GLOBAL_ATU_DATA_STATE_UC_PRIO_OVER 0x0f
  230. #define GLOBAL_ATU_DATA_STATE_MC_NONE_RATE 0x05
  231. #define GLOBAL_ATU_DATA_STATE_MC_STATIC 0x07
  232. #define GLOBAL_ATU_DATA_STATE_MC_MGMT 0x0e
  233. #define GLOBAL_ATU_DATA_STATE_MC_PRIO_OVER 0x0f
  234. #define GLOBAL_ATU_MAC_01 0x0d
  235. #define GLOBAL_ATU_MAC_23 0x0e
  236. #define GLOBAL_ATU_MAC_45 0x0f
  237. #define GLOBAL_IP_PRI_0 0x10
  238. #define GLOBAL_IP_PRI_1 0x11
  239. #define GLOBAL_IP_PRI_2 0x12
  240. #define GLOBAL_IP_PRI_3 0x13
  241. #define GLOBAL_IP_PRI_4 0x14
  242. #define GLOBAL_IP_PRI_5 0x15
  243. #define GLOBAL_IP_PRI_6 0x16
  244. #define GLOBAL_IP_PRI_7 0x17
  245. #define GLOBAL_IEEE_PRI 0x18
  246. #define GLOBAL_CORE_TAG_TYPE 0x19
  247. #define GLOBAL_MONITOR_CONTROL 0x1a
  248. #define GLOBAL_MONITOR_CONTROL_INGRESS_SHIFT 12
  249. #define GLOBAL_MONITOR_CONTROL_EGRESS_SHIFT 8
  250. #define GLOBAL_MONITOR_CONTROL_ARP_SHIFT 4
  251. #define GLOBAL_MONITOR_CONTROL_MIRROR_SHIFT 0
  252. #define GLOBAL_MONITOR_CONTROL_ARP_DISABLED (0xf0)
  253. #define GLOBAL_CONTROL_2 0x1c
  254. #define GLOBAL_CONTROL_2_NO_CASCADE 0xe000
  255. #define GLOBAL_CONTROL_2_MULTIPLE_CASCADE 0xf000
  256. #define GLOBAL_STATS_OP 0x1d
  257. #define GLOBAL_STATS_OP_BUSY BIT(15)
  258. #define GLOBAL_STATS_OP_NOP (0 << 12)
  259. #define GLOBAL_STATS_OP_FLUSH_ALL ((1 << 12) | GLOBAL_STATS_OP_BUSY)
  260. #define GLOBAL_STATS_OP_FLUSH_PORT ((2 << 12) | GLOBAL_STATS_OP_BUSY)
  261. #define GLOBAL_STATS_OP_READ_CAPTURED ((4 << 12) | GLOBAL_STATS_OP_BUSY)
  262. #define GLOBAL_STATS_OP_CAPTURE_PORT ((5 << 12) | GLOBAL_STATS_OP_BUSY)
  263. #define GLOBAL_STATS_OP_HIST_RX ((1 << 10) | GLOBAL_STATS_OP_BUSY)
  264. #define GLOBAL_STATS_OP_HIST_TX ((2 << 10) | GLOBAL_STATS_OP_BUSY)
  265. #define GLOBAL_STATS_OP_HIST_RX_TX ((3 << 10) | GLOBAL_STATS_OP_BUSY)
  266. #define GLOBAL_STATS_OP_BANK_1 BIT(9)
  267. #define GLOBAL_STATS_COUNTER_32 0x1e
  268. #define GLOBAL_STATS_COUNTER_01 0x1f
  269. #define GLOBAL2_INT_SOURCE 0x00
  270. #define GLOBAL2_INT_MASK 0x01
  271. #define GLOBAL2_MGMT_EN_2X 0x02
  272. #define GLOBAL2_MGMT_EN_0X 0x03
  273. #define GLOBAL2_FLOW_CONTROL 0x04
  274. #define GLOBAL2_SWITCH_MGMT 0x05
  275. #define GLOBAL2_SWITCH_MGMT_USE_DOUBLE_TAG_DATA BIT(15)
  276. #define GLOBAL2_SWITCH_MGMT_PREVENT_LOOPS BIT(14)
  277. #define GLOBAL2_SWITCH_MGMT_FLOW_CONTROL_MSG BIT(13)
  278. #define GLOBAL2_SWITCH_MGMT_FORCE_FLOW_CTRL_PRI BIT(7)
  279. #define GLOBAL2_SWITCH_MGMT_RSVD2CPU BIT(3)
  280. #define GLOBAL2_DEVICE_MAPPING 0x06
  281. #define GLOBAL2_DEVICE_MAPPING_UPDATE BIT(15)
  282. #define GLOBAL2_DEVICE_MAPPING_TARGET_SHIFT 8
  283. #define GLOBAL2_DEVICE_MAPPING_PORT_MASK 0x0f
  284. #define GLOBAL2_TRUNK_MASK 0x07
  285. #define GLOBAL2_TRUNK_MASK_UPDATE BIT(15)
  286. #define GLOBAL2_TRUNK_MASK_NUM_SHIFT 12
  287. #define GLOBAL2_TRUNK_MASK_HASK BIT(11)
  288. #define GLOBAL2_TRUNK_MAPPING 0x08
  289. #define GLOBAL2_TRUNK_MAPPING_UPDATE BIT(15)
  290. #define GLOBAL2_TRUNK_MAPPING_ID_SHIFT 11
  291. #define GLOBAL2_IRL_CMD 0x09
  292. #define GLOBAL2_IRL_CMD_BUSY BIT(15)
  293. #define GLOBAL2_IRL_CMD_OP_INIT_ALL ((0x001 << 12) | GLOBAL2_IRL_CMD_BUSY)
  294. #define GLOBAL2_IRL_CMD_OP_INIT_SEL ((0x010 << 12) | GLOBAL2_IRL_CMD_BUSY)
  295. #define GLOBAL2_IRL_CMD_OP_WRITE_SEL ((0x011 << 12) | GLOBAL2_IRL_CMD_BUSY)
  296. #define GLOBAL2_IRL_CMD_OP_READ_SEL ((0x100 << 12) | GLOBAL2_IRL_CMD_BUSY)
  297. #define GLOBAL2_IRL_DATA 0x0a
  298. #define GLOBAL2_PVT_ADDR 0x0b
  299. #define GLOBAL2_PVT_ADDR_BUSY BIT(15)
  300. #define GLOBAL2_PVT_ADDR_OP_INIT_ONES ((0x01 << 12) | GLOBAL2_PVT_ADDR_BUSY)
  301. #define GLOBAL2_PVT_ADDR_OP_WRITE_PVLAN ((0x03 << 12) | GLOBAL2_PVT_ADDR_BUSY)
  302. #define GLOBAL2_PVT_ADDR_OP_READ ((0x04 << 12) | GLOBAL2_PVT_ADDR_BUSY)
  303. #define GLOBAL2_PVT_DATA 0x0c
  304. #define GLOBAL2_SWITCH_MAC 0x0d
  305. #define GLOBAL2_ATU_STATS 0x0e
  306. #define GLOBAL2_PRIO_OVERRIDE 0x0f
  307. #define GLOBAL2_PRIO_OVERRIDE_FORCE_SNOOP BIT(7)
  308. #define GLOBAL2_PRIO_OVERRIDE_SNOOP_SHIFT 4
  309. #define GLOBAL2_PRIO_OVERRIDE_FORCE_ARP BIT(3)
  310. #define GLOBAL2_PRIO_OVERRIDE_ARP_SHIFT 0
  311. #define GLOBAL2_EEPROM_CMD 0x14
  312. #define GLOBAL2_EEPROM_CMD_BUSY BIT(15)
  313. #define GLOBAL2_EEPROM_CMD_OP_WRITE ((0x3 << 12) | GLOBAL2_EEPROM_CMD_BUSY)
  314. #define GLOBAL2_EEPROM_CMD_OP_READ ((0x4 << 12) | GLOBAL2_EEPROM_CMD_BUSY)
  315. #define GLOBAL2_EEPROM_CMD_OP_LOAD ((0x6 << 12) | GLOBAL2_EEPROM_CMD_BUSY)
  316. #define GLOBAL2_EEPROM_CMD_RUNNING BIT(11)
  317. #define GLOBAL2_EEPROM_CMD_WRITE_EN BIT(10)
  318. #define GLOBAL2_EEPROM_CMD_ADDR_MASK 0xff
  319. #define GLOBAL2_EEPROM_DATA 0x15
  320. #define GLOBAL2_PTP_AVB_OP 0x16
  321. #define GLOBAL2_PTP_AVB_DATA 0x17
  322. #define GLOBAL2_SMI_PHY_CMD 0x18
  323. #define GLOBAL2_SMI_PHY_CMD_BUSY BIT(15)
  324. #define GLOBAL2_SMI_PHY_CMD_MODE_22 BIT(12)
  325. #define GLOBAL2_SMI_PHY_CMD_OP_22_WRITE_DATA ((0x1 << 10) | \
  326. GLOBAL2_SMI_PHY_CMD_MODE_22 | \
  327. GLOBAL2_SMI_PHY_CMD_BUSY)
  328. #define GLOBAL2_SMI_PHY_CMD_OP_22_READ_DATA ((0x2 << 10) | \
  329. GLOBAL2_SMI_PHY_CMD_MODE_22 | \
  330. GLOBAL2_SMI_PHY_CMD_BUSY)
  331. #define GLOBAL2_SMI_PHY_DATA 0x19
  332. #define GLOBAL2_SCRATCH_MISC 0x1a
  333. #define GLOBAL2_SCRATCH_BUSY BIT(15)
  334. #define GLOBAL2_SCRATCH_REGISTER_SHIFT 8
  335. #define GLOBAL2_SCRATCH_VALUE_MASK 0xff
  336. #define GLOBAL2_WDOG_CONTROL 0x1b
  337. #define GLOBAL2_QOS_WEIGHT 0x1c
  338. #define GLOBAL2_MISC 0x1d
  339. #define MV88E6XXX_N_FID 4096
  340. /* List of supported models */
  341. enum mv88e6xxx_model {
  342. MV88E6085,
  343. MV88E6095,
  344. MV88E6123,
  345. MV88E6131,
  346. MV88E6161,
  347. MV88E6165,
  348. MV88E6171,
  349. MV88E6172,
  350. MV88E6175,
  351. MV88E6176,
  352. MV88E6185,
  353. MV88E6240,
  354. MV88E6320,
  355. MV88E6321,
  356. MV88E6350,
  357. MV88E6351,
  358. MV88E6352,
  359. };
  360. enum mv88e6xxx_family {
  361. MV88E6XXX_FAMILY_NONE,
  362. MV88E6XXX_FAMILY_6065, /* 6031 6035 6061 6065 */
  363. MV88E6XXX_FAMILY_6095, /* 6092 6095 */
  364. MV88E6XXX_FAMILY_6097, /* 6046 6085 6096 6097 */
  365. MV88E6XXX_FAMILY_6165, /* 6123 6161 6165 */
  366. MV88E6XXX_FAMILY_6185, /* 6108 6121 6122 6131 6152 6155 6182 6185 */
  367. MV88E6XXX_FAMILY_6320, /* 6320 6321 */
  368. MV88E6XXX_FAMILY_6351, /* 6171 6175 6350 6351 */
  369. MV88E6XXX_FAMILY_6352, /* 6172 6176 6240 6352 */
  370. };
  371. enum mv88e6xxx_cap {
  372. /* Two different tag protocols can be used by the driver. All
  373. * switches support DSA, but only later generations support
  374. * EDSA.
  375. */
  376. MV88E6XXX_CAP_EDSA,
  377. /* Energy Efficient Ethernet.
  378. */
  379. MV88E6XXX_CAP_EEE,
  380. /* Multi-chip Addressing Mode.
  381. * Some chips respond to only 2 registers of its own SMI device address
  382. * when it is non-zero, and use indirect access to internal registers.
  383. */
  384. MV88E6XXX_CAP_SMI_CMD, /* (0x00) SMI Command */
  385. MV88E6XXX_CAP_SMI_DATA, /* (0x01) SMI Data */
  386. /* PHY Registers.
  387. */
  388. MV88E6XXX_CAP_PHY_PAGE, /* (0x16) Page Register */
  389. /* Fiber/SERDES Registers (SMI address F).
  390. */
  391. MV88E6XXX_CAP_SERDES,
  392. /* Switch Global (1) Registers.
  393. */
  394. MV88E6XXX_CAP_G1_ATU_FID, /* (0x01) ATU FID Register */
  395. MV88E6XXX_CAP_G1_VTU_FID, /* (0x02) VTU FID Register */
  396. /* Switch Global 2 Registers.
  397. * The device contains a second set of global 16-bit registers.
  398. */
  399. MV88E6XXX_CAP_GLOBAL2,
  400. MV88E6XXX_CAP_G2_MGMT_EN_2X, /* (0x02) MGMT Enable Register 2x */
  401. MV88E6XXX_CAP_G2_MGMT_EN_0X, /* (0x03) MGMT Enable Register 0x */
  402. MV88E6XXX_CAP_G2_IRL_CMD, /* (0x09) Ingress Rate Command */
  403. MV88E6XXX_CAP_G2_IRL_DATA, /* (0x0a) Ingress Rate Data */
  404. MV88E6XXX_CAP_G2_PVT_ADDR, /* (0x0b) Cross Chip Port VLAN Addr */
  405. MV88E6XXX_CAP_G2_PVT_DATA, /* (0x0c) Cross Chip Port VLAN Data */
  406. MV88E6XXX_CAP_G2_POT, /* (0x0f) Priority Override Table */
  407. /* PHY Polling Unit.
  408. * See GLOBAL_CONTROL_PPU_ENABLE and GLOBAL_STATUS_PPU_POLLING.
  409. */
  410. MV88E6XXX_CAP_PPU,
  411. MV88E6XXX_CAP_PPU_ACTIVE,
  412. /* Per VLAN Spanning Tree Unit (STU).
  413. * The Port State database, if present, is accessed through VTU
  414. * operations and dedicated SID registers. See GLOBAL_VTU_SID.
  415. */
  416. MV88E6XXX_CAP_STU,
  417. /* Internal temperature sensor.
  418. * Available from any enabled port's PHY register 26, page 6.
  419. */
  420. MV88E6XXX_CAP_TEMP,
  421. MV88E6XXX_CAP_TEMP_LIMIT,
  422. /* VLAN Table Unit.
  423. * The VTU is used to program 802.1Q VLANs. See GLOBAL_VTU_OP.
  424. */
  425. MV88E6XXX_CAP_VTU,
  426. };
  427. /* Bitmask of capabilities */
  428. #define MV88E6XXX_FLAG_EDSA BIT_ULL(MV88E6XXX_CAP_EDSA)
  429. #define MV88E6XXX_FLAG_EEE BIT_ULL(MV88E6XXX_CAP_EEE)
  430. #define MV88E6XXX_FLAG_SMI_CMD BIT_ULL(MV88E6XXX_CAP_SMI_CMD)
  431. #define MV88E6XXX_FLAG_SMI_DATA BIT_ULL(MV88E6XXX_CAP_SMI_DATA)
  432. #define MV88E6XXX_FLAG_PHY_PAGE BIT_ULL(MV88E6XXX_CAP_PHY_PAGE)
  433. #define MV88E6XXX_FLAG_SERDES BIT_ULL(MV88E6XXX_CAP_SERDES)
  434. #define MV88E6XXX_FLAG_G1_ATU_FID BIT_ULL(MV88E6XXX_CAP_G1_ATU_FID)
  435. #define MV88E6XXX_FLAG_G1_VTU_FID BIT_ULL(MV88E6XXX_CAP_G1_VTU_FID)
  436. #define MV88E6XXX_FLAG_GLOBAL2 BIT_ULL(MV88E6XXX_CAP_GLOBAL2)
  437. #define MV88E6XXX_FLAG_G2_MGMT_EN_2X BIT_ULL(MV88E6XXX_CAP_G2_MGMT_EN_2X)
  438. #define MV88E6XXX_FLAG_G2_MGMT_EN_0X BIT_ULL(MV88E6XXX_CAP_G2_MGMT_EN_0X)
  439. #define MV88E6XXX_FLAG_G2_IRL_CMD BIT_ULL(MV88E6XXX_CAP_G2_IRL_CMD)
  440. #define MV88E6XXX_FLAG_G2_IRL_DATA BIT_ULL(MV88E6XXX_CAP_G2_IRL_DATA)
  441. #define MV88E6XXX_FLAG_G2_PVT_ADDR BIT_ULL(MV88E6XXX_CAP_G2_PVT_ADDR)
  442. #define MV88E6XXX_FLAG_G2_PVT_DATA BIT_ULL(MV88E6XXX_CAP_G2_PVT_DATA)
  443. #define MV88E6XXX_FLAG_G2_POT BIT_ULL(MV88E6XXX_CAP_G2_POT)
  444. #define MV88E6XXX_FLAG_PPU BIT_ULL(MV88E6XXX_CAP_PPU)
  445. #define MV88E6XXX_FLAG_PPU_ACTIVE BIT_ULL(MV88E6XXX_CAP_PPU_ACTIVE)
  446. #define MV88E6XXX_FLAG_STU BIT_ULL(MV88E6XXX_CAP_STU)
  447. #define MV88E6XXX_FLAG_TEMP BIT_ULL(MV88E6XXX_CAP_TEMP)
  448. #define MV88E6XXX_FLAG_TEMP_LIMIT BIT_ULL(MV88E6XXX_CAP_TEMP_LIMIT)
  449. #define MV88E6XXX_FLAG_VTU BIT_ULL(MV88E6XXX_CAP_VTU)
  450. /* Ingress Rate Limit unit */
  451. #define MV88E6XXX_FLAGS_IRL \
  452. (MV88E6XXX_FLAG_G2_IRL_CMD | \
  453. MV88E6XXX_FLAG_G2_IRL_DATA)
  454. /* Multi-chip Addressing Mode */
  455. #define MV88E6XXX_FLAGS_MULTI_CHIP \
  456. (MV88E6XXX_FLAG_SMI_CMD | \
  457. MV88E6XXX_FLAG_SMI_DATA)
  458. /* Cross-chip Port VLAN Table */
  459. #define MV88E6XXX_FLAGS_PVT \
  460. (MV88E6XXX_FLAG_G2_PVT_ADDR | \
  461. MV88E6XXX_FLAG_G2_PVT_DATA)
  462. /* Fiber/SERDES Registers at SMI address F, page 1 */
  463. #define MV88E6XXX_FLAGS_SERDES \
  464. (MV88E6XXX_FLAG_PHY_PAGE | \
  465. MV88E6XXX_FLAG_SERDES)
  466. #define MV88E6XXX_FLAGS_FAMILY_6095 \
  467. (MV88E6XXX_FLAG_GLOBAL2 | \
  468. MV88E6XXX_FLAG_G2_MGMT_EN_0X | \
  469. MV88E6XXX_FLAG_PPU | \
  470. MV88E6XXX_FLAG_VTU | \
  471. MV88E6XXX_FLAGS_MULTI_CHIP)
  472. #define MV88E6XXX_FLAGS_FAMILY_6097 \
  473. (MV88E6XXX_FLAG_G1_ATU_FID | \
  474. MV88E6XXX_FLAG_G1_VTU_FID | \
  475. MV88E6XXX_FLAG_GLOBAL2 | \
  476. MV88E6XXX_FLAG_G2_MGMT_EN_2X | \
  477. MV88E6XXX_FLAG_G2_MGMT_EN_0X | \
  478. MV88E6XXX_FLAG_G2_POT | \
  479. MV88E6XXX_FLAG_PPU | \
  480. MV88E6XXX_FLAG_STU | \
  481. MV88E6XXX_FLAG_VTU | \
  482. MV88E6XXX_FLAGS_IRL | \
  483. MV88E6XXX_FLAGS_MULTI_CHIP | \
  484. MV88E6XXX_FLAGS_PVT)
  485. #define MV88E6XXX_FLAGS_FAMILY_6165 \
  486. (MV88E6XXX_FLAG_G1_ATU_FID | \
  487. MV88E6XXX_FLAG_G1_VTU_FID | \
  488. MV88E6XXX_FLAG_GLOBAL2 | \
  489. MV88E6XXX_FLAG_G2_MGMT_EN_2X | \
  490. MV88E6XXX_FLAG_G2_MGMT_EN_0X | \
  491. MV88E6XXX_FLAG_G2_POT | \
  492. MV88E6XXX_FLAG_STU | \
  493. MV88E6XXX_FLAG_TEMP | \
  494. MV88E6XXX_FLAG_VTU | \
  495. MV88E6XXX_FLAGS_IRL | \
  496. MV88E6XXX_FLAGS_MULTI_CHIP | \
  497. MV88E6XXX_FLAGS_PVT)
  498. #define MV88E6XXX_FLAGS_FAMILY_6185 \
  499. (MV88E6XXX_FLAG_GLOBAL2 | \
  500. MV88E6XXX_FLAG_G2_MGMT_EN_0X | \
  501. MV88E6XXX_FLAGS_MULTI_CHIP | \
  502. MV88E6XXX_FLAG_PPU | \
  503. MV88E6XXX_FLAG_VTU)
  504. #define MV88E6XXX_FLAGS_FAMILY_6320 \
  505. (MV88E6XXX_FLAG_EDSA | \
  506. MV88E6XXX_FLAG_EEE | \
  507. MV88E6XXX_FLAG_GLOBAL2 | \
  508. MV88E6XXX_FLAG_G2_MGMT_EN_2X | \
  509. MV88E6XXX_FLAG_G2_MGMT_EN_0X | \
  510. MV88E6XXX_FLAG_G2_POT | \
  511. MV88E6XXX_FLAG_PPU_ACTIVE | \
  512. MV88E6XXX_FLAG_TEMP | \
  513. MV88E6XXX_FLAG_TEMP_LIMIT | \
  514. MV88E6XXX_FLAG_VTU | \
  515. MV88E6XXX_FLAGS_IRL | \
  516. MV88E6XXX_FLAGS_MULTI_CHIP | \
  517. MV88E6XXX_FLAGS_PVT)
  518. #define MV88E6XXX_FLAGS_FAMILY_6351 \
  519. (MV88E6XXX_FLAG_EDSA | \
  520. MV88E6XXX_FLAG_G1_ATU_FID | \
  521. MV88E6XXX_FLAG_G1_VTU_FID | \
  522. MV88E6XXX_FLAG_GLOBAL2 | \
  523. MV88E6XXX_FLAG_G2_MGMT_EN_2X | \
  524. MV88E6XXX_FLAG_G2_MGMT_EN_0X | \
  525. MV88E6XXX_FLAG_G2_POT | \
  526. MV88E6XXX_FLAG_PPU_ACTIVE | \
  527. MV88E6XXX_FLAG_STU | \
  528. MV88E6XXX_FLAG_TEMP | \
  529. MV88E6XXX_FLAG_VTU | \
  530. MV88E6XXX_FLAGS_IRL | \
  531. MV88E6XXX_FLAGS_MULTI_CHIP | \
  532. MV88E6XXX_FLAGS_PVT)
  533. #define MV88E6XXX_FLAGS_FAMILY_6352 \
  534. (MV88E6XXX_FLAG_EDSA | \
  535. MV88E6XXX_FLAG_EEE | \
  536. MV88E6XXX_FLAG_G1_ATU_FID | \
  537. MV88E6XXX_FLAG_G1_VTU_FID | \
  538. MV88E6XXX_FLAG_GLOBAL2 | \
  539. MV88E6XXX_FLAG_G2_MGMT_EN_2X | \
  540. MV88E6XXX_FLAG_G2_MGMT_EN_0X | \
  541. MV88E6XXX_FLAG_G2_POT | \
  542. MV88E6XXX_FLAG_PPU_ACTIVE | \
  543. MV88E6XXX_FLAG_STU | \
  544. MV88E6XXX_FLAG_TEMP | \
  545. MV88E6XXX_FLAG_TEMP_LIMIT | \
  546. MV88E6XXX_FLAG_VTU | \
  547. MV88E6XXX_FLAGS_IRL | \
  548. MV88E6XXX_FLAGS_MULTI_CHIP | \
  549. MV88E6XXX_FLAGS_PVT | \
  550. MV88E6XXX_FLAGS_SERDES)
  551. struct mv88e6xxx_ops;
  552. struct mv88e6xxx_info {
  553. enum mv88e6xxx_family family;
  554. u16 prod_num;
  555. const char *name;
  556. unsigned int num_databases;
  557. unsigned int num_ports;
  558. unsigned int port_base_addr;
  559. unsigned int global1_addr;
  560. unsigned int age_time_coeff;
  561. unsigned long long flags;
  562. const struct mv88e6xxx_ops *ops;
  563. };
  564. struct mv88e6xxx_atu_entry {
  565. u16 fid;
  566. u8 state;
  567. bool trunk;
  568. u16 portv_trunkid;
  569. u8 mac[ETH_ALEN];
  570. };
  571. struct mv88e6xxx_vtu_entry {
  572. u16 vid;
  573. u16 fid;
  574. u8 sid;
  575. bool valid;
  576. u8 data[DSA_MAX_PORTS];
  577. };
  578. struct mv88e6xxx_bus_ops;
  579. struct mv88e6xxx_priv_port {
  580. struct net_device *bridge_dev;
  581. };
  582. struct mv88e6xxx_chip {
  583. const struct mv88e6xxx_info *info;
  584. /* The dsa_switch this private structure is related to */
  585. struct dsa_switch *ds;
  586. /* The device this structure is associated to */
  587. struct device *dev;
  588. /* This mutex protects the access to the switch registers */
  589. struct mutex reg_lock;
  590. /* The MII bus and the address on the bus that is used to
  591. * communication with the switch
  592. */
  593. const struct mv88e6xxx_bus_ops *smi_ops;
  594. struct mii_bus *bus;
  595. int sw_addr;
  596. /* Handles automatic disabling and re-enabling of the PHY
  597. * polling unit.
  598. */
  599. const struct mv88e6xxx_bus_ops *phy_ops;
  600. struct mutex ppu_mutex;
  601. int ppu_disabled;
  602. struct work_struct ppu_work;
  603. struct timer_list ppu_timer;
  604. /* This mutex serialises access to the statistics unit.
  605. * Hold this mutex over snapshot + dump sequences.
  606. */
  607. struct mutex stats_mutex;
  608. struct mv88e6xxx_priv_port ports[DSA_MAX_PORTS];
  609. /* A switch may have a GPIO line tied to its reset pin. Parse
  610. * this from the device tree, and use it before performing
  611. * switch soft reset.
  612. */
  613. struct gpio_desc *reset;
  614. /* set to size of eeprom if supported by the switch */
  615. int eeprom_len;
  616. /* Device node for the MDIO bus */
  617. struct device_node *mdio_np;
  618. /* And the MDIO bus itself */
  619. struct mii_bus *mdio_bus;
  620. };
  621. struct mv88e6xxx_bus_ops {
  622. int (*read)(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val);
  623. int (*write)(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val);
  624. };
  625. struct mv88e6xxx_ops {
  626. int (*get_eeprom)(struct mv88e6xxx_chip *chip,
  627. struct ethtool_eeprom *eeprom, u8 *data);
  628. int (*set_eeprom)(struct mv88e6xxx_chip *chip,
  629. struct ethtool_eeprom *eeprom, u8 *data);
  630. int (*set_switch_mac)(struct mv88e6xxx_chip *chip, u8 *addr);
  631. int (*phy_read)(struct mv88e6xxx_chip *chip, int addr, int reg,
  632. u16 *val);
  633. int (*phy_write)(struct mv88e6xxx_chip *chip, int addr, int reg,
  634. u16 val);
  635. };
  636. enum stat_type {
  637. BANK0,
  638. BANK1,
  639. PORT,
  640. };
  641. struct mv88e6xxx_hw_stat {
  642. char string[ETH_GSTRING_LEN];
  643. int sizeof_stat;
  644. int reg;
  645. enum stat_type type;
  646. };
  647. static inline bool mv88e6xxx_has(struct mv88e6xxx_chip *chip,
  648. unsigned long flags)
  649. {
  650. return (chip->info->flags & flags) == flags;
  651. }
  652. static inline unsigned int mv88e6xxx_num_databases(struct mv88e6xxx_chip *chip)
  653. {
  654. return chip->info->num_databases;
  655. }
  656. static inline unsigned int mv88e6xxx_num_ports(struct mv88e6xxx_chip *chip)
  657. {
  658. return chip->info->num_ports;
  659. }
  660. int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val);
  661. int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val);
  662. int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg,
  663. u16 update);
  664. int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask);
  665. #endif