rcar_can.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930
  1. /* Renesas R-Car CAN device driver
  2. *
  3. * Copyright (C) 2013 Cogent Embedded, Inc. <source@cogentembedded.com>
  4. * Copyright (C) 2013 Renesas Solutions Corp.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. */
  11. #include <linux/module.h>
  12. #include <linux/kernel.h>
  13. #include <linux/types.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/errno.h>
  16. #include <linux/netdevice.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/can/led.h>
  19. #include <linux/can/dev.h>
  20. #include <linux/clk.h>
  21. #include <linux/can/platform/rcar_can.h>
  22. #include <linux/of.h>
  23. #define RCAR_CAN_DRV_NAME "rcar_can"
  24. /* Mailbox configuration:
  25. * mailbox 60 - 63 - Rx FIFO mailboxes
  26. * mailbox 56 - 59 - Tx FIFO mailboxes
  27. * non-FIFO mailboxes are not used
  28. */
  29. #define RCAR_CAN_N_MBX 64 /* Number of mailboxes in non-FIFO mode */
  30. #define RCAR_CAN_RX_FIFO_MBX 60 /* Mailbox - window to Rx FIFO */
  31. #define RCAR_CAN_TX_FIFO_MBX 56 /* Mailbox - window to Tx FIFO */
  32. #define RCAR_CAN_FIFO_DEPTH 4
  33. /* Mailbox registers structure */
  34. struct rcar_can_mbox_regs {
  35. u32 id; /* IDE and RTR bits, SID and EID */
  36. u8 stub; /* Not used */
  37. u8 dlc; /* Data Length Code - bits [0..3] */
  38. u8 data[8]; /* Data Bytes */
  39. u8 tsh; /* Time Stamp Higher Byte */
  40. u8 tsl; /* Time Stamp Lower Byte */
  41. };
  42. struct rcar_can_regs {
  43. struct rcar_can_mbox_regs mb[RCAR_CAN_N_MBX]; /* Mailbox registers */
  44. u32 mkr_2_9[8]; /* Mask Registers 2-9 */
  45. u32 fidcr[2]; /* FIFO Received ID Compare Register */
  46. u32 mkivlr1; /* Mask Invalid Register 1 */
  47. u32 mier1; /* Mailbox Interrupt Enable Register 1 */
  48. u32 mkr_0_1[2]; /* Mask Registers 0-1 */
  49. u32 mkivlr0; /* Mask Invalid Register 0*/
  50. u32 mier0; /* Mailbox Interrupt Enable Register 0 */
  51. u8 pad_440[0x3c0];
  52. u8 mctl[64]; /* Message Control Registers */
  53. u16 ctlr; /* Control Register */
  54. u16 str; /* Status register */
  55. u8 bcr[3]; /* Bit Configuration Register */
  56. u8 clkr; /* Clock Select Register */
  57. u8 rfcr; /* Receive FIFO Control Register */
  58. u8 rfpcr; /* Receive FIFO Pointer Control Register */
  59. u8 tfcr; /* Transmit FIFO Control Register */
  60. u8 tfpcr; /* Transmit FIFO Pointer Control Register */
  61. u8 eier; /* Error Interrupt Enable Register */
  62. u8 eifr; /* Error Interrupt Factor Judge Register */
  63. u8 recr; /* Receive Error Count Register */
  64. u8 tecr; /* Transmit Error Count Register */
  65. u8 ecsr; /* Error Code Store Register */
  66. u8 cssr; /* Channel Search Support Register */
  67. u8 mssr; /* Mailbox Search Status Register */
  68. u8 msmr; /* Mailbox Search Mode Register */
  69. u16 tsr; /* Time Stamp Register */
  70. u8 afsr; /* Acceptance Filter Support Register */
  71. u8 pad_857;
  72. u8 tcr; /* Test Control Register */
  73. u8 pad_859[7];
  74. u8 ier; /* Interrupt Enable Register */
  75. u8 isr; /* Interrupt Status Register */
  76. u8 pad_862;
  77. u8 mbsmr; /* Mailbox Search Mask Register */
  78. };
  79. struct rcar_can_priv {
  80. struct can_priv can; /* Must be the first member! */
  81. struct net_device *ndev;
  82. struct napi_struct napi;
  83. struct rcar_can_regs __iomem *regs;
  84. struct clk *clk;
  85. struct clk *can_clk;
  86. u8 tx_dlc[RCAR_CAN_FIFO_DEPTH];
  87. u32 tx_head;
  88. u32 tx_tail;
  89. u8 clock_select;
  90. u8 ier;
  91. };
  92. static const struct can_bittiming_const rcar_can_bittiming_const = {
  93. .name = RCAR_CAN_DRV_NAME,
  94. .tseg1_min = 4,
  95. .tseg1_max = 16,
  96. .tseg2_min = 2,
  97. .tseg2_max = 8,
  98. .sjw_max = 4,
  99. .brp_min = 1,
  100. .brp_max = 1024,
  101. .brp_inc = 1,
  102. };
  103. /* Control Register bits */
  104. #define RCAR_CAN_CTLR_BOM (3 << 11) /* Bus-Off Recovery Mode Bits */
  105. #define RCAR_CAN_CTLR_BOM_ENT (1 << 11) /* Entry to halt mode */
  106. /* at bus-off entry */
  107. #define RCAR_CAN_CTLR_SLPM (1 << 10)
  108. #define RCAR_CAN_CTLR_CANM (3 << 8) /* Operating Mode Select Bit */
  109. #define RCAR_CAN_CTLR_CANM_HALT (1 << 9)
  110. #define RCAR_CAN_CTLR_CANM_RESET (1 << 8)
  111. #define RCAR_CAN_CTLR_CANM_FORCE_RESET (3 << 8)
  112. #define RCAR_CAN_CTLR_MLM (1 << 3) /* Message Lost Mode Select */
  113. #define RCAR_CAN_CTLR_IDFM (3 << 1) /* ID Format Mode Select Bits */
  114. #define RCAR_CAN_CTLR_IDFM_MIXED (1 << 2) /* Mixed ID mode */
  115. #define RCAR_CAN_CTLR_MBM (1 << 0) /* Mailbox Mode select */
  116. /* Status Register bits */
  117. #define RCAR_CAN_STR_RSTST (1 << 8) /* Reset Status Bit */
  118. /* FIFO Received ID Compare Registers 0 and 1 bits */
  119. #define RCAR_CAN_FIDCR_IDE (1 << 31) /* ID Extension Bit */
  120. #define RCAR_CAN_FIDCR_RTR (1 << 30) /* Remote Transmission Request Bit */
  121. /* Receive FIFO Control Register bits */
  122. #define RCAR_CAN_RFCR_RFEST (1 << 7) /* Receive FIFO Empty Status Flag */
  123. #define RCAR_CAN_RFCR_RFE (1 << 0) /* Receive FIFO Enable */
  124. /* Transmit FIFO Control Register bits */
  125. #define RCAR_CAN_TFCR_TFUST (7 << 1) /* Transmit FIFO Unsent Message */
  126. /* Number Status Bits */
  127. #define RCAR_CAN_TFCR_TFUST_SHIFT 1 /* Offset of Transmit FIFO Unsent */
  128. /* Message Number Status Bits */
  129. #define RCAR_CAN_TFCR_TFE (1 << 0) /* Transmit FIFO Enable */
  130. #define RCAR_CAN_N_RX_MKREGS1 2 /* Number of mask registers */
  131. /* for Rx mailboxes 0-31 */
  132. #define RCAR_CAN_N_RX_MKREGS2 8
  133. /* Bit Configuration Register settings */
  134. #define RCAR_CAN_BCR_TSEG1(x) (((x) & 0x0f) << 20)
  135. #define RCAR_CAN_BCR_BPR(x) (((x) & 0x3ff) << 8)
  136. #define RCAR_CAN_BCR_SJW(x) (((x) & 0x3) << 4)
  137. #define RCAR_CAN_BCR_TSEG2(x) ((x) & 0x07)
  138. /* Mailbox and Mask Registers bits */
  139. #define RCAR_CAN_IDE (1 << 31)
  140. #define RCAR_CAN_RTR (1 << 30)
  141. #define RCAR_CAN_SID_SHIFT 18
  142. /* Mailbox Interrupt Enable Register 1 bits */
  143. #define RCAR_CAN_MIER1_RXFIE (1 << 28) /* Receive FIFO Interrupt Enable */
  144. #define RCAR_CAN_MIER1_TXFIE (1 << 24) /* Transmit FIFO Interrupt Enable */
  145. /* Interrupt Enable Register bits */
  146. #define RCAR_CAN_IER_ERSIE (1 << 5) /* Error (ERS) Interrupt Enable Bit */
  147. #define RCAR_CAN_IER_RXFIE (1 << 4) /* Reception FIFO Interrupt */
  148. /* Enable Bit */
  149. #define RCAR_CAN_IER_TXFIE (1 << 3) /* Transmission FIFO Interrupt */
  150. /* Enable Bit */
  151. /* Interrupt Status Register bits */
  152. #define RCAR_CAN_ISR_ERSF (1 << 5) /* Error (ERS) Interrupt Status Bit */
  153. #define RCAR_CAN_ISR_RXFF (1 << 4) /* Reception FIFO Interrupt */
  154. /* Status Bit */
  155. #define RCAR_CAN_ISR_TXFF (1 << 3) /* Transmission FIFO Interrupt */
  156. /* Status Bit */
  157. /* Error Interrupt Enable Register bits */
  158. #define RCAR_CAN_EIER_BLIE (1 << 7) /* Bus Lock Interrupt Enable */
  159. #define RCAR_CAN_EIER_OLIE (1 << 6) /* Overload Frame Transmit */
  160. /* Interrupt Enable */
  161. #define RCAR_CAN_EIER_ORIE (1 << 5) /* Receive Overrun Interrupt Enable */
  162. #define RCAR_CAN_EIER_BORIE (1 << 4) /* Bus-Off Recovery Interrupt Enable */
  163. #define RCAR_CAN_EIER_BOEIE (1 << 3) /* Bus-Off Entry Interrupt Enable */
  164. #define RCAR_CAN_EIER_EPIE (1 << 2) /* Error Passive Interrupt Enable */
  165. #define RCAR_CAN_EIER_EWIE (1 << 1) /* Error Warning Interrupt Enable */
  166. #define RCAR_CAN_EIER_BEIE (1 << 0) /* Bus Error Interrupt Enable */
  167. /* Error Interrupt Factor Judge Register bits */
  168. #define RCAR_CAN_EIFR_BLIF (1 << 7) /* Bus Lock Detect Flag */
  169. #define RCAR_CAN_EIFR_OLIF (1 << 6) /* Overload Frame Transmission */
  170. /* Detect Flag */
  171. #define RCAR_CAN_EIFR_ORIF (1 << 5) /* Receive Overrun Detect Flag */
  172. #define RCAR_CAN_EIFR_BORIF (1 << 4) /* Bus-Off Recovery Detect Flag */
  173. #define RCAR_CAN_EIFR_BOEIF (1 << 3) /* Bus-Off Entry Detect Flag */
  174. #define RCAR_CAN_EIFR_EPIF (1 << 2) /* Error Passive Detect Flag */
  175. #define RCAR_CAN_EIFR_EWIF (1 << 1) /* Error Warning Detect Flag */
  176. #define RCAR_CAN_EIFR_BEIF (1 << 0) /* Bus Error Detect Flag */
  177. /* Error Code Store Register bits */
  178. #define RCAR_CAN_ECSR_EDPM (1 << 7) /* Error Display Mode Select Bit */
  179. #define RCAR_CAN_ECSR_ADEF (1 << 6) /* ACK Delimiter Error Flag */
  180. #define RCAR_CAN_ECSR_BE0F (1 << 5) /* Bit Error (dominant) Flag */
  181. #define RCAR_CAN_ECSR_BE1F (1 << 4) /* Bit Error (recessive) Flag */
  182. #define RCAR_CAN_ECSR_CEF (1 << 3) /* CRC Error Flag */
  183. #define RCAR_CAN_ECSR_AEF (1 << 2) /* ACK Error Flag */
  184. #define RCAR_CAN_ECSR_FEF (1 << 1) /* Form Error Flag */
  185. #define RCAR_CAN_ECSR_SEF (1 << 0) /* Stuff Error Flag */
  186. #define RCAR_CAN_NAPI_WEIGHT 4
  187. #define MAX_STR_READS 0x100
  188. static void tx_failure_cleanup(struct net_device *ndev)
  189. {
  190. int i;
  191. for (i = 0; i < RCAR_CAN_FIFO_DEPTH; i++)
  192. can_free_echo_skb(ndev, i);
  193. }
  194. static void rcar_can_error(struct net_device *ndev)
  195. {
  196. struct rcar_can_priv *priv = netdev_priv(ndev);
  197. struct net_device_stats *stats = &ndev->stats;
  198. struct can_frame *cf;
  199. struct sk_buff *skb;
  200. u8 eifr, txerr = 0, rxerr = 0;
  201. /* Propagate the error condition to the CAN stack */
  202. skb = alloc_can_err_skb(ndev, &cf);
  203. eifr = readb(&priv->regs->eifr);
  204. if (eifr & (RCAR_CAN_EIFR_EWIF | RCAR_CAN_EIFR_EPIF)) {
  205. txerr = readb(&priv->regs->tecr);
  206. rxerr = readb(&priv->regs->recr);
  207. if (skb) {
  208. cf->can_id |= CAN_ERR_CRTL;
  209. cf->data[6] = txerr;
  210. cf->data[7] = rxerr;
  211. }
  212. }
  213. if (eifr & RCAR_CAN_EIFR_BEIF) {
  214. int rx_errors = 0, tx_errors = 0;
  215. u8 ecsr;
  216. netdev_dbg(priv->ndev, "Bus error interrupt:\n");
  217. if (skb)
  218. cf->can_id |= CAN_ERR_BUSERROR | CAN_ERR_PROT;
  219. ecsr = readb(&priv->regs->ecsr);
  220. if (ecsr & RCAR_CAN_ECSR_ADEF) {
  221. netdev_dbg(priv->ndev, "ACK Delimiter Error\n");
  222. tx_errors++;
  223. writeb(~RCAR_CAN_ECSR_ADEF, &priv->regs->ecsr);
  224. if (skb)
  225. cf->data[3] = CAN_ERR_PROT_LOC_ACK_DEL;
  226. }
  227. if (ecsr & RCAR_CAN_ECSR_BE0F) {
  228. netdev_dbg(priv->ndev, "Bit Error (dominant)\n");
  229. tx_errors++;
  230. writeb(~RCAR_CAN_ECSR_BE0F, &priv->regs->ecsr);
  231. if (skb)
  232. cf->data[2] |= CAN_ERR_PROT_BIT0;
  233. }
  234. if (ecsr & RCAR_CAN_ECSR_BE1F) {
  235. netdev_dbg(priv->ndev, "Bit Error (recessive)\n");
  236. tx_errors++;
  237. writeb(~RCAR_CAN_ECSR_BE1F, &priv->regs->ecsr);
  238. if (skb)
  239. cf->data[2] |= CAN_ERR_PROT_BIT1;
  240. }
  241. if (ecsr & RCAR_CAN_ECSR_CEF) {
  242. netdev_dbg(priv->ndev, "CRC Error\n");
  243. rx_errors++;
  244. writeb(~RCAR_CAN_ECSR_CEF, &priv->regs->ecsr);
  245. if (skb)
  246. cf->data[3] = CAN_ERR_PROT_LOC_CRC_SEQ;
  247. }
  248. if (ecsr & RCAR_CAN_ECSR_AEF) {
  249. netdev_dbg(priv->ndev, "ACK Error\n");
  250. tx_errors++;
  251. writeb(~RCAR_CAN_ECSR_AEF, &priv->regs->ecsr);
  252. if (skb) {
  253. cf->can_id |= CAN_ERR_ACK;
  254. cf->data[3] = CAN_ERR_PROT_LOC_ACK;
  255. }
  256. }
  257. if (ecsr & RCAR_CAN_ECSR_FEF) {
  258. netdev_dbg(priv->ndev, "Form Error\n");
  259. rx_errors++;
  260. writeb(~RCAR_CAN_ECSR_FEF, &priv->regs->ecsr);
  261. if (skb)
  262. cf->data[2] |= CAN_ERR_PROT_FORM;
  263. }
  264. if (ecsr & RCAR_CAN_ECSR_SEF) {
  265. netdev_dbg(priv->ndev, "Stuff Error\n");
  266. rx_errors++;
  267. writeb(~RCAR_CAN_ECSR_SEF, &priv->regs->ecsr);
  268. if (skb)
  269. cf->data[2] |= CAN_ERR_PROT_STUFF;
  270. }
  271. priv->can.can_stats.bus_error++;
  272. ndev->stats.rx_errors += rx_errors;
  273. ndev->stats.tx_errors += tx_errors;
  274. writeb(~RCAR_CAN_EIFR_BEIF, &priv->regs->eifr);
  275. }
  276. if (eifr & RCAR_CAN_EIFR_EWIF) {
  277. netdev_dbg(priv->ndev, "Error warning interrupt\n");
  278. priv->can.state = CAN_STATE_ERROR_WARNING;
  279. priv->can.can_stats.error_warning++;
  280. /* Clear interrupt condition */
  281. writeb(~RCAR_CAN_EIFR_EWIF, &priv->regs->eifr);
  282. if (skb)
  283. cf->data[1] = txerr > rxerr ? CAN_ERR_CRTL_TX_WARNING :
  284. CAN_ERR_CRTL_RX_WARNING;
  285. }
  286. if (eifr & RCAR_CAN_EIFR_EPIF) {
  287. netdev_dbg(priv->ndev, "Error passive interrupt\n");
  288. priv->can.state = CAN_STATE_ERROR_PASSIVE;
  289. priv->can.can_stats.error_passive++;
  290. /* Clear interrupt condition */
  291. writeb(~RCAR_CAN_EIFR_EPIF, &priv->regs->eifr);
  292. if (skb)
  293. cf->data[1] = txerr > rxerr ? CAN_ERR_CRTL_TX_PASSIVE :
  294. CAN_ERR_CRTL_RX_PASSIVE;
  295. }
  296. if (eifr & RCAR_CAN_EIFR_BOEIF) {
  297. netdev_dbg(priv->ndev, "Bus-off entry interrupt\n");
  298. tx_failure_cleanup(ndev);
  299. priv->ier = RCAR_CAN_IER_ERSIE;
  300. writeb(priv->ier, &priv->regs->ier);
  301. priv->can.state = CAN_STATE_BUS_OFF;
  302. /* Clear interrupt condition */
  303. writeb(~RCAR_CAN_EIFR_BOEIF, &priv->regs->eifr);
  304. priv->can.can_stats.bus_off++;
  305. can_bus_off(ndev);
  306. if (skb)
  307. cf->can_id |= CAN_ERR_BUSOFF;
  308. }
  309. if (eifr & RCAR_CAN_EIFR_ORIF) {
  310. netdev_dbg(priv->ndev, "Receive overrun error interrupt\n");
  311. ndev->stats.rx_over_errors++;
  312. ndev->stats.rx_errors++;
  313. writeb(~RCAR_CAN_EIFR_ORIF, &priv->regs->eifr);
  314. if (skb) {
  315. cf->can_id |= CAN_ERR_CRTL;
  316. cf->data[1] = CAN_ERR_CRTL_RX_OVERFLOW;
  317. }
  318. }
  319. if (eifr & RCAR_CAN_EIFR_OLIF) {
  320. netdev_dbg(priv->ndev,
  321. "Overload Frame Transmission error interrupt\n");
  322. ndev->stats.rx_over_errors++;
  323. ndev->stats.rx_errors++;
  324. writeb(~RCAR_CAN_EIFR_OLIF, &priv->regs->eifr);
  325. if (skb) {
  326. cf->can_id |= CAN_ERR_PROT;
  327. cf->data[2] |= CAN_ERR_PROT_OVERLOAD;
  328. }
  329. }
  330. if (skb) {
  331. stats->rx_packets++;
  332. stats->rx_bytes += cf->can_dlc;
  333. netif_rx(skb);
  334. }
  335. }
  336. static void rcar_can_tx_done(struct net_device *ndev)
  337. {
  338. struct rcar_can_priv *priv = netdev_priv(ndev);
  339. struct net_device_stats *stats = &ndev->stats;
  340. u8 isr;
  341. while (1) {
  342. u8 unsent = readb(&priv->regs->tfcr);
  343. unsent = (unsent & RCAR_CAN_TFCR_TFUST) >>
  344. RCAR_CAN_TFCR_TFUST_SHIFT;
  345. if (priv->tx_head - priv->tx_tail <= unsent)
  346. break;
  347. stats->tx_packets++;
  348. stats->tx_bytes += priv->tx_dlc[priv->tx_tail %
  349. RCAR_CAN_FIFO_DEPTH];
  350. priv->tx_dlc[priv->tx_tail % RCAR_CAN_FIFO_DEPTH] = 0;
  351. can_get_echo_skb(ndev, priv->tx_tail % RCAR_CAN_FIFO_DEPTH);
  352. priv->tx_tail++;
  353. netif_wake_queue(ndev);
  354. }
  355. /* Clear interrupt */
  356. isr = readb(&priv->regs->isr);
  357. writeb(isr & ~RCAR_CAN_ISR_TXFF, &priv->regs->isr);
  358. can_led_event(ndev, CAN_LED_EVENT_TX);
  359. }
  360. static irqreturn_t rcar_can_interrupt(int irq, void *dev_id)
  361. {
  362. struct net_device *ndev = dev_id;
  363. struct rcar_can_priv *priv = netdev_priv(ndev);
  364. u8 isr;
  365. isr = readb(&priv->regs->isr);
  366. if (!(isr & priv->ier))
  367. return IRQ_NONE;
  368. if (isr & RCAR_CAN_ISR_ERSF)
  369. rcar_can_error(ndev);
  370. if (isr & RCAR_CAN_ISR_TXFF)
  371. rcar_can_tx_done(ndev);
  372. if (isr & RCAR_CAN_ISR_RXFF) {
  373. if (napi_schedule_prep(&priv->napi)) {
  374. /* Disable Rx FIFO interrupts */
  375. priv->ier &= ~RCAR_CAN_IER_RXFIE;
  376. writeb(priv->ier, &priv->regs->ier);
  377. __napi_schedule(&priv->napi);
  378. }
  379. }
  380. return IRQ_HANDLED;
  381. }
  382. static void rcar_can_set_bittiming(struct net_device *dev)
  383. {
  384. struct rcar_can_priv *priv = netdev_priv(dev);
  385. struct can_bittiming *bt = &priv->can.bittiming;
  386. u32 bcr;
  387. bcr = RCAR_CAN_BCR_TSEG1(bt->phase_seg1 + bt->prop_seg - 1) |
  388. RCAR_CAN_BCR_BPR(bt->brp - 1) | RCAR_CAN_BCR_SJW(bt->sjw - 1) |
  389. RCAR_CAN_BCR_TSEG2(bt->phase_seg2 - 1);
  390. /* Don't overwrite CLKR with 32-bit BCR access; CLKR has 8-bit access.
  391. * All the registers are big-endian but they get byte-swapped on 32-bit
  392. * read/write (but not on 8-bit, contrary to the manuals)...
  393. */
  394. writel((bcr << 8) | priv->clock_select, &priv->regs->bcr);
  395. }
  396. static void rcar_can_start(struct net_device *ndev)
  397. {
  398. struct rcar_can_priv *priv = netdev_priv(ndev);
  399. u16 ctlr;
  400. int i;
  401. /* Set controller to known mode:
  402. * - FIFO mailbox mode
  403. * - accept all messages
  404. * - overrun mode
  405. * CAN is in sleep mode after MCU hardware or software reset.
  406. */
  407. ctlr = readw(&priv->regs->ctlr);
  408. ctlr &= ~RCAR_CAN_CTLR_SLPM;
  409. writew(ctlr, &priv->regs->ctlr);
  410. /* Go to reset mode */
  411. ctlr |= RCAR_CAN_CTLR_CANM_FORCE_RESET;
  412. writew(ctlr, &priv->regs->ctlr);
  413. for (i = 0; i < MAX_STR_READS; i++) {
  414. if (readw(&priv->regs->str) & RCAR_CAN_STR_RSTST)
  415. break;
  416. }
  417. rcar_can_set_bittiming(ndev);
  418. ctlr |= RCAR_CAN_CTLR_IDFM_MIXED; /* Select mixed ID mode */
  419. ctlr |= RCAR_CAN_CTLR_BOM_ENT; /* Entry to halt mode automatically */
  420. /* at bus-off */
  421. ctlr |= RCAR_CAN_CTLR_MBM; /* Select FIFO mailbox mode */
  422. ctlr |= RCAR_CAN_CTLR_MLM; /* Overrun mode */
  423. writew(ctlr, &priv->regs->ctlr);
  424. /* Accept all SID and EID */
  425. writel(0, &priv->regs->mkr_2_9[6]);
  426. writel(0, &priv->regs->mkr_2_9[7]);
  427. /* In FIFO mailbox mode, write "0" to bits 24 to 31 */
  428. writel(0, &priv->regs->mkivlr1);
  429. /* Accept all frames */
  430. writel(0, &priv->regs->fidcr[0]);
  431. writel(RCAR_CAN_FIDCR_IDE | RCAR_CAN_FIDCR_RTR, &priv->regs->fidcr[1]);
  432. /* Enable and configure FIFO mailbox interrupts */
  433. writel(RCAR_CAN_MIER1_RXFIE | RCAR_CAN_MIER1_TXFIE, &priv->regs->mier1);
  434. priv->ier = RCAR_CAN_IER_ERSIE | RCAR_CAN_IER_RXFIE |
  435. RCAR_CAN_IER_TXFIE;
  436. writeb(priv->ier, &priv->regs->ier);
  437. /* Accumulate error codes */
  438. writeb(RCAR_CAN_ECSR_EDPM, &priv->regs->ecsr);
  439. /* Enable error interrupts */
  440. writeb(RCAR_CAN_EIER_EWIE | RCAR_CAN_EIER_EPIE | RCAR_CAN_EIER_BOEIE |
  441. (priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING ?
  442. RCAR_CAN_EIER_BEIE : 0) | RCAR_CAN_EIER_ORIE |
  443. RCAR_CAN_EIER_OLIE, &priv->regs->eier);
  444. priv->can.state = CAN_STATE_ERROR_ACTIVE;
  445. /* Go to operation mode */
  446. writew(ctlr & ~RCAR_CAN_CTLR_CANM, &priv->regs->ctlr);
  447. for (i = 0; i < MAX_STR_READS; i++) {
  448. if (!(readw(&priv->regs->str) & RCAR_CAN_STR_RSTST))
  449. break;
  450. }
  451. /* Enable Rx and Tx FIFO */
  452. writeb(RCAR_CAN_RFCR_RFE, &priv->regs->rfcr);
  453. writeb(RCAR_CAN_TFCR_TFE, &priv->regs->tfcr);
  454. }
  455. static int rcar_can_open(struct net_device *ndev)
  456. {
  457. struct rcar_can_priv *priv = netdev_priv(ndev);
  458. int err;
  459. err = clk_prepare_enable(priv->clk);
  460. if (err) {
  461. netdev_err(ndev,
  462. "failed to enable peripheral clock, error %d\n",
  463. err);
  464. goto out;
  465. }
  466. err = clk_prepare_enable(priv->can_clk);
  467. if (err) {
  468. netdev_err(ndev, "failed to enable CAN clock, error %d\n",
  469. err);
  470. goto out_clock;
  471. }
  472. err = open_candev(ndev);
  473. if (err) {
  474. netdev_err(ndev, "open_candev() failed, error %d\n", err);
  475. goto out_can_clock;
  476. }
  477. napi_enable(&priv->napi);
  478. err = request_irq(ndev->irq, rcar_can_interrupt, 0, ndev->name, ndev);
  479. if (err) {
  480. netdev_err(ndev, "request_irq(%d) failed, error %d\n",
  481. ndev->irq, err);
  482. goto out_close;
  483. }
  484. can_led_event(ndev, CAN_LED_EVENT_OPEN);
  485. rcar_can_start(ndev);
  486. netif_start_queue(ndev);
  487. return 0;
  488. out_close:
  489. napi_disable(&priv->napi);
  490. close_candev(ndev);
  491. out_can_clock:
  492. clk_disable_unprepare(priv->can_clk);
  493. out_clock:
  494. clk_disable_unprepare(priv->clk);
  495. out:
  496. return err;
  497. }
  498. static void rcar_can_stop(struct net_device *ndev)
  499. {
  500. struct rcar_can_priv *priv = netdev_priv(ndev);
  501. u16 ctlr;
  502. int i;
  503. /* Go to (force) reset mode */
  504. ctlr = readw(&priv->regs->ctlr);
  505. ctlr |= RCAR_CAN_CTLR_CANM_FORCE_RESET;
  506. writew(ctlr, &priv->regs->ctlr);
  507. for (i = 0; i < MAX_STR_READS; i++) {
  508. if (readw(&priv->regs->str) & RCAR_CAN_STR_RSTST)
  509. break;
  510. }
  511. writel(0, &priv->regs->mier0);
  512. writel(0, &priv->regs->mier1);
  513. writeb(0, &priv->regs->ier);
  514. writeb(0, &priv->regs->eier);
  515. /* Go to sleep mode */
  516. ctlr |= RCAR_CAN_CTLR_SLPM;
  517. writew(ctlr, &priv->regs->ctlr);
  518. priv->can.state = CAN_STATE_STOPPED;
  519. }
  520. static int rcar_can_close(struct net_device *ndev)
  521. {
  522. struct rcar_can_priv *priv = netdev_priv(ndev);
  523. netif_stop_queue(ndev);
  524. rcar_can_stop(ndev);
  525. free_irq(ndev->irq, ndev);
  526. napi_disable(&priv->napi);
  527. clk_disable_unprepare(priv->can_clk);
  528. clk_disable_unprepare(priv->clk);
  529. close_candev(ndev);
  530. can_led_event(ndev, CAN_LED_EVENT_STOP);
  531. return 0;
  532. }
  533. static netdev_tx_t rcar_can_start_xmit(struct sk_buff *skb,
  534. struct net_device *ndev)
  535. {
  536. struct rcar_can_priv *priv = netdev_priv(ndev);
  537. struct can_frame *cf = (struct can_frame *)skb->data;
  538. u32 data, i;
  539. if (can_dropped_invalid_skb(ndev, skb))
  540. return NETDEV_TX_OK;
  541. if (cf->can_id & CAN_EFF_FLAG) /* Extended frame format */
  542. data = (cf->can_id & CAN_EFF_MASK) | RCAR_CAN_IDE;
  543. else /* Standard frame format */
  544. data = (cf->can_id & CAN_SFF_MASK) << RCAR_CAN_SID_SHIFT;
  545. if (cf->can_id & CAN_RTR_FLAG) { /* Remote transmission request */
  546. data |= RCAR_CAN_RTR;
  547. } else {
  548. for (i = 0; i < cf->can_dlc; i++)
  549. writeb(cf->data[i],
  550. &priv->regs->mb[RCAR_CAN_TX_FIFO_MBX].data[i]);
  551. }
  552. writel(data, &priv->regs->mb[RCAR_CAN_TX_FIFO_MBX].id);
  553. writeb(cf->can_dlc, &priv->regs->mb[RCAR_CAN_TX_FIFO_MBX].dlc);
  554. priv->tx_dlc[priv->tx_head % RCAR_CAN_FIFO_DEPTH] = cf->can_dlc;
  555. can_put_echo_skb(skb, ndev, priv->tx_head % RCAR_CAN_FIFO_DEPTH);
  556. priv->tx_head++;
  557. /* Start Tx: write 0xff to the TFPCR register to increment
  558. * the CPU-side pointer for the transmit FIFO to the next
  559. * mailbox location
  560. */
  561. writeb(0xff, &priv->regs->tfpcr);
  562. /* Stop the queue if we've filled all FIFO entries */
  563. if (priv->tx_head - priv->tx_tail >= RCAR_CAN_FIFO_DEPTH)
  564. netif_stop_queue(ndev);
  565. return NETDEV_TX_OK;
  566. }
  567. static const struct net_device_ops rcar_can_netdev_ops = {
  568. .ndo_open = rcar_can_open,
  569. .ndo_stop = rcar_can_close,
  570. .ndo_start_xmit = rcar_can_start_xmit,
  571. .ndo_change_mtu = can_change_mtu,
  572. };
  573. static void rcar_can_rx_pkt(struct rcar_can_priv *priv)
  574. {
  575. struct net_device_stats *stats = &priv->ndev->stats;
  576. struct can_frame *cf;
  577. struct sk_buff *skb;
  578. u32 data;
  579. u8 dlc;
  580. skb = alloc_can_skb(priv->ndev, &cf);
  581. if (!skb) {
  582. stats->rx_dropped++;
  583. return;
  584. }
  585. data = readl(&priv->regs->mb[RCAR_CAN_RX_FIFO_MBX].id);
  586. if (data & RCAR_CAN_IDE)
  587. cf->can_id = (data & CAN_EFF_MASK) | CAN_EFF_FLAG;
  588. else
  589. cf->can_id = (data >> RCAR_CAN_SID_SHIFT) & CAN_SFF_MASK;
  590. dlc = readb(&priv->regs->mb[RCAR_CAN_RX_FIFO_MBX].dlc);
  591. cf->can_dlc = get_can_dlc(dlc);
  592. if (data & RCAR_CAN_RTR) {
  593. cf->can_id |= CAN_RTR_FLAG;
  594. } else {
  595. for (dlc = 0; dlc < cf->can_dlc; dlc++)
  596. cf->data[dlc] =
  597. readb(&priv->regs->mb[RCAR_CAN_RX_FIFO_MBX].data[dlc]);
  598. }
  599. can_led_event(priv->ndev, CAN_LED_EVENT_RX);
  600. stats->rx_bytes += cf->can_dlc;
  601. stats->rx_packets++;
  602. netif_receive_skb(skb);
  603. }
  604. static int rcar_can_rx_poll(struct napi_struct *napi, int quota)
  605. {
  606. struct rcar_can_priv *priv = container_of(napi,
  607. struct rcar_can_priv, napi);
  608. int num_pkts;
  609. for (num_pkts = 0; num_pkts < quota; num_pkts++) {
  610. u8 rfcr, isr;
  611. isr = readb(&priv->regs->isr);
  612. /* Clear interrupt bit */
  613. if (isr & RCAR_CAN_ISR_RXFF)
  614. writeb(isr & ~RCAR_CAN_ISR_RXFF, &priv->regs->isr);
  615. rfcr = readb(&priv->regs->rfcr);
  616. if (rfcr & RCAR_CAN_RFCR_RFEST)
  617. break;
  618. rcar_can_rx_pkt(priv);
  619. /* Write 0xff to the RFPCR register to increment
  620. * the CPU-side pointer for the receive FIFO
  621. * to the next mailbox location
  622. */
  623. writeb(0xff, &priv->regs->rfpcr);
  624. }
  625. /* All packets processed */
  626. if (num_pkts < quota) {
  627. napi_complete(napi);
  628. priv->ier |= RCAR_CAN_IER_RXFIE;
  629. writeb(priv->ier, &priv->regs->ier);
  630. }
  631. return num_pkts;
  632. }
  633. static int rcar_can_do_set_mode(struct net_device *ndev, enum can_mode mode)
  634. {
  635. switch (mode) {
  636. case CAN_MODE_START:
  637. rcar_can_start(ndev);
  638. netif_wake_queue(ndev);
  639. return 0;
  640. default:
  641. return -EOPNOTSUPP;
  642. }
  643. }
  644. static int rcar_can_get_berr_counter(const struct net_device *dev,
  645. struct can_berr_counter *bec)
  646. {
  647. struct rcar_can_priv *priv = netdev_priv(dev);
  648. int err;
  649. err = clk_prepare_enable(priv->clk);
  650. if (err)
  651. return err;
  652. bec->txerr = readb(&priv->regs->tecr);
  653. bec->rxerr = readb(&priv->regs->recr);
  654. clk_disable_unprepare(priv->clk);
  655. return 0;
  656. }
  657. static const char * const clock_names[] = {
  658. [CLKR_CLKP1] = "clkp1",
  659. [CLKR_CLKP2] = "clkp2",
  660. [CLKR_CLKEXT] = "can_clk",
  661. };
  662. static int rcar_can_probe(struct platform_device *pdev)
  663. {
  664. struct rcar_can_platform_data *pdata;
  665. struct rcar_can_priv *priv;
  666. struct net_device *ndev;
  667. struct resource *mem;
  668. void __iomem *addr;
  669. u32 clock_select = CLKR_CLKP1;
  670. int err = -ENODEV;
  671. int irq;
  672. if (pdev->dev.of_node) {
  673. of_property_read_u32(pdev->dev.of_node,
  674. "renesas,can-clock-select", &clock_select);
  675. } else {
  676. pdata = dev_get_platdata(&pdev->dev);
  677. if (!pdata) {
  678. dev_err(&pdev->dev, "No platform data provided!\n");
  679. goto fail;
  680. }
  681. clock_select = pdata->clock_select;
  682. }
  683. irq = platform_get_irq(pdev, 0);
  684. if (irq < 0) {
  685. dev_err(&pdev->dev, "No IRQ resource\n");
  686. err = irq;
  687. goto fail;
  688. }
  689. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  690. addr = devm_ioremap_resource(&pdev->dev, mem);
  691. if (IS_ERR(addr)) {
  692. err = PTR_ERR(addr);
  693. goto fail;
  694. }
  695. ndev = alloc_candev(sizeof(struct rcar_can_priv), RCAR_CAN_FIFO_DEPTH);
  696. if (!ndev) {
  697. dev_err(&pdev->dev, "alloc_candev() failed\n");
  698. err = -ENOMEM;
  699. goto fail;
  700. }
  701. priv = netdev_priv(ndev);
  702. priv->clk = devm_clk_get(&pdev->dev, "clkp1");
  703. if (IS_ERR(priv->clk)) {
  704. err = PTR_ERR(priv->clk);
  705. dev_err(&pdev->dev, "cannot get peripheral clock, error %d\n",
  706. err);
  707. goto fail_clk;
  708. }
  709. if (clock_select >= ARRAY_SIZE(clock_names)) {
  710. err = -EINVAL;
  711. dev_err(&pdev->dev, "invalid CAN clock selected\n");
  712. goto fail_clk;
  713. }
  714. priv->can_clk = devm_clk_get(&pdev->dev, clock_names[clock_select]);
  715. if (IS_ERR(priv->can_clk)) {
  716. err = PTR_ERR(priv->can_clk);
  717. dev_err(&pdev->dev, "cannot get CAN clock, error %d\n", err);
  718. goto fail_clk;
  719. }
  720. ndev->netdev_ops = &rcar_can_netdev_ops;
  721. ndev->irq = irq;
  722. ndev->flags |= IFF_ECHO;
  723. priv->ndev = ndev;
  724. priv->regs = addr;
  725. priv->clock_select = clock_select;
  726. priv->can.clock.freq = clk_get_rate(priv->can_clk);
  727. priv->can.bittiming_const = &rcar_can_bittiming_const;
  728. priv->can.do_set_mode = rcar_can_do_set_mode;
  729. priv->can.do_get_berr_counter = rcar_can_get_berr_counter;
  730. priv->can.ctrlmode_supported = CAN_CTRLMODE_BERR_REPORTING;
  731. platform_set_drvdata(pdev, ndev);
  732. SET_NETDEV_DEV(ndev, &pdev->dev);
  733. netif_napi_add(ndev, &priv->napi, rcar_can_rx_poll,
  734. RCAR_CAN_NAPI_WEIGHT);
  735. err = register_candev(ndev);
  736. if (err) {
  737. dev_err(&pdev->dev, "register_candev() failed, error %d\n",
  738. err);
  739. goto fail_candev;
  740. }
  741. devm_can_led_init(ndev);
  742. dev_info(&pdev->dev, "device registered (regs @ %p, IRQ%d)\n",
  743. priv->regs, ndev->irq);
  744. return 0;
  745. fail_candev:
  746. netif_napi_del(&priv->napi);
  747. fail_clk:
  748. free_candev(ndev);
  749. fail:
  750. return err;
  751. }
  752. static int rcar_can_remove(struct platform_device *pdev)
  753. {
  754. struct net_device *ndev = platform_get_drvdata(pdev);
  755. struct rcar_can_priv *priv = netdev_priv(ndev);
  756. unregister_candev(ndev);
  757. netif_napi_del(&priv->napi);
  758. free_candev(ndev);
  759. return 0;
  760. }
  761. static int __maybe_unused rcar_can_suspend(struct device *dev)
  762. {
  763. struct net_device *ndev = dev_get_drvdata(dev);
  764. struct rcar_can_priv *priv = netdev_priv(ndev);
  765. u16 ctlr;
  766. if (netif_running(ndev)) {
  767. netif_stop_queue(ndev);
  768. netif_device_detach(ndev);
  769. }
  770. ctlr = readw(&priv->regs->ctlr);
  771. ctlr |= RCAR_CAN_CTLR_CANM_HALT;
  772. writew(ctlr, &priv->regs->ctlr);
  773. ctlr |= RCAR_CAN_CTLR_SLPM;
  774. writew(ctlr, &priv->regs->ctlr);
  775. priv->can.state = CAN_STATE_SLEEPING;
  776. clk_disable(priv->clk);
  777. return 0;
  778. }
  779. static int __maybe_unused rcar_can_resume(struct device *dev)
  780. {
  781. struct net_device *ndev = dev_get_drvdata(dev);
  782. struct rcar_can_priv *priv = netdev_priv(ndev);
  783. u16 ctlr;
  784. int err;
  785. err = clk_enable(priv->clk);
  786. if (err) {
  787. netdev_err(ndev, "clk_enable() failed, error %d\n", err);
  788. return err;
  789. }
  790. ctlr = readw(&priv->regs->ctlr);
  791. ctlr &= ~RCAR_CAN_CTLR_SLPM;
  792. writew(ctlr, &priv->regs->ctlr);
  793. ctlr &= ~RCAR_CAN_CTLR_CANM;
  794. writew(ctlr, &priv->regs->ctlr);
  795. priv->can.state = CAN_STATE_ERROR_ACTIVE;
  796. if (netif_running(ndev)) {
  797. netif_device_attach(ndev);
  798. netif_start_queue(ndev);
  799. }
  800. return 0;
  801. }
  802. static SIMPLE_DEV_PM_OPS(rcar_can_pm_ops, rcar_can_suspend, rcar_can_resume);
  803. static const struct of_device_id rcar_can_of_table[] __maybe_unused = {
  804. { .compatible = "renesas,can-r8a7778" },
  805. { .compatible = "renesas,can-r8a7779" },
  806. { .compatible = "renesas,can-r8a7790" },
  807. { .compatible = "renesas,can-r8a7791" },
  808. { .compatible = "renesas,rcar-gen1-can" },
  809. { .compatible = "renesas,rcar-gen2-can" },
  810. { .compatible = "renesas,rcar-gen3-can" },
  811. { }
  812. };
  813. MODULE_DEVICE_TABLE(of, rcar_can_of_table);
  814. static struct platform_driver rcar_can_driver = {
  815. .driver = {
  816. .name = RCAR_CAN_DRV_NAME,
  817. .of_match_table = of_match_ptr(rcar_can_of_table),
  818. .pm = &rcar_can_pm_ops,
  819. },
  820. .probe = rcar_can_probe,
  821. .remove = rcar_can_remove,
  822. };
  823. module_platform_driver(rcar_can_driver);
  824. MODULE_AUTHOR("Cogent Embedded, Inc.");
  825. MODULE_LICENSE("GPL");
  826. MODULE_DESCRIPTION("CAN driver for Renesas R-Car SoC");
  827. MODULE_ALIAS("platform:" RCAR_CAN_DRV_NAME);