sti_gdp.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942
  1. /*
  2. * Copyright (C) STMicroelectronics SA 2014
  3. * Authors: Benjamin Gaignard <benjamin.gaignard@st.com>
  4. * Fabien Dessenne <fabien.dessenne@st.com>
  5. * for STMicroelectronics.
  6. * License terms: GNU General Public License (GPL), version 2
  7. */
  8. #include <linux/seq_file.h>
  9. #include <drm/drm_atomic.h>
  10. #include <drm/drm_fb_cma_helper.h>
  11. #include <drm/drm_gem_cma_helper.h>
  12. #include "sti_compositor.h"
  13. #include "sti_gdp.h"
  14. #include "sti_plane.h"
  15. #include "sti_vtg.h"
  16. #define ALPHASWITCH BIT(6)
  17. #define ENA_COLOR_FILL BIT(8)
  18. #define BIGNOTLITTLE BIT(23)
  19. #define WAIT_NEXT_VSYNC BIT(31)
  20. /* GDP color formats */
  21. #define GDP_RGB565 0x00
  22. #define GDP_RGB888 0x01
  23. #define GDP_RGB888_32 0x02
  24. #define GDP_XBGR8888 (GDP_RGB888_32 | BIGNOTLITTLE | ALPHASWITCH)
  25. #define GDP_ARGB8565 0x04
  26. #define GDP_ARGB8888 0x05
  27. #define GDP_ABGR8888 (GDP_ARGB8888 | BIGNOTLITTLE | ALPHASWITCH)
  28. #define GDP_ARGB1555 0x06
  29. #define GDP_ARGB4444 0x07
  30. #define GDP2STR(fmt) { GDP_ ## fmt, #fmt }
  31. static struct gdp_format_to_str {
  32. int format;
  33. char name[20];
  34. } gdp_format_to_str[] = {
  35. GDP2STR(RGB565),
  36. GDP2STR(RGB888),
  37. GDP2STR(RGB888_32),
  38. GDP2STR(XBGR8888),
  39. GDP2STR(ARGB8565),
  40. GDP2STR(ARGB8888),
  41. GDP2STR(ABGR8888),
  42. GDP2STR(ARGB1555),
  43. GDP2STR(ARGB4444)
  44. };
  45. #define GAM_GDP_CTL_OFFSET 0x00
  46. #define GAM_GDP_AGC_OFFSET 0x04
  47. #define GAM_GDP_VPO_OFFSET 0x0C
  48. #define GAM_GDP_VPS_OFFSET 0x10
  49. #define GAM_GDP_PML_OFFSET 0x14
  50. #define GAM_GDP_PMP_OFFSET 0x18
  51. #define GAM_GDP_SIZE_OFFSET 0x1C
  52. #define GAM_GDP_NVN_OFFSET 0x24
  53. #define GAM_GDP_KEY1_OFFSET 0x28
  54. #define GAM_GDP_KEY2_OFFSET 0x2C
  55. #define GAM_GDP_PPT_OFFSET 0x34
  56. #define GAM_GDP_CML_OFFSET 0x3C
  57. #define GAM_GDP_MST_OFFSET 0x68
  58. #define GAM_GDP_ALPHARANGE_255 BIT(5)
  59. #define GAM_GDP_AGC_FULL_RANGE 0x00808080
  60. #define GAM_GDP_PPT_IGNORE (BIT(1) | BIT(0))
  61. #define GAM_GDP_SIZE_MAX_WIDTH 3840
  62. #define GAM_GDP_SIZE_MAX_HEIGHT 2160
  63. #define GDP_NODE_NB_BANK 2
  64. #define GDP_NODE_PER_FIELD 2
  65. struct sti_gdp_node {
  66. u32 gam_gdp_ctl;
  67. u32 gam_gdp_agc;
  68. u32 reserved1;
  69. u32 gam_gdp_vpo;
  70. u32 gam_gdp_vps;
  71. u32 gam_gdp_pml;
  72. u32 gam_gdp_pmp;
  73. u32 gam_gdp_size;
  74. u32 reserved2;
  75. u32 gam_gdp_nvn;
  76. u32 gam_gdp_key1;
  77. u32 gam_gdp_key2;
  78. u32 reserved3;
  79. u32 gam_gdp_ppt;
  80. u32 reserved4;
  81. u32 gam_gdp_cml;
  82. };
  83. struct sti_gdp_node_list {
  84. struct sti_gdp_node *top_field;
  85. dma_addr_t top_field_paddr;
  86. struct sti_gdp_node *btm_field;
  87. dma_addr_t btm_field_paddr;
  88. };
  89. /**
  90. * STI GDP structure
  91. *
  92. * @sti_plane: sti_plane structure
  93. * @dev: driver device
  94. * @regs: gdp registers
  95. * @clk_pix: pixel clock for the current gdp
  96. * @clk_main_parent: gdp parent clock if main path used
  97. * @clk_aux_parent: gdp parent clock if aux path used
  98. * @vtg_field_nb: callback for VTG FIELD (top or bottom) notification
  99. * @is_curr_top: true if the current node processed is the top field
  100. * @node_list: array of node list
  101. * @vtg: registered vtg
  102. */
  103. struct sti_gdp {
  104. struct sti_plane plane;
  105. struct device *dev;
  106. void __iomem *regs;
  107. struct clk *clk_pix;
  108. struct clk *clk_main_parent;
  109. struct clk *clk_aux_parent;
  110. struct notifier_block vtg_field_nb;
  111. bool is_curr_top;
  112. struct sti_gdp_node_list node_list[GDP_NODE_NB_BANK];
  113. struct sti_vtg *vtg;
  114. };
  115. #define to_sti_gdp(x) container_of(x, struct sti_gdp, plane)
  116. static const uint32_t gdp_supported_formats[] = {
  117. DRM_FORMAT_XRGB8888,
  118. DRM_FORMAT_XBGR8888,
  119. DRM_FORMAT_ARGB8888,
  120. DRM_FORMAT_ABGR8888,
  121. DRM_FORMAT_ARGB4444,
  122. DRM_FORMAT_ARGB1555,
  123. DRM_FORMAT_RGB565,
  124. DRM_FORMAT_RGB888,
  125. };
  126. #define DBGFS_DUMP(reg) seq_printf(s, "\n %-25s 0x%08X", #reg, \
  127. readl(gdp->regs + reg ## _OFFSET))
  128. static void gdp_dbg_ctl(struct seq_file *s, int val)
  129. {
  130. int i;
  131. seq_puts(s, "\tColor:");
  132. for (i = 0; i < ARRAY_SIZE(gdp_format_to_str); i++) {
  133. if (gdp_format_to_str[i].format == (val & 0x1F)) {
  134. seq_printf(s, gdp_format_to_str[i].name);
  135. break;
  136. }
  137. }
  138. if (i == ARRAY_SIZE(gdp_format_to_str))
  139. seq_puts(s, "<UNKNOWN>");
  140. seq_printf(s, "\tWaitNextVsync:%d", val & WAIT_NEXT_VSYNC ? 1 : 0);
  141. }
  142. static void gdp_dbg_vpo(struct seq_file *s, int val)
  143. {
  144. seq_printf(s, "\txdo:%4d\tydo:%4d", val & 0xFFFF, (val >> 16) & 0xFFFF);
  145. }
  146. static void gdp_dbg_vps(struct seq_file *s, int val)
  147. {
  148. seq_printf(s, "\txds:%4d\tyds:%4d", val & 0xFFFF, (val >> 16) & 0xFFFF);
  149. }
  150. static void gdp_dbg_size(struct seq_file *s, int val)
  151. {
  152. seq_printf(s, "\t%d x %d", val & 0xFFFF, (val >> 16) & 0xFFFF);
  153. }
  154. static void gdp_dbg_nvn(struct seq_file *s, struct sti_gdp *gdp, int val)
  155. {
  156. void *base = NULL;
  157. unsigned int i;
  158. for (i = 0; i < GDP_NODE_NB_BANK; i++) {
  159. if (gdp->node_list[i].top_field_paddr == val) {
  160. base = gdp->node_list[i].top_field;
  161. break;
  162. }
  163. if (gdp->node_list[i].btm_field_paddr == val) {
  164. base = gdp->node_list[i].btm_field;
  165. break;
  166. }
  167. }
  168. if (base)
  169. seq_printf(s, "\tVirt @: %p", base);
  170. }
  171. static void gdp_dbg_ppt(struct seq_file *s, int val)
  172. {
  173. if (val & GAM_GDP_PPT_IGNORE)
  174. seq_puts(s, "\tNot displayed on mixer!");
  175. }
  176. static void gdp_dbg_mst(struct seq_file *s, int val)
  177. {
  178. if (val & 1)
  179. seq_puts(s, "\tBUFFER UNDERFLOW!");
  180. }
  181. static int gdp_dbg_show(struct seq_file *s, void *data)
  182. {
  183. struct drm_info_node *node = s->private;
  184. struct sti_gdp *gdp = (struct sti_gdp *)node->info_ent->data;
  185. struct drm_plane *drm_plane = &gdp->plane.drm_plane;
  186. struct drm_crtc *crtc = drm_plane->crtc;
  187. seq_printf(s, "%s: (vaddr = 0x%p)",
  188. sti_plane_to_str(&gdp->plane), gdp->regs);
  189. DBGFS_DUMP(GAM_GDP_CTL);
  190. gdp_dbg_ctl(s, readl(gdp->regs + GAM_GDP_CTL_OFFSET));
  191. DBGFS_DUMP(GAM_GDP_AGC);
  192. DBGFS_DUMP(GAM_GDP_VPO);
  193. gdp_dbg_vpo(s, readl(gdp->regs + GAM_GDP_VPO_OFFSET));
  194. DBGFS_DUMP(GAM_GDP_VPS);
  195. gdp_dbg_vps(s, readl(gdp->regs + GAM_GDP_VPS_OFFSET));
  196. DBGFS_DUMP(GAM_GDP_PML);
  197. DBGFS_DUMP(GAM_GDP_PMP);
  198. DBGFS_DUMP(GAM_GDP_SIZE);
  199. gdp_dbg_size(s, readl(gdp->regs + GAM_GDP_SIZE_OFFSET));
  200. DBGFS_DUMP(GAM_GDP_NVN);
  201. gdp_dbg_nvn(s, gdp, readl(gdp->regs + GAM_GDP_NVN_OFFSET));
  202. DBGFS_DUMP(GAM_GDP_KEY1);
  203. DBGFS_DUMP(GAM_GDP_KEY2);
  204. DBGFS_DUMP(GAM_GDP_PPT);
  205. gdp_dbg_ppt(s, readl(gdp->regs + GAM_GDP_PPT_OFFSET));
  206. DBGFS_DUMP(GAM_GDP_CML);
  207. DBGFS_DUMP(GAM_GDP_MST);
  208. gdp_dbg_mst(s, readl(gdp->regs + GAM_GDP_MST_OFFSET));
  209. seq_puts(s, "\n\n");
  210. if (!crtc)
  211. seq_puts(s, " Not connected to any DRM CRTC\n");
  212. else
  213. seq_printf(s, " Connected to DRM CRTC #%d (%s)\n",
  214. crtc->base.id, sti_mixer_to_str(to_sti_mixer(crtc)));
  215. return 0;
  216. }
  217. static void gdp_node_dump_node(struct seq_file *s, struct sti_gdp_node *node)
  218. {
  219. seq_printf(s, "\t@:0x%p", node);
  220. seq_printf(s, "\n\tCTL 0x%08X", node->gam_gdp_ctl);
  221. gdp_dbg_ctl(s, node->gam_gdp_ctl);
  222. seq_printf(s, "\n\tAGC 0x%08X", node->gam_gdp_agc);
  223. seq_printf(s, "\n\tVPO 0x%08X", node->gam_gdp_vpo);
  224. gdp_dbg_vpo(s, node->gam_gdp_vpo);
  225. seq_printf(s, "\n\tVPS 0x%08X", node->gam_gdp_vps);
  226. gdp_dbg_vps(s, node->gam_gdp_vps);
  227. seq_printf(s, "\n\tPML 0x%08X", node->gam_gdp_pml);
  228. seq_printf(s, "\n\tPMP 0x%08X", node->gam_gdp_pmp);
  229. seq_printf(s, "\n\tSIZE 0x%08X", node->gam_gdp_size);
  230. gdp_dbg_size(s, node->gam_gdp_size);
  231. seq_printf(s, "\n\tNVN 0x%08X", node->gam_gdp_nvn);
  232. seq_printf(s, "\n\tKEY1 0x%08X", node->gam_gdp_key1);
  233. seq_printf(s, "\n\tKEY2 0x%08X", node->gam_gdp_key2);
  234. seq_printf(s, "\n\tPPT 0x%08X", node->gam_gdp_ppt);
  235. gdp_dbg_ppt(s, node->gam_gdp_ppt);
  236. seq_printf(s, "\n\tCML 0x%08X", node->gam_gdp_cml);
  237. seq_puts(s, "\n");
  238. }
  239. static int gdp_node_dbg_show(struct seq_file *s, void *arg)
  240. {
  241. struct drm_info_node *node = s->private;
  242. struct sti_gdp *gdp = (struct sti_gdp *)node->info_ent->data;
  243. unsigned int b;
  244. for (b = 0; b < GDP_NODE_NB_BANK; b++) {
  245. seq_printf(s, "\n%s[%d].top", sti_plane_to_str(&gdp->plane), b);
  246. gdp_node_dump_node(s, gdp->node_list[b].top_field);
  247. seq_printf(s, "\n%s[%d].btm", sti_plane_to_str(&gdp->plane), b);
  248. gdp_node_dump_node(s, gdp->node_list[b].btm_field);
  249. }
  250. return 0;
  251. }
  252. static struct drm_info_list gdp0_debugfs_files[] = {
  253. { "gdp0", gdp_dbg_show, 0, NULL },
  254. { "gdp0_node", gdp_node_dbg_show, 0, NULL },
  255. };
  256. static struct drm_info_list gdp1_debugfs_files[] = {
  257. { "gdp1", gdp_dbg_show, 0, NULL },
  258. { "gdp1_node", gdp_node_dbg_show, 0, NULL },
  259. };
  260. static struct drm_info_list gdp2_debugfs_files[] = {
  261. { "gdp2", gdp_dbg_show, 0, NULL },
  262. { "gdp2_node", gdp_node_dbg_show, 0, NULL },
  263. };
  264. static struct drm_info_list gdp3_debugfs_files[] = {
  265. { "gdp3", gdp_dbg_show, 0, NULL },
  266. { "gdp3_node", gdp_node_dbg_show, 0, NULL },
  267. };
  268. static int gdp_debugfs_init(struct sti_gdp *gdp, struct drm_minor *minor)
  269. {
  270. unsigned int i;
  271. struct drm_info_list *gdp_debugfs_files;
  272. int nb_files;
  273. switch (gdp->plane.desc) {
  274. case STI_GDP_0:
  275. gdp_debugfs_files = gdp0_debugfs_files;
  276. nb_files = ARRAY_SIZE(gdp0_debugfs_files);
  277. break;
  278. case STI_GDP_1:
  279. gdp_debugfs_files = gdp1_debugfs_files;
  280. nb_files = ARRAY_SIZE(gdp1_debugfs_files);
  281. break;
  282. case STI_GDP_2:
  283. gdp_debugfs_files = gdp2_debugfs_files;
  284. nb_files = ARRAY_SIZE(gdp2_debugfs_files);
  285. break;
  286. case STI_GDP_3:
  287. gdp_debugfs_files = gdp3_debugfs_files;
  288. nb_files = ARRAY_SIZE(gdp3_debugfs_files);
  289. break;
  290. default:
  291. return -EINVAL;
  292. }
  293. for (i = 0; i < nb_files; i++)
  294. gdp_debugfs_files[i].data = gdp;
  295. return drm_debugfs_create_files(gdp_debugfs_files,
  296. nb_files,
  297. minor->debugfs_root, minor);
  298. }
  299. static int sti_gdp_fourcc2format(int fourcc)
  300. {
  301. switch (fourcc) {
  302. case DRM_FORMAT_XRGB8888:
  303. return GDP_RGB888_32;
  304. case DRM_FORMAT_XBGR8888:
  305. return GDP_XBGR8888;
  306. case DRM_FORMAT_ARGB8888:
  307. return GDP_ARGB8888;
  308. case DRM_FORMAT_ABGR8888:
  309. return GDP_ABGR8888;
  310. case DRM_FORMAT_ARGB4444:
  311. return GDP_ARGB4444;
  312. case DRM_FORMAT_ARGB1555:
  313. return GDP_ARGB1555;
  314. case DRM_FORMAT_RGB565:
  315. return GDP_RGB565;
  316. case DRM_FORMAT_RGB888:
  317. return GDP_RGB888;
  318. }
  319. return -1;
  320. }
  321. static int sti_gdp_get_alpharange(int format)
  322. {
  323. switch (format) {
  324. case GDP_ARGB8565:
  325. case GDP_ARGB8888:
  326. case GDP_ABGR8888:
  327. return GAM_GDP_ALPHARANGE_255;
  328. }
  329. return 0;
  330. }
  331. /**
  332. * sti_gdp_get_free_nodes
  333. * @gdp: gdp pointer
  334. *
  335. * Look for a GDP node list that is not currently read by the HW.
  336. *
  337. * RETURNS:
  338. * Pointer to the free GDP node list
  339. */
  340. static struct sti_gdp_node_list *sti_gdp_get_free_nodes(struct sti_gdp *gdp)
  341. {
  342. int hw_nvn;
  343. unsigned int i;
  344. hw_nvn = readl(gdp->regs + GAM_GDP_NVN_OFFSET);
  345. if (!hw_nvn)
  346. goto end;
  347. for (i = 0; i < GDP_NODE_NB_BANK; i++)
  348. if ((hw_nvn != gdp->node_list[i].btm_field_paddr) &&
  349. (hw_nvn != gdp->node_list[i].top_field_paddr))
  350. return &gdp->node_list[i];
  351. /* in hazardious cases restart with the first node */
  352. DRM_ERROR("inconsistent NVN for %s: 0x%08X\n",
  353. sti_plane_to_str(&gdp->plane), hw_nvn);
  354. end:
  355. return &gdp->node_list[0];
  356. }
  357. /**
  358. * sti_gdp_get_current_nodes
  359. * @gdp: gdp pointer
  360. *
  361. * Look for GDP nodes that are currently read by the HW.
  362. *
  363. * RETURNS:
  364. * Pointer to the current GDP node list
  365. */
  366. static
  367. struct sti_gdp_node_list *sti_gdp_get_current_nodes(struct sti_gdp *gdp)
  368. {
  369. int hw_nvn;
  370. unsigned int i;
  371. hw_nvn = readl(gdp->regs + GAM_GDP_NVN_OFFSET);
  372. if (!hw_nvn)
  373. goto end;
  374. for (i = 0; i < GDP_NODE_NB_BANK; i++)
  375. if ((hw_nvn == gdp->node_list[i].btm_field_paddr) ||
  376. (hw_nvn == gdp->node_list[i].top_field_paddr))
  377. return &gdp->node_list[i];
  378. end:
  379. DRM_DEBUG_DRIVER("Warning, NVN 0x%08X for %s does not match any node\n",
  380. hw_nvn, sti_plane_to_str(&gdp->plane));
  381. return NULL;
  382. }
  383. /**
  384. * sti_gdp_disable
  385. * @gdp: gdp pointer
  386. *
  387. * Disable a GDP.
  388. */
  389. static void sti_gdp_disable(struct sti_gdp *gdp)
  390. {
  391. unsigned int i;
  392. DRM_DEBUG_DRIVER("%s\n", sti_plane_to_str(&gdp->plane));
  393. /* Set the nodes as 'to be ignored on mixer' */
  394. for (i = 0; i < GDP_NODE_NB_BANK; i++) {
  395. gdp->node_list[i].top_field->gam_gdp_ppt |= GAM_GDP_PPT_IGNORE;
  396. gdp->node_list[i].btm_field->gam_gdp_ppt |= GAM_GDP_PPT_IGNORE;
  397. }
  398. if (sti_vtg_unregister_client(gdp->vtg, &gdp->vtg_field_nb))
  399. DRM_DEBUG_DRIVER("Warning: cannot unregister VTG notifier\n");
  400. if (gdp->clk_pix)
  401. clk_disable_unprepare(gdp->clk_pix);
  402. gdp->plane.status = STI_PLANE_DISABLED;
  403. gdp->vtg = NULL;
  404. }
  405. /**
  406. * sti_gdp_field_cb
  407. * @nb: notifier block
  408. * @event: event message
  409. * @data: private data
  410. *
  411. * Handle VTG top field and bottom field event.
  412. *
  413. * RETURNS:
  414. * 0 on success.
  415. */
  416. static int sti_gdp_field_cb(struct notifier_block *nb,
  417. unsigned long event, void *data)
  418. {
  419. struct sti_gdp *gdp = container_of(nb, struct sti_gdp, vtg_field_nb);
  420. if (gdp->plane.status == STI_PLANE_FLUSHING) {
  421. /* disable need to be synchronize on vsync event */
  422. DRM_DEBUG_DRIVER("Vsync event received => disable %s\n",
  423. sti_plane_to_str(&gdp->plane));
  424. sti_gdp_disable(gdp);
  425. }
  426. switch (event) {
  427. case VTG_TOP_FIELD_EVENT:
  428. gdp->is_curr_top = true;
  429. break;
  430. case VTG_BOTTOM_FIELD_EVENT:
  431. gdp->is_curr_top = false;
  432. break;
  433. default:
  434. DRM_ERROR("unsupported event: %lu\n", event);
  435. break;
  436. }
  437. return 0;
  438. }
  439. static void sti_gdp_init(struct sti_gdp *gdp)
  440. {
  441. struct device_node *np = gdp->dev->of_node;
  442. dma_addr_t dma_addr;
  443. void *base;
  444. unsigned int i, size;
  445. /* Allocate all the nodes within a single memory page */
  446. size = sizeof(struct sti_gdp_node) *
  447. GDP_NODE_PER_FIELD * GDP_NODE_NB_BANK;
  448. base = dma_alloc_wc(gdp->dev, size, &dma_addr, GFP_KERNEL | GFP_DMA);
  449. if (!base) {
  450. DRM_ERROR("Failed to allocate memory for GDP node\n");
  451. return;
  452. }
  453. memset(base, 0, size);
  454. for (i = 0; i < GDP_NODE_NB_BANK; i++) {
  455. if (dma_addr & 0xF) {
  456. DRM_ERROR("Mem alignment failed\n");
  457. return;
  458. }
  459. gdp->node_list[i].top_field = base;
  460. gdp->node_list[i].top_field_paddr = dma_addr;
  461. DRM_DEBUG_DRIVER("node[%d].top_field=%p\n", i, base);
  462. base += sizeof(struct sti_gdp_node);
  463. dma_addr += sizeof(struct sti_gdp_node);
  464. if (dma_addr & 0xF) {
  465. DRM_ERROR("Mem alignment failed\n");
  466. return;
  467. }
  468. gdp->node_list[i].btm_field = base;
  469. gdp->node_list[i].btm_field_paddr = dma_addr;
  470. DRM_DEBUG_DRIVER("node[%d].btm_field=%p\n", i, base);
  471. base += sizeof(struct sti_gdp_node);
  472. dma_addr += sizeof(struct sti_gdp_node);
  473. }
  474. if (of_device_is_compatible(np, "st,stih407-compositor")) {
  475. /* GDP of STiH407 chip have its own pixel clock */
  476. char *clk_name;
  477. switch (gdp->plane.desc) {
  478. case STI_GDP_0:
  479. clk_name = "pix_gdp1";
  480. break;
  481. case STI_GDP_1:
  482. clk_name = "pix_gdp2";
  483. break;
  484. case STI_GDP_2:
  485. clk_name = "pix_gdp3";
  486. break;
  487. case STI_GDP_3:
  488. clk_name = "pix_gdp4";
  489. break;
  490. default:
  491. DRM_ERROR("GDP id not recognized\n");
  492. return;
  493. }
  494. gdp->clk_pix = devm_clk_get(gdp->dev, clk_name);
  495. if (IS_ERR(gdp->clk_pix))
  496. DRM_ERROR("Cannot get %s clock\n", clk_name);
  497. gdp->clk_main_parent = devm_clk_get(gdp->dev, "main_parent");
  498. if (IS_ERR(gdp->clk_main_parent))
  499. DRM_ERROR("Cannot get main_parent clock\n");
  500. gdp->clk_aux_parent = devm_clk_get(gdp->dev, "aux_parent");
  501. if (IS_ERR(gdp->clk_aux_parent))
  502. DRM_ERROR("Cannot get aux_parent clock\n");
  503. }
  504. }
  505. /**
  506. * sti_gdp_get_dst
  507. * @dev: device
  508. * @dst: requested destination size
  509. * @src: source size
  510. *
  511. * Return the cropped / clamped destination size
  512. *
  513. * RETURNS:
  514. * cropped / clamped destination size
  515. */
  516. static int sti_gdp_get_dst(struct device *dev, int dst, int src)
  517. {
  518. if (dst == src)
  519. return dst;
  520. if (dst < src) {
  521. dev_dbg(dev, "WARNING: GDP scale not supported, will crop\n");
  522. return dst;
  523. }
  524. dev_dbg(dev, "WARNING: GDP scale not supported, will clamp\n");
  525. return src;
  526. }
  527. static int sti_gdp_atomic_check(struct drm_plane *drm_plane,
  528. struct drm_plane_state *state)
  529. {
  530. struct sti_plane *plane = to_sti_plane(drm_plane);
  531. struct sti_gdp *gdp = to_sti_gdp(plane);
  532. struct drm_crtc *crtc = state->crtc;
  533. struct sti_compositor *compo = dev_get_drvdata(gdp->dev);
  534. struct drm_framebuffer *fb = state->fb;
  535. struct drm_crtc_state *crtc_state;
  536. struct sti_mixer *mixer;
  537. struct drm_display_mode *mode;
  538. int dst_x, dst_y, dst_w, dst_h;
  539. int src_x, src_y, src_w, src_h;
  540. int format;
  541. /* no need for further checks if the plane is being disabled */
  542. if (!crtc || !fb)
  543. return 0;
  544. mixer = to_sti_mixer(crtc);
  545. crtc_state = drm_atomic_get_crtc_state(state->state, crtc);
  546. mode = &crtc_state->mode;
  547. dst_x = state->crtc_x;
  548. dst_y = state->crtc_y;
  549. dst_w = clamp_val(state->crtc_w, 0, mode->hdisplay - dst_x);
  550. dst_h = clamp_val(state->crtc_h, 0, mode->vdisplay - dst_y);
  551. /* src_x are in 16.16 format */
  552. src_x = state->src_x >> 16;
  553. src_y = state->src_y >> 16;
  554. src_w = clamp_val(state->src_w >> 16, 0, GAM_GDP_SIZE_MAX_WIDTH);
  555. src_h = clamp_val(state->src_h >> 16, 0, GAM_GDP_SIZE_MAX_HEIGHT);
  556. format = sti_gdp_fourcc2format(fb->pixel_format);
  557. if (format == -1) {
  558. DRM_ERROR("Format not supported by GDP %.4s\n",
  559. (char *)&fb->pixel_format);
  560. return -EINVAL;
  561. }
  562. if (!drm_fb_cma_get_gem_obj(fb, 0)) {
  563. DRM_ERROR("Can't get CMA GEM object for fb\n");
  564. return -EINVAL;
  565. }
  566. if (!gdp->vtg) {
  567. /* Register gdp callback */
  568. gdp->vtg = compo->vtg[mixer->id];
  569. if (sti_vtg_register_client(gdp->vtg,
  570. &gdp->vtg_field_nb, crtc)) {
  571. DRM_ERROR("Cannot register VTG notifier\n");
  572. return -EINVAL;
  573. }
  574. /* Set and enable gdp clock */
  575. if (gdp->clk_pix) {
  576. struct clk *clkp;
  577. int rate = mode->clock * 1000;
  578. int res;
  579. /*
  580. * According to the mixer used, the gdp pixel clock
  581. * should have a different parent clock.
  582. */
  583. if (mixer->id == STI_MIXER_MAIN)
  584. clkp = gdp->clk_main_parent;
  585. else
  586. clkp = gdp->clk_aux_parent;
  587. if (clkp)
  588. clk_set_parent(gdp->clk_pix, clkp);
  589. res = clk_set_rate(gdp->clk_pix, rate);
  590. if (res < 0) {
  591. DRM_ERROR("Cannot set rate (%dHz) for gdp\n",
  592. rate);
  593. return -EINVAL;
  594. }
  595. if (clk_prepare_enable(gdp->clk_pix)) {
  596. DRM_ERROR("Failed to prepare/enable gdp\n");
  597. return -EINVAL;
  598. }
  599. }
  600. }
  601. DRM_DEBUG_KMS("CRTC:%d (%s) drm plane:%d (%s)\n",
  602. crtc->base.id, sti_mixer_to_str(mixer),
  603. drm_plane->base.id, sti_plane_to_str(plane));
  604. DRM_DEBUG_KMS("%s dst=(%dx%d)@(%d,%d) - src=(%dx%d)@(%d,%d)\n",
  605. sti_plane_to_str(plane),
  606. dst_w, dst_h, dst_x, dst_y,
  607. src_w, src_h, src_x, src_y);
  608. return 0;
  609. }
  610. static void sti_gdp_atomic_update(struct drm_plane *drm_plane,
  611. struct drm_plane_state *oldstate)
  612. {
  613. struct drm_plane_state *state = drm_plane->state;
  614. struct sti_plane *plane = to_sti_plane(drm_plane);
  615. struct sti_gdp *gdp = to_sti_gdp(plane);
  616. struct drm_crtc *crtc = state->crtc;
  617. struct drm_framebuffer *fb = state->fb;
  618. struct drm_display_mode *mode;
  619. int dst_x, dst_y, dst_w, dst_h;
  620. int src_x, src_y, src_w, src_h;
  621. struct drm_gem_cma_object *cma_obj;
  622. struct sti_gdp_node_list *list;
  623. struct sti_gdp_node_list *curr_list;
  624. struct sti_gdp_node *top_field, *btm_field;
  625. u32 dma_updated_top;
  626. u32 dma_updated_btm;
  627. int format;
  628. unsigned int bpp;
  629. u32 ydo, xdo, yds, xds;
  630. if (!crtc || !fb)
  631. return;
  632. mode = &crtc->mode;
  633. dst_x = state->crtc_x;
  634. dst_y = state->crtc_y;
  635. dst_w = clamp_val(state->crtc_w, 0, mode->hdisplay - dst_x);
  636. dst_h = clamp_val(state->crtc_h, 0, mode->vdisplay - dst_y);
  637. /* src_x are in 16.16 format */
  638. src_x = state->src_x >> 16;
  639. src_y = state->src_y >> 16;
  640. src_w = clamp_val(state->src_w >> 16, 0, GAM_GDP_SIZE_MAX_WIDTH);
  641. src_h = clamp_val(state->src_h >> 16, 0, GAM_GDP_SIZE_MAX_HEIGHT);
  642. list = sti_gdp_get_free_nodes(gdp);
  643. top_field = list->top_field;
  644. btm_field = list->btm_field;
  645. dev_dbg(gdp->dev, "%s %s top_node:0x%p btm_node:0x%p\n", __func__,
  646. sti_plane_to_str(plane), top_field, btm_field);
  647. /* build the top field */
  648. top_field->gam_gdp_agc = GAM_GDP_AGC_FULL_RANGE;
  649. top_field->gam_gdp_ctl = WAIT_NEXT_VSYNC;
  650. format = sti_gdp_fourcc2format(fb->pixel_format);
  651. top_field->gam_gdp_ctl |= format;
  652. top_field->gam_gdp_ctl |= sti_gdp_get_alpharange(format);
  653. top_field->gam_gdp_ppt &= ~GAM_GDP_PPT_IGNORE;
  654. cma_obj = drm_fb_cma_get_gem_obj(fb, 0);
  655. DRM_DEBUG_DRIVER("drm FB:%d format:%.4s phys@:0x%lx\n", fb->base.id,
  656. (char *)&fb->pixel_format,
  657. (unsigned long)cma_obj->paddr);
  658. /* pixel memory location */
  659. bpp = drm_format_plane_cpp(fb->pixel_format, 0);
  660. top_field->gam_gdp_pml = (u32)cma_obj->paddr + fb->offsets[0];
  661. top_field->gam_gdp_pml += src_x * bpp;
  662. top_field->gam_gdp_pml += src_y * fb->pitches[0];
  663. /* output parameters (clamped / cropped) */
  664. dst_w = sti_gdp_get_dst(gdp->dev, dst_w, src_w);
  665. dst_h = sti_gdp_get_dst(gdp->dev, dst_h, src_h);
  666. ydo = sti_vtg_get_line_number(*mode, dst_y);
  667. yds = sti_vtg_get_line_number(*mode, dst_y + dst_h - 1);
  668. xdo = sti_vtg_get_pixel_number(*mode, dst_x);
  669. xds = sti_vtg_get_pixel_number(*mode, dst_x + dst_w - 1);
  670. top_field->gam_gdp_vpo = (ydo << 16) | xdo;
  671. top_field->gam_gdp_vps = (yds << 16) | xds;
  672. /* input parameters */
  673. src_w = dst_w;
  674. top_field->gam_gdp_pmp = fb->pitches[0];
  675. top_field->gam_gdp_size = src_h << 16 | src_w;
  676. /* Same content and chained together */
  677. memcpy(btm_field, top_field, sizeof(*btm_field));
  678. top_field->gam_gdp_nvn = list->btm_field_paddr;
  679. btm_field->gam_gdp_nvn = list->top_field_paddr;
  680. /* Interlaced mode */
  681. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  682. btm_field->gam_gdp_pml = top_field->gam_gdp_pml +
  683. fb->pitches[0];
  684. /* Update the NVN field of the 'right' field of the current GDP node
  685. * (being used by the HW) with the address of the updated ('free') top
  686. * field GDP node.
  687. * - In interlaced mode the 'right' field is the bottom field as we
  688. * update frames starting from their top field
  689. * - In progressive mode, we update both bottom and top fields which
  690. * are equal nodes.
  691. * At the next VSYNC, the updated node list will be used by the HW.
  692. */
  693. curr_list = sti_gdp_get_current_nodes(gdp);
  694. dma_updated_top = list->top_field_paddr;
  695. dma_updated_btm = list->btm_field_paddr;
  696. dev_dbg(gdp->dev, "Current NVN:0x%X\n",
  697. readl(gdp->regs + GAM_GDP_NVN_OFFSET));
  698. dev_dbg(gdp->dev, "Posted buff: %lx current buff: %x\n",
  699. (unsigned long)cma_obj->paddr,
  700. readl(gdp->regs + GAM_GDP_PML_OFFSET));
  701. if (!curr_list) {
  702. /* First update or invalid node should directly write in the
  703. * hw register */
  704. DRM_DEBUG_DRIVER("%s first update (or invalid node)\n",
  705. sti_plane_to_str(plane));
  706. writel(gdp->is_curr_top ?
  707. dma_updated_btm : dma_updated_top,
  708. gdp->regs + GAM_GDP_NVN_OFFSET);
  709. goto end;
  710. }
  711. if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
  712. if (gdp->is_curr_top) {
  713. /* Do not update in the middle of the frame, but
  714. * postpone the update after the bottom field has
  715. * been displayed */
  716. curr_list->btm_field->gam_gdp_nvn = dma_updated_top;
  717. } else {
  718. /* Direct update to avoid one frame delay */
  719. writel(dma_updated_top,
  720. gdp->regs + GAM_GDP_NVN_OFFSET);
  721. }
  722. } else {
  723. /* Direct update for progressive to avoid one frame delay */
  724. writel(dma_updated_top, gdp->regs + GAM_GDP_NVN_OFFSET);
  725. }
  726. end:
  727. sti_plane_update_fps(plane, true, false);
  728. plane->status = STI_PLANE_UPDATED;
  729. }
  730. static void sti_gdp_atomic_disable(struct drm_plane *drm_plane,
  731. struct drm_plane_state *oldstate)
  732. {
  733. struct sti_plane *plane = to_sti_plane(drm_plane);
  734. if (!oldstate->crtc) {
  735. DRM_DEBUG_DRIVER("drm plane:%d not enabled\n",
  736. drm_plane->base.id);
  737. return;
  738. }
  739. DRM_DEBUG_DRIVER("CRTC:%d (%s) drm plane:%d (%s)\n",
  740. oldstate->crtc->base.id,
  741. sti_mixer_to_str(to_sti_mixer(oldstate->crtc)),
  742. drm_plane->base.id, sti_plane_to_str(plane));
  743. plane->status = STI_PLANE_DISABLING;
  744. }
  745. static const struct drm_plane_helper_funcs sti_gdp_helpers_funcs = {
  746. .atomic_check = sti_gdp_atomic_check,
  747. .atomic_update = sti_gdp_atomic_update,
  748. .atomic_disable = sti_gdp_atomic_disable,
  749. };
  750. static void sti_gdp_destroy(struct drm_plane *drm_plane)
  751. {
  752. DRM_DEBUG_DRIVER("\n");
  753. drm_plane_helper_disable(drm_plane);
  754. drm_plane_cleanup(drm_plane);
  755. }
  756. static int sti_gdp_late_register(struct drm_plane *drm_plane)
  757. {
  758. struct sti_plane *plane = to_sti_plane(drm_plane);
  759. struct sti_gdp *gdp = to_sti_gdp(plane);
  760. return gdp_debugfs_init(gdp, drm_plane->dev->primary);
  761. }
  762. static const struct drm_plane_funcs sti_gdp_plane_helpers_funcs = {
  763. .update_plane = drm_atomic_helper_update_plane,
  764. .disable_plane = drm_atomic_helper_disable_plane,
  765. .destroy = sti_gdp_destroy,
  766. .set_property = drm_atomic_helper_plane_set_property,
  767. .reset = sti_plane_reset,
  768. .atomic_duplicate_state = drm_atomic_helper_plane_duplicate_state,
  769. .atomic_destroy_state = drm_atomic_helper_plane_destroy_state,
  770. .late_register = sti_gdp_late_register,
  771. };
  772. struct drm_plane *sti_gdp_create(struct drm_device *drm_dev,
  773. struct device *dev, int desc,
  774. void __iomem *baseaddr,
  775. unsigned int possible_crtcs,
  776. enum drm_plane_type type)
  777. {
  778. struct sti_gdp *gdp;
  779. int res;
  780. gdp = devm_kzalloc(dev, sizeof(*gdp), GFP_KERNEL);
  781. if (!gdp) {
  782. DRM_ERROR("Failed to allocate memory for GDP\n");
  783. return NULL;
  784. }
  785. gdp->dev = dev;
  786. gdp->regs = baseaddr;
  787. gdp->plane.desc = desc;
  788. gdp->plane.status = STI_PLANE_DISABLED;
  789. gdp->vtg_field_nb.notifier_call = sti_gdp_field_cb;
  790. sti_gdp_init(gdp);
  791. res = drm_universal_plane_init(drm_dev, &gdp->plane.drm_plane,
  792. possible_crtcs,
  793. &sti_gdp_plane_helpers_funcs,
  794. gdp_supported_formats,
  795. ARRAY_SIZE(gdp_supported_formats),
  796. type, NULL);
  797. if (res) {
  798. DRM_ERROR("Failed to initialize universal plane\n");
  799. goto err;
  800. }
  801. drm_plane_helper_add(&gdp->plane.drm_plane, &sti_gdp_helpers_funcs);
  802. sti_plane_init_property(&gdp->plane, type);
  803. return &gdp->plane.drm_plane;
  804. err:
  805. devm_kfree(dev, gdp);
  806. return NULL;
  807. }