tegra210-adma.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831
  1. /*
  2. * ADMA driver for Nvidia's Tegra210 ADMA controller.
  3. *
  4. * Copyright (c) 2016, NVIDIA CORPORATION. All rights reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms and conditions of the GNU General Public License,
  8. * version 2, as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #include <linux/clk.h>
  19. #include <linux/iopoll.h>
  20. #include <linux/module.h>
  21. #include <linux/of_device.h>
  22. #include <linux/of_dma.h>
  23. #include <linux/of_irq.h>
  24. #include <linux/pm_clock.h>
  25. #include <linux/pm_runtime.h>
  26. #include <linux/slab.h>
  27. #include "virt-dma.h"
  28. #define ADMA_CH_CMD 0x00
  29. #define ADMA_CH_STATUS 0x0c
  30. #define ADMA_CH_STATUS_XFER_EN BIT(0)
  31. #define ADMA_CH_INT_STATUS 0x10
  32. #define ADMA_CH_INT_STATUS_XFER_DONE BIT(0)
  33. #define ADMA_CH_INT_CLEAR 0x1c
  34. #define ADMA_CH_CTRL 0x24
  35. #define ADMA_CH_CTRL_TX_REQ(val) (((val) & 0xf) << 28)
  36. #define ADMA_CH_CTRL_TX_REQ_MAX 10
  37. #define ADMA_CH_CTRL_RX_REQ(val) (((val) & 0xf) << 24)
  38. #define ADMA_CH_CTRL_RX_REQ_MAX 10
  39. #define ADMA_CH_CTRL_DIR(val) (((val) & 0xf) << 12)
  40. #define ADMA_CH_CTRL_DIR_AHUB2MEM 2
  41. #define ADMA_CH_CTRL_DIR_MEM2AHUB 4
  42. #define ADMA_CH_CTRL_MODE_CONTINUOUS (2 << 8)
  43. #define ADMA_CH_CTRL_FLOWCTRL_EN BIT(1)
  44. #define ADMA_CH_CONFIG 0x28
  45. #define ADMA_CH_CONFIG_SRC_BUF(val) (((val) & 0x7) << 28)
  46. #define ADMA_CH_CONFIG_TRG_BUF(val) (((val) & 0x7) << 24)
  47. #define ADMA_CH_CONFIG_BURST_SIZE(val) (((val) & 0x7) << 20)
  48. #define ADMA_CH_CONFIG_BURST_16 5
  49. #define ADMA_CH_CONFIG_WEIGHT_FOR_WRR(val) ((val) & 0xf)
  50. #define ADMA_CH_CONFIG_MAX_BUFS 8
  51. #define ADMA_CH_FIFO_CTRL 0x2c
  52. #define ADMA_CH_FIFO_CTRL_OVRFW_THRES(val) (((val) & 0xf) << 24)
  53. #define ADMA_CH_FIFO_CTRL_STARV_THRES(val) (((val) & 0xf) << 16)
  54. #define ADMA_CH_FIFO_CTRL_TX_SIZE(val) (((val) & 0xf) << 8)
  55. #define ADMA_CH_FIFO_CTRL_RX_SIZE(val) ((val) & 0xf)
  56. #define ADMA_CH_LOWER_SRC_ADDR 0x34
  57. #define ADMA_CH_LOWER_TRG_ADDR 0x3c
  58. #define ADMA_CH_TC 0x44
  59. #define ADMA_CH_TC_COUNT_MASK 0x3ffffffc
  60. #define ADMA_CH_XFER_STATUS 0x54
  61. #define ADMA_CH_XFER_STATUS_COUNT_MASK 0xffff
  62. #define ADMA_GLOBAL_CMD 0xc00
  63. #define ADMA_GLOBAL_SOFT_RESET 0xc04
  64. #define ADMA_GLOBAL_INT_CLEAR 0xc20
  65. #define ADMA_GLOBAL_CTRL 0xc24
  66. #define ADMA_CH_REG_OFFSET(a) (a * 0x80)
  67. #define ADMA_CH_FIFO_CTRL_DEFAULT (ADMA_CH_FIFO_CTRL_OVRFW_THRES(1) | \
  68. ADMA_CH_FIFO_CTRL_STARV_THRES(1) | \
  69. ADMA_CH_FIFO_CTRL_TX_SIZE(3) | \
  70. ADMA_CH_FIFO_CTRL_RX_SIZE(3))
  71. struct tegra_adma;
  72. /*
  73. * struct tegra_adma_chip_data - Tegra chip specific data
  74. * @nr_channels: Number of DMA channels available.
  75. */
  76. struct tegra_adma_chip_data {
  77. int nr_channels;
  78. };
  79. /*
  80. * struct tegra_adma_chan_regs - Tegra ADMA channel registers
  81. */
  82. struct tegra_adma_chan_regs {
  83. unsigned int ctrl;
  84. unsigned int config;
  85. unsigned int src_addr;
  86. unsigned int trg_addr;
  87. unsigned int fifo_ctrl;
  88. unsigned int tc;
  89. };
  90. /*
  91. * struct tegra_adma_desc - Tegra ADMA descriptor to manage transfer requests.
  92. */
  93. struct tegra_adma_desc {
  94. struct virt_dma_desc vd;
  95. struct tegra_adma_chan_regs ch_regs;
  96. size_t buf_len;
  97. size_t period_len;
  98. size_t num_periods;
  99. };
  100. /*
  101. * struct tegra_adma_chan - Tegra ADMA channel information
  102. */
  103. struct tegra_adma_chan {
  104. struct virt_dma_chan vc;
  105. struct tegra_adma_desc *desc;
  106. struct tegra_adma *tdma;
  107. int irq;
  108. void __iomem *chan_addr;
  109. /* Slave channel configuration info */
  110. struct dma_slave_config sconfig;
  111. enum dma_transfer_direction sreq_dir;
  112. unsigned int sreq_index;
  113. bool sreq_reserved;
  114. /* Transfer count and position info */
  115. unsigned int tx_buf_count;
  116. unsigned int tx_buf_pos;
  117. };
  118. /*
  119. * struct tegra_adma - Tegra ADMA controller information
  120. */
  121. struct tegra_adma {
  122. struct dma_device dma_dev;
  123. struct device *dev;
  124. void __iomem *base_addr;
  125. unsigned int nr_channels;
  126. unsigned long rx_requests_reserved;
  127. unsigned long tx_requests_reserved;
  128. /* Used to store global command register state when suspending */
  129. unsigned int global_cmd;
  130. /* Last member of the structure */
  131. struct tegra_adma_chan channels[0];
  132. };
  133. static inline void tdma_write(struct tegra_adma *tdma, u32 reg, u32 val)
  134. {
  135. writel(val, tdma->base_addr + reg);
  136. }
  137. static inline u32 tdma_read(struct tegra_adma *tdma, u32 reg)
  138. {
  139. return readl(tdma->base_addr + reg);
  140. }
  141. static inline void tdma_ch_write(struct tegra_adma_chan *tdc, u32 reg, u32 val)
  142. {
  143. writel(val, tdc->chan_addr + reg);
  144. }
  145. static inline u32 tdma_ch_read(struct tegra_adma_chan *tdc, u32 reg)
  146. {
  147. return readl(tdc->chan_addr + reg);
  148. }
  149. static inline struct tegra_adma_chan *to_tegra_adma_chan(struct dma_chan *dc)
  150. {
  151. return container_of(dc, struct tegra_adma_chan, vc.chan);
  152. }
  153. static inline struct tegra_adma_desc *to_tegra_adma_desc(
  154. struct dma_async_tx_descriptor *td)
  155. {
  156. return container_of(td, struct tegra_adma_desc, vd.tx);
  157. }
  158. static inline struct device *tdc2dev(struct tegra_adma_chan *tdc)
  159. {
  160. return tdc->tdma->dev;
  161. }
  162. static void tegra_adma_desc_free(struct virt_dma_desc *vd)
  163. {
  164. kfree(container_of(vd, struct tegra_adma_desc, vd));
  165. }
  166. static int tegra_adma_slave_config(struct dma_chan *dc,
  167. struct dma_slave_config *sconfig)
  168. {
  169. struct tegra_adma_chan *tdc = to_tegra_adma_chan(dc);
  170. memcpy(&tdc->sconfig, sconfig, sizeof(*sconfig));
  171. return 0;
  172. }
  173. static int tegra_adma_init(struct tegra_adma *tdma)
  174. {
  175. u32 status;
  176. int ret;
  177. /* Clear any interrupts */
  178. tdma_write(tdma, ADMA_GLOBAL_INT_CLEAR, 0x1);
  179. /* Assert soft reset */
  180. tdma_write(tdma, ADMA_GLOBAL_SOFT_RESET, 0x1);
  181. /* Wait for reset to clear */
  182. ret = readx_poll_timeout(readl,
  183. tdma->base_addr + ADMA_GLOBAL_SOFT_RESET,
  184. status, status == 0, 20, 10000);
  185. if (ret)
  186. return ret;
  187. /* Enable global ADMA registers */
  188. tdma_write(tdma, ADMA_GLOBAL_CMD, 1);
  189. return 0;
  190. }
  191. static int tegra_adma_request_alloc(struct tegra_adma_chan *tdc,
  192. enum dma_transfer_direction direction)
  193. {
  194. struct tegra_adma *tdma = tdc->tdma;
  195. unsigned int sreq_index = tdc->sreq_index;
  196. if (tdc->sreq_reserved)
  197. return tdc->sreq_dir == direction ? 0 : -EINVAL;
  198. switch (direction) {
  199. case DMA_MEM_TO_DEV:
  200. if (sreq_index > ADMA_CH_CTRL_TX_REQ_MAX) {
  201. dev_err(tdma->dev, "invalid DMA request\n");
  202. return -EINVAL;
  203. }
  204. if (test_and_set_bit(sreq_index, &tdma->tx_requests_reserved)) {
  205. dev_err(tdma->dev, "DMA request reserved\n");
  206. return -EINVAL;
  207. }
  208. break;
  209. case DMA_DEV_TO_MEM:
  210. if (sreq_index > ADMA_CH_CTRL_RX_REQ_MAX) {
  211. dev_err(tdma->dev, "invalid DMA request\n");
  212. return -EINVAL;
  213. }
  214. if (test_and_set_bit(sreq_index, &tdma->rx_requests_reserved)) {
  215. dev_err(tdma->dev, "DMA request reserved\n");
  216. return -EINVAL;
  217. }
  218. break;
  219. default:
  220. dev_WARN(tdma->dev, "channel %s has invalid transfer type\n",
  221. dma_chan_name(&tdc->vc.chan));
  222. return -EINVAL;
  223. }
  224. tdc->sreq_dir = direction;
  225. tdc->sreq_reserved = true;
  226. return 0;
  227. }
  228. static void tegra_adma_request_free(struct tegra_adma_chan *tdc)
  229. {
  230. struct tegra_adma *tdma = tdc->tdma;
  231. if (!tdc->sreq_reserved)
  232. return;
  233. switch (tdc->sreq_dir) {
  234. case DMA_MEM_TO_DEV:
  235. clear_bit(tdc->sreq_index, &tdma->tx_requests_reserved);
  236. break;
  237. case DMA_DEV_TO_MEM:
  238. clear_bit(tdc->sreq_index, &tdma->rx_requests_reserved);
  239. break;
  240. default:
  241. dev_WARN(tdma->dev, "channel %s has invalid transfer type\n",
  242. dma_chan_name(&tdc->vc.chan));
  243. return;
  244. }
  245. tdc->sreq_reserved = false;
  246. }
  247. static u32 tegra_adma_irq_status(struct tegra_adma_chan *tdc)
  248. {
  249. u32 status = tdma_ch_read(tdc, ADMA_CH_INT_STATUS);
  250. return status & ADMA_CH_INT_STATUS_XFER_DONE;
  251. }
  252. static u32 tegra_adma_irq_clear(struct tegra_adma_chan *tdc)
  253. {
  254. u32 status = tegra_adma_irq_status(tdc);
  255. if (status)
  256. tdma_ch_write(tdc, ADMA_CH_INT_CLEAR, status);
  257. return status;
  258. }
  259. static void tegra_adma_stop(struct tegra_adma_chan *tdc)
  260. {
  261. unsigned int status;
  262. /* Disable ADMA */
  263. tdma_ch_write(tdc, ADMA_CH_CMD, 0);
  264. /* Clear interrupt status */
  265. tegra_adma_irq_clear(tdc);
  266. if (readx_poll_timeout_atomic(readl, tdc->chan_addr + ADMA_CH_STATUS,
  267. status, !(status & ADMA_CH_STATUS_XFER_EN),
  268. 20, 10000)) {
  269. dev_err(tdc2dev(tdc), "unable to stop DMA channel\n");
  270. return;
  271. }
  272. kfree(tdc->desc);
  273. tdc->desc = NULL;
  274. }
  275. static void tegra_adma_start(struct tegra_adma_chan *tdc)
  276. {
  277. struct virt_dma_desc *vd = vchan_next_desc(&tdc->vc);
  278. struct tegra_adma_chan_regs *ch_regs;
  279. struct tegra_adma_desc *desc;
  280. if (!vd)
  281. return;
  282. list_del(&vd->node);
  283. desc = to_tegra_adma_desc(&vd->tx);
  284. if (!desc) {
  285. dev_warn(tdc2dev(tdc), "unable to start DMA, no descriptor\n");
  286. return;
  287. }
  288. ch_regs = &desc->ch_regs;
  289. tdc->tx_buf_pos = 0;
  290. tdc->tx_buf_count = 0;
  291. tdma_ch_write(tdc, ADMA_CH_TC, ch_regs->tc);
  292. tdma_ch_write(tdc, ADMA_CH_CTRL, ch_regs->ctrl);
  293. tdma_ch_write(tdc, ADMA_CH_LOWER_SRC_ADDR, ch_regs->src_addr);
  294. tdma_ch_write(tdc, ADMA_CH_LOWER_TRG_ADDR, ch_regs->trg_addr);
  295. tdma_ch_write(tdc, ADMA_CH_FIFO_CTRL, ch_regs->fifo_ctrl);
  296. tdma_ch_write(tdc, ADMA_CH_CONFIG, ch_regs->config);
  297. /* Start ADMA */
  298. tdma_ch_write(tdc, ADMA_CH_CMD, 1);
  299. tdc->desc = desc;
  300. }
  301. static unsigned int tegra_adma_get_residue(struct tegra_adma_chan *tdc)
  302. {
  303. struct tegra_adma_desc *desc = tdc->desc;
  304. unsigned int max = ADMA_CH_XFER_STATUS_COUNT_MASK + 1;
  305. unsigned int pos = tdma_ch_read(tdc, ADMA_CH_XFER_STATUS);
  306. unsigned int periods_remaining;
  307. /*
  308. * Handle wrap around of buffer count register
  309. */
  310. if (pos < tdc->tx_buf_pos)
  311. tdc->tx_buf_count += pos + (max - tdc->tx_buf_pos);
  312. else
  313. tdc->tx_buf_count += pos - tdc->tx_buf_pos;
  314. periods_remaining = tdc->tx_buf_count % desc->num_periods;
  315. tdc->tx_buf_pos = pos;
  316. return desc->buf_len - (periods_remaining * desc->period_len);
  317. }
  318. static irqreturn_t tegra_adma_isr(int irq, void *dev_id)
  319. {
  320. struct tegra_adma_chan *tdc = dev_id;
  321. unsigned long status;
  322. unsigned long flags;
  323. spin_lock_irqsave(&tdc->vc.lock, flags);
  324. status = tegra_adma_irq_clear(tdc);
  325. if (status == 0 || !tdc->desc) {
  326. spin_unlock_irqrestore(&tdc->vc.lock, flags);
  327. return IRQ_NONE;
  328. }
  329. vchan_cyclic_callback(&tdc->desc->vd);
  330. spin_unlock_irqrestore(&tdc->vc.lock, flags);
  331. return IRQ_HANDLED;
  332. }
  333. static void tegra_adma_issue_pending(struct dma_chan *dc)
  334. {
  335. struct tegra_adma_chan *tdc = to_tegra_adma_chan(dc);
  336. unsigned long flags;
  337. spin_lock_irqsave(&tdc->vc.lock, flags);
  338. if (vchan_issue_pending(&tdc->vc)) {
  339. if (!tdc->desc)
  340. tegra_adma_start(tdc);
  341. }
  342. spin_unlock_irqrestore(&tdc->vc.lock, flags);
  343. }
  344. static int tegra_adma_terminate_all(struct dma_chan *dc)
  345. {
  346. struct tegra_adma_chan *tdc = to_tegra_adma_chan(dc);
  347. unsigned long flags;
  348. LIST_HEAD(head);
  349. spin_lock_irqsave(&tdc->vc.lock, flags);
  350. if (tdc->desc)
  351. tegra_adma_stop(tdc);
  352. tegra_adma_request_free(tdc);
  353. vchan_get_all_descriptors(&tdc->vc, &head);
  354. spin_unlock_irqrestore(&tdc->vc.lock, flags);
  355. vchan_dma_desc_free_list(&tdc->vc, &head);
  356. return 0;
  357. }
  358. static enum dma_status tegra_adma_tx_status(struct dma_chan *dc,
  359. dma_cookie_t cookie,
  360. struct dma_tx_state *txstate)
  361. {
  362. struct tegra_adma_chan *tdc = to_tegra_adma_chan(dc);
  363. struct tegra_adma_desc *desc;
  364. struct virt_dma_desc *vd;
  365. enum dma_status ret;
  366. unsigned long flags;
  367. unsigned int residual;
  368. ret = dma_cookie_status(dc, cookie, txstate);
  369. if (ret == DMA_COMPLETE || !txstate)
  370. return ret;
  371. spin_lock_irqsave(&tdc->vc.lock, flags);
  372. vd = vchan_find_desc(&tdc->vc, cookie);
  373. if (vd) {
  374. desc = to_tegra_adma_desc(&vd->tx);
  375. residual = desc->ch_regs.tc;
  376. } else if (tdc->desc && tdc->desc->vd.tx.cookie == cookie) {
  377. residual = tegra_adma_get_residue(tdc);
  378. } else {
  379. residual = 0;
  380. }
  381. spin_unlock_irqrestore(&tdc->vc.lock, flags);
  382. dma_set_residue(txstate, residual);
  383. return ret;
  384. }
  385. static int tegra_adma_set_xfer_params(struct tegra_adma_chan *tdc,
  386. struct tegra_adma_desc *desc,
  387. dma_addr_t buf_addr,
  388. enum dma_transfer_direction direction)
  389. {
  390. struct tegra_adma_chan_regs *ch_regs = &desc->ch_regs;
  391. unsigned int burst_size, adma_dir;
  392. if (desc->num_periods > ADMA_CH_CONFIG_MAX_BUFS)
  393. return -EINVAL;
  394. switch (direction) {
  395. case DMA_MEM_TO_DEV:
  396. adma_dir = ADMA_CH_CTRL_DIR_MEM2AHUB;
  397. burst_size = fls(tdc->sconfig.dst_maxburst);
  398. ch_regs->config = ADMA_CH_CONFIG_SRC_BUF(desc->num_periods - 1);
  399. ch_regs->ctrl = ADMA_CH_CTRL_TX_REQ(tdc->sreq_index);
  400. ch_regs->src_addr = buf_addr;
  401. break;
  402. case DMA_DEV_TO_MEM:
  403. adma_dir = ADMA_CH_CTRL_DIR_AHUB2MEM;
  404. burst_size = fls(tdc->sconfig.src_maxburst);
  405. ch_regs->config = ADMA_CH_CONFIG_TRG_BUF(desc->num_periods - 1);
  406. ch_regs->ctrl = ADMA_CH_CTRL_RX_REQ(tdc->sreq_index);
  407. ch_regs->trg_addr = buf_addr;
  408. break;
  409. default:
  410. dev_err(tdc2dev(tdc), "DMA direction is not supported\n");
  411. return -EINVAL;
  412. }
  413. if (!burst_size || burst_size > ADMA_CH_CONFIG_BURST_16)
  414. burst_size = ADMA_CH_CONFIG_BURST_16;
  415. ch_regs->ctrl |= ADMA_CH_CTRL_DIR(adma_dir) |
  416. ADMA_CH_CTRL_MODE_CONTINUOUS |
  417. ADMA_CH_CTRL_FLOWCTRL_EN;
  418. ch_regs->config |= ADMA_CH_CONFIG_BURST_SIZE(burst_size);
  419. ch_regs->config |= ADMA_CH_CONFIG_WEIGHT_FOR_WRR(1);
  420. ch_regs->fifo_ctrl = ADMA_CH_FIFO_CTRL_DEFAULT;
  421. ch_regs->tc = desc->period_len & ADMA_CH_TC_COUNT_MASK;
  422. return tegra_adma_request_alloc(tdc, direction);
  423. }
  424. static struct dma_async_tx_descriptor *tegra_adma_prep_dma_cyclic(
  425. struct dma_chan *dc, dma_addr_t buf_addr, size_t buf_len,
  426. size_t period_len, enum dma_transfer_direction direction,
  427. unsigned long flags)
  428. {
  429. struct tegra_adma_chan *tdc = to_tegra_adma_chan(dc);
  430. struct tegra_adma_desc *desc = NULL;
  431. if (!buf_len || !period_len || period_len > ADMA_CH_TC_COUNT_MASK) {
  432. dev_err(tdc2dev(tdc), "invalid buffer/period len\n");
  433. return NULL;
  434. }
  435. if (buf_len % period_len) {
  436. dev_err(tdc2dev(tdc), "buf_len not a multiple of period_len\n");
  437. return NULL;
  438. }
  439. if (!IS_ALIGNED(buf_addr, 4)) {
  440. dev_err(tdc2dev(tdc), "invalid buffer alignment\n");
  441. return NULL;
  442. }
  443. desc = kzalloc(sizeof(*desc), GFP_NOWAIT);
  444. if (!desc)
  445. return NULL;
  446. desc->buf_len = buf_len;
  447. desc->period_len = period_len;
  448. desc->num_periods = buf_len / period_len;
  449. if (tegra_adma_set_xfer_params(tdc, desc, buf_addr, direction)) {
  450. kfree(desc);
  451. return NULL;
  452. }
  453. return vchan_tx_prep(&tdc->vc, &desc->vd, flags);
  454. }
  455. static int tegra_adma_alloc_chan_resources(struct dma_chan *dc)
  456. {
  457. struct tegra_adma_chan *tdc = to_tegra_adma_chan(dc);
  458. int ret;
  459. ret = request_irq(tdc->irq, tegra_adma_isr, 0, dma_chan_name(dc), tdc);
  460. if (ret) {
  461. dev_err(tdc2dev(tdc), "failed to get interrupt for %s\n",
  462. dma_chan_name(dc));
  463. return ret;
  464. }
  465. ret = pm_runtime_get_sync(tdc2dev(tdc));
  466. if (ret < 0) {
  467. free_irq(tdc->irq, tdc);
  468. return ret;
  469. }
  470. dma_cookie_init(&tdc->vc.chan);
  471. return 0;
  472. }
  473. static void tegra_adma_free_chan_resources(struct dma_chan *dc)
  474. {
  475. struct tegra_adma_chan *tdc = to_tegra_adma_chan(dc);
  476. tegra_adma_terminate_all(dc);
  477. vchan_free_chan_resources(&tdc->vc);
  478. tasklet_kill(&tdc->vc.task);
  479. free_irq(tdc->irq, tdc);
  480. pm_runtime_put(tdc2dev(tdc));
  481. tdc->sreq_index = 0;
  482. tdc->sreq_dir = DMA_TRANS_NONE;
  483. }
  484. static struct dma_chan *tegra_dma_of_xlate(struct of_phandle_args *dma_spec,
  485. struct of_dma *ofdma)
  486. {
  487. struct tegra_adma *tdma = ofdma->of_dma_data;
  488. struct tegra_adma_chan *tdc;
  489. struct dma_chan *chan;
  490. unsigned int sreq_index;
  491. if (dma_spec->args_count != 1)
  492. return NULL;
  493. sreq_index = dma_spec->args[0];
  494. if (sreq_index == 0) {
  495. dev_err(tdma->dev, "DMA request must not be 0\n");
  496. return NULL;
  497. }
  498. chan = dma_get_any_slave_channel(&tdma->dma_dev);
  499. if (!chan)
  500. return NULL;
  501. tdc = to_tegra_adma_chan(chan);
  502. tdc->sreq_index = sreq_index;
  503. return chan;
  504. }
  505. static int tegra_adma_runtime_suspend(struct device *dev)
  506. {
  507. struct tegra_adma *tdma = dev_get_drvdata(dev);
  508. tdma->global_cmd = tdma_read(tdma, ADMA_GLOBAL_CMD);
  509. return pm_clk_suspend(dev);
  510. }
  511. static int tegra_adma_runtime_resume(struct device *dev)
  512. {
  513. struct tegra_adma *tdma = dev_get_drvdata(dev);
  514. int ret;
  515. ret = pm_clk_resume(dev);
  516. if (ret)
  517. return ret;
  518. tdma_write(tdma, ADMA_GLOBAL_CMD, tdma->global_cmd);
  519. return 0;
  520. }
  521. static const struct tegra_adma_chip_data tegra210_chip_data = {
  522. .nr_channels = 22,
  523. };
  524. static const struct of_device_id tegra_adma_of_match[] = {
  525. { .compatible = "nvidia,tegra210-adma", .data = &tegra210_chip_data },
  526. { },
  527. };
  528. MODULE_DEVICE_TABLE(of, tegra_adma_of_match);
  529. static int tegra_adma_probe(struct platform_device *pdev)
  530. {
  531. const struct tegra_adma_chip_data *cdata;
  532. struct tegra_adma *tdma;
  533. struct resource *res;
  534. int ret, i;
  535. cdata = of_device_get_match_data(&pdev->dev);
  536. if (!cdata) {
  537. dev_err(&pdev->dev, "device match data not found\n");
  538. return -ENODEV;
  539. }
  540. tdma = devm_kzalloc(&pdev->dev, sizeof(*tdma) + cdata->nr_channels *
  541. sizeof(struct tegra_adma_chan), GFP_KERNEL);
  542. if (!tdma)
  543. return -ENOMEM;
  544. tdma->dev = &pdev->dev;
  545. tdma->nr_channels = cdata->nr_channels;
  546. platform_set_drvdata(pdev, tdma);
  547. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  548. tdma->base_addr = devm_ioremap_resource(&pdev->dev, res);
  549. if (IS_ERR(tdma->base_addr))
  550. return PTR_ERR(tdma->base_addr);
  551. ret = pm_clk_create(&pdev->dev);
  552. if (ret)
  553. return ret;
  554. ret = of_pm_clk_add_clk(&pdev->dev, "d_audio");
  555. if (ret)
  556. goto clk_destroy;
  557. pm_runtime_enable(&pdev->dev);
  558. ret = pm_runtime_get_sync(&pdev->dev);
  559. if (ret < 0)
  560. goto rpm_disable;
  561. ret = tegra_adma_init(tdma);
  562. if (ret)
  563. goto rpm_put;
  564. INIT_LIST_HEAD(&tdma->dma_dev.channels);
  565. for (i = 0; i < tdma->nr_channels; i++) {
  566. struct tegra_adma_chan *tdc = &tdma->channels[i];
  567. tdc->chan_addr = tdma->base_addr + ADMA_CH_REG_OFFSET(i);
  568. tdc->irq = of_irq_get(pdev->dev.of_node, i);
  569. if (tdc->irq < 0) {
  570. ret = tdc->irq;
  571. goto irq_dispose;
  572. }
  573. vchan_init(&tdc->vc, &tdma->dma_dev);
  574. tdc->vc.desc_free = tegra_adma_desc_free;
  575. tdc->tdma = tdma;
  576. }
  577. dma_cap_set(DMA_SLAVE, tdma->dma_dev.cap_mask);
  578. dma_cap_set(DMA_PRIVATE, tdma->dma_dev.cap_mask);
  579. dma_cap_set(DMA_CYCLIC, tdma->dma_dev.cap_mask);
  580. tdma->dma_dev.dev = &pdev->dev;
  581. tdma->dma_dev.device_alloc_chan_resources =
  582. tegra_adma_alloc_chan_resources;
  583. tdma->dma_dev.device_free_chan_resources =
  584. tegra_adma_free_chan_resources;
  585. tdma->dma_dev.device_issue_pending = tegra_adma_issue_pending;
  586. tdma->dma_dev.device_prep_dma_cyclic = tegra_adma_prep_dma_cyclic;
  587. tdma->dma_dev.device_config = tegra_adma_slave_config;
  588. tdma->dma_dev.device_tx_status = tegra_adma_tx_status;
  589. tdma->dma_dev.device_terminate_all = tegra_adma_terminate_all;
  590. tdma->dma_dev.src_addr_widths = BIT(DMA_SLAVE_BUSWIDTH_4_BYTES);
  591. tdma->dma_dev.dst_addr_widths = BIT(DMA_SLAVE_BUSWIDTH_4_BYTES);
  592. tdma->dma_dev.directions = BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV);
  593. tdma->dma_dev.residue_granularity = DMA_RESIDUE_GRANULARITY_SEGMENT;
  594. ret = dma_async_device_register(&tdma->dma_dev);
  595. if (ret < 0) {
  596. dev_err(&pdev->dev, "ADMA registration failed: %d\n", ret);
  597. goto irq_dispose;
  598. }
  599. ret = of_dma_controller_register(pdev->dev.of_node,
  600. tegra_dma_of_xlate, tdma);
  601. if (ret < 0) {
  602. dev_err(&pdev->dev, "ADMA OF registration failed %d\n", ret);
  603. goto dma_remove;
  604. }
  605. pm_runtime_put(&pdev->dev);
  606. dev_info(&pdev->dev, "Tegra210 ADMA driver registered %d channels\n",
  607. tdma->nr_channels);
  608. return 0;
  609. dma_remove:
  610. dma_async_device_unregister(&tdma->dma_dev);
  611. irq_dispose:
  612. while (--i >= 0)
  613. irq_dispose_mapping(tdma->channels[i].irq);
  614. rpm_put:
  615. pm_runtime_put_sync(&pdev->dev);
  616. rpm_disable:
  617. pm_runtime_disable(&pdev->dev);
  618. clk_destroy:
  619. pm_clk_destroy(&pdev->dev);
  620. return ret;
  621. }
  622. static int tegra_adma_remove(struct platform_device *pdev)
  623. {
  624. struct tegra_adma *tdma = platform_get_drvdata(pdev);
  625. int i;
  626. dma_async_device_unregister(&tdma->dma_dev);
  627. for (i = 0; i < tdma->nr_channels; ++i)
  628. irq_dispose_mapping(tdma->channels[i].irq);
  629. pm_runtime_put_sync(&pdev->dev);
  630. pm_runtime_disable(&pdev->dev);
  631. pm_clk_destroy(&pdev->dev);
  632. return 0;
  633. }
  634. #ifdef CONFIG_PM_SLEEP
  635. static int tegra_adma_pm_suspend(struct device *dev)
  636. {
  637. return pm_runtime_suspended(dev) == false;
  638. }
  639. #endif
  640. static const struct dev_pm_ops tegra_adma_dev_pm_ops = {
  641. SET_RUNTIME_PM_OPS(tegra_adma_runtime_suspend,
  642. tegra_adma_runtime_resume, NULL)
  643. SET_SYSTEM_SLEEP_PM_OPS(tegra_adma_pm_suspend, NULL)
  644. };
  645. static struct platform_driver tegra_admac_driver = {
  646. .driver = {
  647. .name = "tegra-adma",
  648. .pm = &tegra_adma_dev_pm_ops,
  649. .of_match_table = tegra_adma_of_match,
  650. },
  651. .probe = tegra_adma_probe,
  652. .remove = tegra_adma_remove,
  653. };
  654. module_platform_driver(tegra_admac_driver);
  655. MODULE_ALIAS("platform:tegra210-adma");
  656. MODULE_DESCRIPTION("NVIDIA Tegra ADMA driver");
  657. MODULE_AUTHOR("Dara Ramesh <dramesh@nvidia.com>");
  658. MODULE_AUTHOR("Jon Hunter <jonathanh@nvidia.com>");
  659. MODULE_LICENSE("GPL v2");