mmp_tdma.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742
  1. /*
  2. * Driver For Marvell Two-channel DMA Engine
  3. *
  4. * Copyright: Marvell International Ltd.
  5. *
  6. * The code contained herein is licensed under the GNU General Public
  7. * License. You may obtain a copy of the GNU General Public License
  8. * Version 2 or later at the following locations:
  9. *
  10. */
  11. #include <linux/err.h>
  12. #include <linux/module.h>
  13. #include <linux/init.h>
  14. #include <linux/types.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/dma-mapping.h>
  17. #include <linux/slab.h>
  18. #include <linux/dmaengine.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/device.h>
  21. #include <linux/platform_data/dma-mmp_tdma.h>
  22. #include <linux/of_device.h>
  23. #include <linux/of_dma.h>
  24. #include "dmaengine.h"
  25. /*
  26. * Two-Channel DMA registers
  27. */
  28. #define TDBCR 0x00 /* Byte Count */
  29. #define TDSAR 0x10 /* Src Addr */
  30. #define TDDAR 0x20 /* Dst Addr */
  31. #define TDNDPR 0x30 /* Next Desc */
  32. #define TDCR 0x40 /* Control */
  33. #define TDCP 0x60 /* Priority*/
  34. #define TDCDPR 0x70 /* Current Desc */
  35. #define TDIMR 0x80 /* Int Mask */
  36. #define TDISR 0xa0 /* Int Status */
  37. /* Two-Channel DMA Control Register */
  38. #define TDCR_SSZ_8_BITS (0x0 << 22) /* Sample Size */
  39. #define TDCR_SSZ_12_BITS (0x1 << 22)
  40. #define TDCR_SSZ_16_BITS (0x2 << 22)
  41. #define TDCR_SSZ_20_BITS (0x3 << 22)
  42. #define TDCR_SSZ_24_BITS (0x4 << 22)
  43. #define TDCR_SSZ_32_BITS (0x5 << 22)
  44. #define TDCR_SSZ_SHIFT (0x1 << 22)
  45. #define TDCR_SSZ_MASK (0x7 << 22)
  46. #define TDCR_SSPMOD (0x1 << 21) /* SSP MOD */
  47. #define TDCR_ABR (0x1 << 20) /* Channel Abort */
  48. #define TDCR_CDE (0x1 << 17) /* Close Desc Enable */
  49. #define TDCR_PACKMOD (0x1 << 16) /* Pack Mode (ADMA Only) */
  50. #define TDCR_CHANACT (0x1 << 14) /* Channel Active */
  51. #define TDCR_FETCHND (0x1 << 13) /* Fetch Next Desc */
  52. #define TDCR_CHANEN (0x1 << 12) /* Channel Enable */
  53. #define TDCR_INTMODE (0x1 << 10) /* Interrupt Mode */
  54. #define TDCR_CHAINMOD (0x1 << 9) /* Chain Mode */
  55. #define TDCR_BURSTSZ_MSK (0x7 << 6) /* Burst Size */
  56. #define TDCR_BURSTSZ_4B (0x0 << 6)
  57. #define TDCR_BURSTSZ_8B (0x1 << 6)
  58. #define TDCR_BURSTSZ_16B (0x3 << 6)
  59. #define TDCR_BURSTSZ_32B (0x6 << 6)
  60. #define TDCR_BURSTSZ_64B (0x7 << 6)
  61. #define TDCR_BURSTSZ_SQU_1B (0x5 << 6)
  62. #define TDCR_BURSTSZ_SQU_2B (0x6 << 6)
  63. #define TDCR_BURSTSZ_SQU_4B (0x0 << 6)
  64. #define TDCR_BURSTSZ_SQU_8B (0x1 << 6)
  65. #define TDCR_BURSTSZ_SQU_16B (0x3 << 6)
  66. #define TDCR_BURSTSZ_SQU_32B (0x7 << 6)
  67. #define TDCR_BURSTSZ_128B (0x5 << 6)
  68. #define TDCR_DSTDIR_MSK (0x3 << 4) /* Dst Direction */
  69. #define TDCR_DSTDIR_ADDR_HOLD (0x2 << 4) /* Dst Addr Hold */
  70. #define TDCR_DSTDIR_ADDR_INC (0x0 << 4) /* Dst Addr Increment */
  71. #define TDCR_SRCDIR_MSK (0x3 << 2) /* Src Direction */
  72. #define TDCR_SRCDIR_ADDR_HOLD (0x2 << 2) /* Src Addr Hold */
  73. #define TDCR_SRCDIR_ADDR_INC (0x0 << 2) /* Src Addr Increment */
  74. #define TDCR_DSTDESCCONT (0x1 << 1)
  75. #define TDCR_SRCDESTCONT (0x1 << 0)
  76. /* Two-Channel DMA Int Mask Register */
  77. #define TDIMR_COMP (0x1 << 0)
  78. /* Two-Channel DMA Int Status Register */
  79. #define TDISR_COMP (0x1 << 0)
  80. /*
  81. * Two-Channel DMA Descriptor Struct
  82. * NOTE: desc's buf must be aligned to 16 bytes.
  83. */
  84. struct mmp_tdma_desc {
  85. u32 byte_cnt;
  86. u32 src_addr;
  87. u32 dst_addr;
  88. u32 nxt_desc;
  89. };
  90. enum mmp_tdma_type {
  91. MMP_AUD_TDMA = 0,
  92. PXA910_SQU,
  93. };
  94. #define TDMA_MAX_XFER_BYTES SZ_64K
  95. struct mmp_tdma_chan {
  96. struct device *dev;
  97. struct dma_chan chan;
  98. struct dma_async_tx_descriptor desc;
  99. struct tasklet_struct tasklet;
  100. struct mmp_tdma_desc *desc_arr;
  101. dma_addr_t desc_arr_phys;
  102. int desc_num;
  103. enum dma_transfer_direction dir;
  104. dma_addr_t dev_addr;
  105. u32 burst_sz;
  106. enum dma_slave_buswidth buswidth;
  107. enum dma_status status;
  108. int idx;
  109. enum mmp_tdma_type type;
  110. int irq;
  111. void __iomem *reg_base;
  112. size_t buf_len;
  113. size_t period_len;
  114. size_t pos;
  115. struct gen_pool *pool;
  116. };
  117. #define TDMA_CHANNEL_NUM 2
  118. struct mmp_tdma_device {
  119. struct device *dev;
  120. void __iomem *base;
  121. struct dma_device device;
  122. struct mmp_tdma_chan *tdmac[TDMA_CHANNEL_NUM];
  123. };
  124. #define to_mmp_tdma_chan(dchan) container_of(dchan, struct mmp_tdma_chan, chan)
  125. static void mmp_tdma_chan_set_desc(struct mmp_tdma_chan *tdmac, dma_addr_t phys)
  126. {
  127. writel(phys, tdmac->reg_base + TDNDPR);
  128. writel(readl(tdmac->reg_base + TDCR) | TDCR_FETCHND,
  129. tdmac->reg_base + TDCR);
  130. }
  131. static void mmp_tdma_enable_irq(struct mmp_tdma_chan *tdmac, bool enable)
  132. {
  133. if (enable)
  134. writel(TDIMR_COMP, tdmac->reg_base + TDIMR);
  135. else
  136. writel(0, tdmac->reg_base + TDIMR);
  137. }
  138. static void mmp_tdma_enable_chan(struct mmp_tdma_chan *tdmac)
  139. {
  140. /* enable dma chan */
  141. writel(readl(tdmac->reg_base + TDCR) | TDCR_CHANEN,
  142. tdmac->reg_base + TDCR);
  143. tdmac->status = DMA_IN_PROGRESS;
  144. }
  145. static int mmp_tdma_disable_chan(struct dma_chan *chan)
  146. {
  147. struct mmp_tdma_chan *tdmac = to_mmp_tdma_chan(chan);
  148. u32 tdcr;
  149. tdcr = readl(tdmac->reg_base + TDCR);
  150. tdcr |= TDCR_ABR;
  151. tdcr &= ~TDCR_CHANEN;
  152. writel(tdcr, tdmac->reg_base + TDCR);
  153. tdmac->status = DMA_COMPLETE;
  154. return 0;
  155. }
  156. static int mmp_tdma_resume_chan(struct dma_chan *chan)
  157. {
  158. struct mmp_tdma_chan *tdmac = to_mmp_tdma_chan(chan);
  159. writel(readl(tdmac->reg_base + TDCR) | TDCR_CHANEN,
  160. tdmac->reg_base + TDCR);
  161. tdmac->status = DMA_IN_PROGRESS;
  162. return 0;
  163. }
  164. static int mmp_tdma_pause_chan(struct dma_chan *chan)
  165. {
  166. struct mmp_tdma_chan *tdmac = to_mmp_tdma_chan(chan);
  167. writel(readl(tdmac->reg_base + TDCR) & ~TDCR_CHANEN,
  168. tdmac->reg_base + TDCR);
  169. tdmac->status = DMA_PAUSED;
  170. return 0;
  171. }
  172. static int mmp_tdma_config_chan(struct dma_chan *chan)
  173. {
  174. struct mmp_tdma_chan *tdmac = to_mmp_tdma_chan(chan);
  175. unsigned int tdcr = 0;
  176. mmp_tdma_disable_chan(chan);
  177. if (tdmac->dir == DMA_MEM_TO_DEV)
  178. tdcr = TDCR_DSTDIR_ADDR_HOLD | TDCR_SRCDIR_ADDR_INC;
  179. else if (tdmac->dir == DMA_DEV_TO_MEM)
  180. tdcr = TDCR_SRCDIR_ADDR_HOLD | TDCR_DSTDIR_ADDR_INC;
  181. if (tdmac->type == MMP_AUD_TDMA) {
  182. tdcr |= TDCR_PACKMOD;
  183. switch (tdmac->burst_sz) {
  184. case 4:
  185. tdcr |= TDCR_BURSTSZ_4B;
  186. break;
  187. case 8:
  188. tdcr |= TDCR_BURSTSZ_8B;
  189. break;
  190. case 16:
  191. tdcr |= TDCR_BURSTSZ_16B;
  192. break;
  193. case 32:
  194. tdcr |= TDCR_BURSTSZ_32B;
  195. break;
  196. case 64:
  197. tdcr |= TDCR_BURSTSZ_64B;
  198. break;
  199. case 128:
  200. tdcr |= TDCR_BURSTSZ_128B;
  201. break;
  202. default:
  203. dev_err(tdmac->dev, "mmp_tdma: unknown burst size.\n");
  204. return -EINVAL;
  205. }
  206. switch (tdmac->buswidth) {
  207. case DMA_SLAVE_BUSWIDTH_1_BYTE:
  208. tdcr |= TDCR_SSZ_8_BITS;
  209. break;
  210. case DMA_SLAVE_BUSWIDTH_2_BYTES:
  211. tdcr |= TDCR_SSZ_16_BITS;
  212. break;
  213. case DMA_SLAVE_BUSWIDTH_4_BYTES:
  214. tdcr |= TDCR_SSZ_32_BITS;
  215. break;
  216. default:
  217. dev_err(tdmac->dev, "mmp_tdma: unknown bus size.\n");
  218. return -EINVAL;
  219. }
  220. } else if (tdmac->type == PXA910_SQU) {
  221. tdcr |= TDCR_SSPMOD;
  222. switch (tdmac->burst_sz) {
  223. case 1:
  224. tdcr |= TDCR_BURSTSZ_SQU_1B;
  225. break;
  226. case 2:
  227. tdcr |= TDCR_BURSTSZ_SQU_2B;
  228. break;
  229. case 4:
  230. tdcr |= TDCR_BURSTSZ_SQU_4B;
  231. break;
  232. case 8:
  233. tdcr |= TDCR_BURSTSZ_SQU_8B;
  234. break;
  235. case 16:
  236. tdcr |= TDCR_BURSTSZ_SQU_16B;
  237. break;
  238. case 32:
  239. tdcr |= TDCR_BURSTSZ_SQU_32B;
  240. break;
  241. default:
  242. dev_err(tdmac->dev, "mmp_tdma: unknown burst size.\n");
  243. return -EINVAL;
  244. }
  245. }
  246. writel(tdcr, tdmac->reg_base + TDCR);
  247. return 0;
  248. }
  249. static int mmp_tdma_clear_chan_irq(struct mmp_tdma_chan *tdmac)
  250. {
  251. u32 reg = readl(tdmac->reg_base + TDISR);
  252. if (reg & TDISR_COMP) {
  253. /* clear irq */
  254. reg &= ~TDISR_COMP;
  255. writel(reg, tdmac->reg_base + TDISR);
  256. return 0;
  257. }
  258. return -EAGAIN;
  259. }
  260. static size_t mmp_tdma_get_pos(struct mmp_tdma_chan *tdmac)
  261. {
  262. size_t reg;
  263. if (tdmac->idx == 0) {
  264. reg = __raw_readl(tdmac->reg_base + TDSAR);
  265. reg -= tdmac->desc_arr[0].src_addr;
  266. } else if (tdmac->idx == 1) {
  267. reg = __raw_readl(tdmac->reg_base + TDDAR);
  268. reg -= tdmac->desc_arr[0].dst_addr;
  269. } else
  270. return -EINVAL;
  271. return reg;
  272. }
  273. static irqreturn_t mmp_tdma_chan_handler(int irq, void *dev_id)
  274. {
  275. struct mmp_tdma_chan *tdmac = dev_id;
  276. if (mmp_tdma_clear_chan_irq(tdmac) == 0) {
  277. tasklet_schedule(&tdmac->tasklet);
  278. return IRQ_HANDLED;
  279. } else
  280. return IRQ_NONE;
  281. }
  282. static irqreturn_t mmp_tdma_int_handler(int irq, void *dev_id)
  283. {
  284. struct mmp_tdma_device *tdev = dev_id;
  285. int i, ret;
  286. int irq_num = 0;
  287. for (i = 0; i < TDMA_CHANNEL_NUM; i++) {
  288. struct mmp_tdma_chan *tdmac = tdev->tdmac[i];
  289. ret = mmp_tdma_chan_handler(irq, tdmac);
  290. if (ret == IRQ_HANDLED)
  291. irq_num++;
  292. }
  293. if (irq_num)
  294. return IRQ_HANDLED;
  295. else
  296. return IRQ_NONE;
  297. }
  298. static void dma_do_tasklet(unsigned long data)
  299. {
  300. struct mmp_tdma_chan *tdmac = (struct mmp_tdma_chan *)data;
  301. dmaengine_desc_get_callback_invoke(&tdmac->desc, NULL);
  302. }
  303. static void mmp_tdma_free_descriptor(struct mmp_tdma_chan *tdmac)
  304. {
  305. struct gen_pool *gpool;
  306. int size = tdmac->desc_num * sizeof(struct mmp_tdma_desc);
  307. gpool = tdmac->pool;
  308. if (gpool && tdmac->desc_arr)
  309. gen_pool_free(gpool, (unsigned long)tdmac->desc_arr,
  310. size);
  311. tdmac->desc_arr = NULL;
  312. return;
  313. }
  314. static dma_cookie_t mmp_tdma_tx_submit(struct dma_async_tx_descriptor *tx)
  315. {
  316. struct mmp_tdma_chan *tdmac = to_mmp_tdma_chan(tx->chan);
  317. mmp_tdma_chan_set_desc(tdmac, tdmac->desc_arr_phys);
  318. return 0;
  319. }
  320. static int mmp_tdma_alloc_chan_resources(struct dma_chan *chan)
  321. {
  322. struct mmp_tdma_chan *tdmac = to_mmp_tdma_chan(chan);
  323. int ret;
  324. dma_async_tx_descriptor_init(&tdmac->desc, chan);
  325. tdmac->desc.tx_submit = mmp_tdma_tx_submit;
  326. if (tdmac->irq) {
  327. ret = devm_request_irq(tdmac->dev, tdmac->irq,
  328. mmp_tdma_chan_handler, 0, "tdma", tdmac);
  329. if (ret)
  330. return ret;
  331. }
  332. return 1;
  333. }
  334. static void mmp_tdma_free_chan_resources(struct dma_chan *chan)
  335. {
  336. struct mmp_tdma_chan *tdmac = to_mmp_tdma_chan(chan);
  337. if (tdmac->irq)
  338. devm_free_irq(tdmac->dev, tdmac->irq, tdmac);
  339. mmp_tdma_free_descriptor(tdmac);
  340. return;
  341. }
  342. static struct mmp_tdma_desc *mmp_tdma_alloc_descriptor(struct mmp_tdma_chan *tdmac)
  343. {
  344. struct gen_pool *gpool;
  345. int size = tdmac->desc_num * sizeof(struct mmp_tdma_desc);
  346. gpool = tdmac->pool;
  347. if (!gpool)
  348. return NULL;
  349. tdmac->desc_arr = gen_pool_dma_alloc(gpool, size, &tdmac->desc_arr_phys);
  350. return tdmac->desc_arr;
  351. }
  352. static struct dma_async_tx_descriptor *mmp_tdma_prep_dma_cyclic(
  353. struct dma_chan *chan, dma_addr_t dma_addr, size_t buf_len,
  354. size_t period_len, enum dma_transfer_direction direction,
  355. unsigned long flags)
  356. {
  357. struct mmp_tdma_chan *tdmac = to_mmp_tdma_chan(chan);
  358. struct mmp_tdma_desc *desc;
  359. int num_periods = buf_len / period_len;
  360. int i = 0, buf = 0;
  361. if (tdmac->status != DMA_COMPLETE)
  362. return NULL;
  363. if (period_len > TDMA_MAX_XFER_BYTES) {
  364. dev_err(tdmac->dev,
  365. "maximum period size exceeded: %zu > %d\n",
  366. period_len, TDMA_MAX_XFER_BYTES);
  367. goto err_out;
  368. }
  369. tdmac->status = DMA_IN_PROGRESS;
  370. tdmac->desc_num = num_periods;
  371. desc = mmp_tdma_alloc_descriptor(tdmac);
  372. if (!desc)
  373. goto err_out;
  374. while (buf < buf_len) {
  375. desc = &tdmac->desc_arr[i];
  376. if (i + 1 == num_periods)
  377. desc->nxt_desc = tdmac->desc_arr_phys;
  378. else
  379. desc->nxt_desc = tdmac->desc_arr_phys +
  380. sizeof(*desc) * (i + 1);
  381. if (direction == DMA_MEM_TO_DEV) {
  382. desc->src_addr = dma_addr;
  383. desc->dst_addr = tdmac->dev_addr;
  384. } else {
  385. desc->src_addr = tdmac->dev_addr;
  386. desc->dst_addr = dma_addr;
  387. }
  388. desc->byte_cnt = period_len;
  389. dma_addr += period_len;
  390. buf += period_len;
  391. i++;
  392. }
  393. /* enable interrupt */
  394. if (flags & DMA_PREP_INTERRUPT)
  395. mmp_tdma_enable_irq(tdmac, true);
  396. tdmac->buf_len = buf_len;
  397. tdmac->period_len = period_len;
  398. tdmac->pos = 0;
  399. return &tdmac->desc;
  400. err_out:
  401. tdmac->status = DMA_ERROR;
  402. return NULL;
  403. }
  404. static int mmp_tdma_terminate_all(struct dma_chan *chan)
  405. {
  406. struct mmp_tdma_chan *tdmac = to_mmp_tdma_chan(chan);
  407. mmp_tdma_disable_chan(chan);
  408. /* disable interrupt */
  409. mmp_tdma_enable_irq(tdmac, false);
  410. return 0;
  411. }
  412. static int mmp_tdma_config(struct dma_chan *chan,
  413. struct dma_slave_config *dmaengine_cfg)
  414. {
  415. struct mmp_tdma_chan *tdmac = to_mmp_tdma_chan(chan);
  416. if (dmaengine_cfg->direction == DMA_DEV_TO_MEM) {
  417. tdmac->dev_addr = dmaengine_cfg->src_addr;
  418. tdmac->burst_sz = dmaengine_cfg->src_maxburst;
  419. tdmac->buswidth = dmaengine_cfg->src_addr_width;
  420. } else {
  421. tdmac->dev_addr = dmaengine_cfg->dst_addr;
  422. tdmac->burst_sz = dmaengine_cfg->dst_maxburst;
  423. tdmac->buswidth = dmaengine_cfg->dst_addr_width;
  424. }
  425. tdmac->dir = dmaengine_cfg->direction;
  426. return mmp_tdma_config_chan(chan);
  427. }
  428. static enum dma_status mmp_tdma_tx_status(struct dma_chan *chan,
  429. dma_cookie_t cookie, struct dma_tx_state *txstate)
  430. {
  431. struct mmp_tdma_chan *tdmac = to_mmp_tdma_chan(chan);
  432. tdmac->pos = mmp_tdma_get_pos(tdmac);
  433. dma_set_tx_state(txstate, chan->completed_cookie, chan->cookie,
  434. tdmac->buf_len - tdmac->pos);
  435. return tdmac->status;
  436. }
  437. static void mmp_tdma_issue_pending(struct dma_chan *chan)
  438. {
  439. struct mmp_tdma_chan *tdmac = to_mmp_tdma_chan(chan);
  440. mmp_tdma_enable_chan(tdmac);
  441. }
  442. static int mmp_tdma_remove(struct platform_device *pdev)
  443. {
  444. struct mmp_tdma_device *tdev = platform_get_drvdata(pdev);
  445. dma_async_device_unregister(&tdev->device);
  446. return 0;
  447. }
  448. static int mmp_tdma_chan_init(struct mmp_tdma_device *tdev,
  449. int idx, int irq,
  450. int type, struct gen_pool *pool)
  451. {
  452. struct mmp_tdma_chan *tdmac;
  453. if (idx >= TDMA_CHANNEL_NUM) {
  454. dev_err(tdev->dev, "too many channels for device!\n");
  455. return -EINVAL;
  456. }
  457. /* alloc channel */
  458. tdmac = devm_kzalloc(tdev->dev, sizeof(*tdmac), GFP_KERNEL);
  459. if (!tdmac)
  460. return -ENOMEM;
  461. if (irq)
  462. tdmac->irq = irq;
  463. tdmac->dev = tdev->dev;
  464. tdmac->chan.device = &tdev->device;
  465. tdmac->idx = idx;
  466. tdmac->type = type;
  467. tdmac->reg_base = tdev->base + idx * 4;
  468. tdmac->pool = pool;
  469. tdmac->status = DMA_COMPLETE;
  470. tdev->tdmac[tdmac->idx] = tdmac;
  471. tasklet_init(&tdmac->tasklet, dma_do_tasklet, (unsigned long)tdmac);
  472. /* add the channel to tdma_chan list */
  473. list_add_tail(&tdmac->chan.device_node,
  474. &tdev->device.channels);
  475. return 0;
  476. }
  477. struct mmp_tdma_filter_param {
  478. struct device_node *of_node;
  479. unsigned int chan_id;
  480. };
  481. static bool mmp_tdma_filter_fn(struct dma_chan *chan, void *fn_param)
  482. {
  483. struct mmp_tdma_filter_param *param = fn_param;
  484. struct mmp_tdma_chan *tdmac = to_mmp_tdma_chan(chan);
  485. struct dma_device *pdma_device = tdmac->chan.device;
  486. if (pdma_device->dev->of_node != param->of_node)
  487. return false;
  488. if (chan->chan_id != param->chan_id)
  489. return false;
  490. return true;
  491. }
  492. static struct dma_chan *mmp_tdma_xlate(struct of_phandle_args *dma_spec,
  493. struct of_dma *ofdma)
  494. {
  495. struct mmp_tdma_device *tdev = ofdma->of_dma_data;
  496. dma_cap_mask_t mask = tdev->device.cap_mask;
  497. struct mmp_tdma_filter_param param;
  498. if (dma_spec->args_count != 1)
  499. return NULL;
  500. param.of_node = ofdma->of_node;
  501. param.chan_id = dma_spec->args[0];
  502. if (param.chan_id >= TDMA_CHANNEL_NUM)
  503. return NULL;
  504. return dma_request_channel(mask, mmp_tdma_filter_fn, &param);
  505. }
  506. static const struct of_device_id mmp_tdma_dt_ids[] = {
  507. { .compatible = "marvell,adma-1.0", .data = (void *)MMP_AUD_TDMA},
  508. { .compatible = "marvell,pxa910-squ", .data = (void *)PXA910_SQU},
  509. {}
  510. };
  511. MODULE_DEVICE_TABLE(of, mmp_tdma_dt_ids);
  512. static int mmp_tdma_probe(struct platform_device *pdev)
  513. {
  514. enum mmp_tdma_type type;
  515. const struct of_device_id *of_id;
  516. struct mmp_tdma_device *tdev;
  517. struct resource *iores;
  518. int i, ret;
  519. int irq = 0, irq_num = 0;
  520. int chan_num = TDMA_CHANNEL_NUM;
  521. struct gen_pool *pool = NULL;
  522. of_id = of_match_device(mmp_tdma_dt_ids, &pdev->dev);
  523. if (of_id)
  524. type = (enum mmp_tdma_type) of_id->data;
  525. else
  526. type = platform_get_device_id(pdev)->driver_data;
  527. /* always have couple channels */
  528. tdev = devm_kzalloc(&pdev->dev, sizeof(*tdev), GFP_KERNEL);
  529. if (!tdev)
  530. return -ENOMEM;
  531. tdev->dev = &pdev->dev;
  532. for (i = 0; i < chan_num; i++) {
  533. if (platform_get_irq(pdev, i) > 0)
  534. irq_num++;
  535. }
  536. iores = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  537. tdev->base = devm_ioremap_resource(&pdev->dev, iores);
  538. if (IS_ERR(tdev->base))
  539. return PTR_ERR(tdev->base);
  540. INIT_LIST_HEAD(&tdev->device.channels);
  541. if (pdev->dev.of_node)
  542. pool = of_gen_pool_get(pdev->dev.of_node, "asram", 0);
  543. else
  544. pool = sram_get_gpool("asram");
  545. if (!pool) {
  546. dev_err(&pdev->dev, "asram pool not available\n");
  547. return -ENOMEM;
  548. }
  549. if (irq_num != chan_num) {
  550. irq = platform_get_irq(pdev, 0);
  551. ret = devm_request_irq(&pdev->dev, irq,
  552. mmp_tdma_int_handler, 0, "tdma", tdev);
  553. if (ret)
  554. return ret;
  555. }
  556. /* initialize channel parameters */
  557. for (i = 0; i < chan_num; i++) {
  558. irq = (irq_num != chan_num) ? 0 : platform_get_irq(pdev, i);
  559. ret = mmp_tdma_chan_init(tdev, i, irq, type, pool);
  560. if (ret)
  561. return ret;
  562. }
  563. dma_cap_set(DMA_SLAVE, tdev->device.cap_mask);
  564. dma_cap_set(DMA_CYCLIC, tdev->device.cap_mask);
  565. tdev->device.dev = &pdev->dev;
  566. tdev->device.device_alloc_chan_resources =
  567. mmp_tdma_alloc_chan_resources;
  568. tdev->device.device_free_chan_resources =
  569. mmp_tdma_free_chan_resources;
  570. tdev->device.device_prep_dma_cyclic = mmp_tdma_prep_dma_cyclic;
  571. tdev->device.device_tx_status = mmp_tdma_tx_status;
  572. tdev->device.device_issue_pending = mmp_tdma_issue_pending;
  573. tdev->device.device_config = mmp_tdma_config;
  574. tdev->device.device_pause = mmp_tdma_pause_chan;
  575. tdev->device.device_resume = mmp_tdma_resume_chan;
  576. tdev->device.device_terminate_all = mmp_tdma_terminate_all;
  577. tdev->device.copy_align = DMAENGINE_ALIGN_8_BYTES;
  578. dma_set_mask(&pdev->dev, DMA_BIT_MASK(64));
  579. platform_set_drvdata(pdev, tdev);
  580. ret = dma_async_device_register(&tdev->device);
  581. if (ret) {
  582. dev_err(tdev->device.dev, "unable to register\n");
  583. return ret;
  584. }
  585. if (pdev->dev.of_node) {
  586. ret = of_dma_controller_register(pdev->dev.of_node,
  587. mmp_tdma_xlate, tdev);
  588. if (ret) {
  589. dev_err(tdev->device.dev,
  590. "failed to register controller\n");
  591. dma_async_device_unregister(&tdev->device);
  592. }
  593. }
  594. dev_info(tdev->device.dev, "initialized\n");
  595. return 0;
  596. }
  597. static const struct platform_device_id mmp_tdma_id_table[] = {
  598. { "mmp-adma", MMP_AUD_TDMA },
  599. { "pxa910-squ", PXA910_SQU },
  600. { },
  601. };
  602. static struct platform_driver mmp_tdma_driver = {
  603. .driver = {
  604. .name = "mmp-tdma",
  605. .of_match_table = mmp_tdma_dt_ids,
  606. },
  607. .id_table = mmp_tdma_id_table,
  608. .probe = mmp_tdma_probe,
  609. .remove = mmp_tdma_remove,
  610. };
  611. module_platform_driver(mmp_tdma_driver);
  612. MODULE_LICENSE("GPL");
  613. MODULE_DESCRIPTION("MMP Two-Channel DMA Driver");
  614. MODULE_ALIAS("platform:mmp-tdma");
  615. MODULE_AUTHOR("Leo Yan <leoy@marvell.com>");
  616. MODULE_AUTHOR("Zhangfei Gao <zhangfei.gao@marvell.com>");