mmcc-msm8996.c 81 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351
  1. /*x
  2. * Copyright (c) 2015, The Linux Foundation. All rights reserved.
  3. *
  4. * This software is licensed under the terms of the GNU General Public
  5. * License version 2, as published by the Free Software Foundation, and
  6. * may be copied, distributed, and modified under those terms.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/bitops.h>
  15. #include <linux/err.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/module.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/clk-provider.h>
  21. #include <linux/regmap.h>
  22. #include <linux/reset-controller.h>
  23. #include <linux/clk.h>
  24. #include <dt-bindings/clock/qcom,mmcc-msm8996.h>
  25. #include "common.h"
  26. #include "clk-regmap.h"
  27. #include "clk-regmap-divider.h"
  28. #include "clk-alpha-pll.h"
  29. #include "clk-rcg.h"
  30. #include "clk-branch.h"
  31. #include "reset.h"
  32. #include "gdsc.h"
  33. #define F(f, s, h, m, n) { (f), (s), (2 * (h) - 1), (m), (n) }
  34. enum {
  35. P_XO,
  36. P_MMPLL0,
  37. P_GPLL0,
  38. P_GPLL0_DIV,
  39. P_MMPLL1,
  40. P_MMPLL9,
  41. P_MMPLL2,
  42. P_MMPLL8,
  43. P_MMPLL3,
  44. P_DSI0PLL,
  45. P_DSI1PLL,
  46. P_MMPLL5,
  47. P_HDMIPLL,
  48. P_DSI0PLL_BYTE,
  49. P_DSI1PLL_BYTE,
  50. P_MMPLL4,
  51. };
  52. static const struct parent_map mmss_xo_hdmi_map[] = {
  53. { P_XO, 0 },
  54. { P_HDMIPLL, 1 }
  55. };
  56. static const char * const mmss_xo_hdmi[] = {
  57. "xo",
  58. "hdmipll"
  59. };
  60. static const struct parent_map mmss_xo_dsi0pll_dsi1pll_map[] = {
  61. { P_XO, 0 },
  62. { P_DSI0PLL, 1 },
  63. { P_DSI1PLL, 2 }
  64. };
  65. static const char * const mmss_xo_dsi0pll_dsi1pll[] = {
  66. "xo",
  67. "dsi0pll",
  68. "dsi1pll"
  69. };
  70. static const struct parent_map mmss_xo_gpll0_gpll0_div_map[] = {
  71. { P_XO, 0 },
  72. { P_GPLL0, 5 },
  73. { P_GPLL0_DIV, 6 }
  74. };
  75. static const char * const mmss_xo_gpll0_gpll0_div[] = {
  76. "xo",
  77. "gpll0",
  78. "gpll0_div"
  79. };
  80. static const struct parent_map mmss_xo_dsibyte_map[] = {
  81. { P_XO, 0 },
  82. { P_DSI0PLL_BYTE, 1 },
  83. { P_DSI1PLL_BYTE, 2 }
  84. };
  85. static const char * const mmss_xo_dsibyte[] = {
  86. "xo",
  87. "dsi0pllbyte",
  88. "dsi1pllbyte"
  89. };
  90. static const struct parent_map mmss_xo_mmpll0_gpll0_gpll0_div_map[] = {
  91. { P_XO, 0 },
  92. { P_MMPLL0, 1 },
  93. { P_GPLL0, 5 },
  94. { P_GPLL0_DIV, 6 }
  95. };
  96. static const char * const mmss_xo_mmpll0_gpll0_gpll0_div[] = {
  97. "xo",
  98. "mmpll0",
  99. "gpll0",
  100. "gpll0_div"
  101. };
  102. static const struct parent_map mmss_xo_mmpll0_mmpll1_gpll0_gpll0_div_map[] = {
  103. { P_XO, 0 },
  104. { P_MMPLL0, 1 },
  105. { P_MMPLL1, 2 },
  106. { P_GPLL0, 5 },
  107. { P_GPLL0_DIV, 6 }
  108. };
  109. static const char * const mmss_xo_mmpll0_mmpll1_gpll0_gpll0_div[] = {
  110. "xo",
  111. "mmpll0",
  112. "mmpll1",
  113. "gpll0",
  114. "gpll0_div"
  115. };
  116. static const struct parent_map mmss_xo_mmpll0_mmpll3_gpll0_gpll0_div_map[] = {
  117. { P_XO, 0 },
  118. { P_MMPLL0, 1 },
  119. { P_MMPLL3, 3 },
  120. { P_GPLL0, 5 },
  121. { P_GPLL0_DIV, 6 }
  122. };
  123. static const char * const mmss_xo_mmpll0_mmpll3_gpll0_gpll0_div[] = {
  124. "xo",
  125. "mmpll0",
  126. "mmpll3",
  127. "gpll0",
  128. "gpll0_div"
  129. };
  130. static const struct parent_map mmss_xo_mmpll0_mmpll5_gpll0_gpll0_div_map[] = {
  131. { P_XO, 0 },
  132. { P_MMPLL0, 1 },
  133. { P_MMPLL5, 2 },
  134. { P_GPLL0, 5 },
  135. { P_GPLL0_DIV, 6 }
  136. };
  137. static const char * const mmss_xo_mmpll0_mmpll5_gpll0_gpll0_div[] = {
  138. "xo",
  139. "mmpll0",
  140. "mmpll5",
  141. "gpll0",
  142. "gpll0_div"
  143. };
  144. static const struct parent_map mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div_map[] = {
  145. { P_XO, 0 },
  146. { P_MMPLL0, 1 },
  147. { P_MMPLL4, 3 },
  148. { P_GPLL0, 5 },
  149. { P_GPLL0_DIV, 6 }
  150. };
  151. static const char * const mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div[] = {
  152. "xo",
  153. "mmpll0",
  154. "mmpll4",
  155. "gpll0",
  156. "gpll0_div"
  157. };
  158. static const struct parent_map mmss_xo_mmpll0_mmpll9_mmpll2_mmpll8_gpll0_map[] = {
  159. { P_XO, 0 },
  160. { P_MMPLL0, 1 },
  161. { P_MMPLL9, 2 },
  162. { P_MMPLL2, 3 },
  163. { P_MMPLL8, 4 },
  164. { P_GPLL0, 5 }
  165. };
  166. static const char * const mmss_xo_mmpll0_mmpll9_mmpll2_mmpll8_gpll0[] = {
  167. "xo",
  168. "mmpll0",
  169. "mmpll9",
  170. "mmpll2",
  171. "mmpll8",
  172. "gpll0"
  173. };
  174. static const struct parent_map mmss_xo_mmpll0_mmpll9_mmpll2_mmpll8_gpll0_gpll0_div_map[] = {
  175. { P_XO, 0 },
  176. { P_MMPLL0, 1 },
  177. { P_MMPLL9, 2 },
  178. { P_MMPLL2, 3 },
  179. { P_MMPLL8, 4 },
  180. { P_GPLL0, 5 },
  181. { P_GPLL0_DIV, 6 }
  182. };
  183. static const char * const mmss_xo_mmpll0_mmpll9_mmpll2_mmpll8_gpll0_gpll0_div[] = {
  184. "xo",
  185. "mmpll0",
  186. "mmpll9",
  187. "mmpll2",
  188. "mmpll8",
  189. "gpll0",
  190. "gpll0_div"
  191. };
  192. static const struct parent_map mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map[] = {
  193. { P_XO, 0 },
  194. { P_MMPLL0, 1 },
  195. { P_MMPLL1, 2 },
  196. { P_MMPLL4, 3 },
  197. { P_MMPLL3, 4 },
  198. { P_GPLL0, 5 },
  199. { P_GPLL0_DIV, 6 }
  200. };
  201. static const char * const mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div[] = {
  202. "xo",
  203. "mmpll0",
  204. "mmpll1",
  205. "mmpll4",
  206. "mmpll3",
  207. "gpll0",
  208. "gpll0_div"
  209. };
  210. static struct clk_fixed_factor gpll0_div = {
  211. .mult = 1,
  212. .div = 2,
  213. .hw.init = &(struct clk_init_data){
  214. .name = "gpll0_div",
  215. .parent_names = (const char *[]){ "gpll0" },
  216. .num_parents = 1,
  217. .ops = &clk_fixed_factor_ops,
  218. },
  219. };
  220. static struct pll_vco mmpll_p_vco[] = {
  221. { 250000000, 500000000, 3 },
  222. { 500000000, 1000000000, 2 },
  223. { 1000000000, 1500000000, 1 },
  224. { 1500000000, 2000000000, 0 },
  225. };
  226. static struct pll_vco mmpll_gfx_vco[] = {
  227. { 400000000, 1000000000, 2 },
  228. { 1000000000, 1500000000, 1 },
  229. { 1500000000, 2000000000, 0 },
  230. };
  231. static struct pll_vco mmpll_t_vco[] = {
  232. { 500000000, 1500000000, 0 },
  233. };
  234. static struct clk_alpha_pll mmpll0_early = {
  235. .offset = 0x0,
  236. .vco_table = mmpll_p_vco,
  237. .num_vco = ARRAY_SIZE(mmpll_p_vco),
  238. .clkr = {
  239. .enable_reg = 0x100,
  240. .enable_mask = BIT(0),
  241. .hw.init = &(struct clk_init_data){
  242. .name = "mmpll0_early",
  243. .parent_names = (const char *[]){ "xo" },
  244. .num_parents = 1,
  245. .ops = &clk_alpha_pll_ops,
  246. },
  247. },
  248. };
  249. static struct clk_alpha_pll_postdiv mmpll0 = {
  250. .offset = 0x0,
  251. .width = 4,
  252. .clkr.hw.init = &(struct clk_init_data){
  253. .name = "mmpll0",
  254. .parent_names = (const char *[]){ "mmpll0_early" },
  255. .num_parents = 1,
  256. .ops = &clk_alpha_pll_postdiv_ops,
  257. .flags = CLK_SET_RATE_PARENT,
  258. },
  259. };
  260. static struct clk_alpha_pll mmpll1_early = {
  261. .offset = 0x30,
  262. .vco_table = mmpll_p_vco,
  263. .num_vco = ARRAY_SIZE(mmpll_p_vco),
  264. .clkr = {
  265. .enable_reg = 0x100,
  266. .enable_mask = BIT(1),
  267. .hw.init = &(struct clk_init_data){
  268. .name = "mmpll1_early",
  269. .parent_names = (const char *[]){ "xo" },
  270. .num_parents = 1,
  271. .ops = &clk_alpha_pll_ops,
  272. }
  273. },
  274. };
  275. static struct clk_alpha_pll_postdiv mmpll1 = {
  276. .offset = 0x30,
  277. .width = 4,
  278. .clkr.hw.init = &(struct clk_init_data){
  279. .name = "mmpll1",
  280. .parent_names = (const char *[]){ "mmpll1_early" },
  281. .num_parents = 1,
  282. .ops = &clk_alpha_pll_postdiv_ops,
  283. .flags = CLK_SET_RATE_PARENT,
  284. },
  285. };
  286. static struct clk_alpha_pll mmpll2_early = {
  287. .offset = 0x4100,
  288. .vco_table = mmpll_gfx_vco,
  289. .num_vco = ARRAY_SIZE(mmpll_gfx_vco),
  290. .clkr.hw.init = &(struct clk_init_data){
  291. .name = "mmpll2_early",
  292. .parent_names = (const char *[]){ "xo" },
  293. .num_parents = 1,
  294. .ops = &clk_alpha_pll_ops,
  295. },
  296. };
  297. static struct clk_alpha_pll_postdiv mmpll2 = {
  298. .offset = 0x4100,
  299. .width = 4,
  300. .clkr.hw.init = &(struct clk_init_data){
  301. .name = "mmpll2",
  302. .parent_names = (const char *[]){ "mmpll2_early" },
  303. .num_parents = 1,
  304. .ops = &clk_alpha_pll_postdiv_ops,
  305. .flags = CLK_SET_RATE_PARENT,
  306. },
  307. };
  308. static struct clk_alpha_pll mmpll3_early = {
  309. .offset = 0x60,
  310. .vco_table = mmpll_p_vco,
  311. .num_vco = ARRAY_SIZE(mmpll_p_vco),
  312. .clkr.hw.init = &(struct clk_init_data){
  313. .name = "mmpll3_early",
  314. .parent_names = (const char *[]){ "xo" },
  315. .num_parents = 1,
  316. .ops = &clk_alpha_pll_ops,
  317. },
  318. };
  319. static struct clk_alpha_pll_postdiv mmpll3 = {
  320. .offset = 0x60,
  321. .width = 4,
  322. .clkr.hw.init = &(struct clk_init_data){
  323. .name = "mmpll3",
  324. .parent_names = (const char *[]){ "mmpll3_early" },
  325. .num_parents = 1,
  326. .ops = &clk_alpha_pll_postdiv_ops,
  327. .flags = CLK_SET_RATE_PARENT,
  328. },
  329. };
  330. static struct clk_alpha_pll mmpll4_early = {
  331. .offset = 0x90,
  332. .vco_table = mmpll_t_vco,
  333. .num_vco = ARRAY_SIZE(mmpll_t_vco),
  334. .clkr.hw.init = &(struct clk_init_data){
  335. .name = "mmpll4_early",
  336. .parent_names = (const char *[]){ "xo" },
  337. .num_parents = 1,
  338. .ops = &clk_alpha_pll_ops,
  339. },
  340. };
  341. static struct clk_alpha_pll_postdiv mmpll4 = {
  342. .offset = 0x90,
  343. .width = 2,
  344. .clkr.hw.init = &(struct clk_init_data){
  345. .name = "mmpll4",
  346. .parent_names = (const char *[]){ "mmpll4_early" },
  347. .num_parents = 1,
  348. .ops = &clk_alpha_pll_postdiv_ops,
  349. .flags = CLK_SET_RATE_PARENT,
  350. },
  351. };
  352. static struct clk_alpha_pll mmpll5_early = {
  353. .offset = 0xc0,
  354. .vco_table = mmpll_p_vco,
  355. .num_vco = ARRAY_SIZE(mmpll_p_vco),
  356. .clkr.hw.init = &(struct clk_init_data){
  357. .name = "mmpll5_early",
  358. .parent_names = (const char *[]){ "xo" },
  359. .num_parents = 1,
  360. .ops = &clk_alpha_pll_ops,
  361. },
  362. };
  363. static struct clk_alpha_pll_postdiv mmpll5 = {
  364. .offset = 0xc0,
  365. .width = 4,
  366. .clkr.hw.init = &(struct clk_init_data){
  367. .name = "mmpll5",
  368. .parent_names = (const char *[]){ "mmpll5_early" },
  369. .num_parents = 1,
  370. .ops = &clk_alpha_pll_postdiv_ops,
  371. .flags = CLK_SET_RATE_PARENT,
  372. },
  373. };
  374. static struct clk_alpha_pll mmpll8_early = {
  375. .offset = 0x4130,
  376. .vco_table = mmpll_gfx_vco,
  377. .num_vco = ARRAY_SIZE(mmpll_gfx_vco),
  378. .clkr.hw.init = &(struct clk_init_data){
  379. .name = "mmpll8_early",
  380. .parent_names = (const char *[]){ "xo" },
  381. .num_parents = 1,
  382. .ops = &clk_alpha_pll_ops,
  383. },
  384. };
  385. static struct clk_alpha_pll_postdiv mmpll8 = {
  386. .offset = 0x4130,
  387. .width = 4,
  388. .clkr.hw.init = &(struct clk_init_data){
  389. .name = "mmpll8",
  390. .parent_names = (const char *[]){ "mmpll8_early" },
  391. .num_parents = 1,
  392. .ops = &clk_alpha_pll_postdiv_ops,
  393. .flags = CLK_SET_RATE_PARENT,
  394. },
  395. };
  396. static struct clk_alpha_pll mmpll9_early = {
  397. .offset = 0x4200,
  398. .vco_table = mmpll_t_vco,
  399. .num_vco = ARRAY_SIZE(mmpll_t_vco),
  400. .clkr.hw.init = &(struct clk_init_data){
  401. .name = "mmpll9_early",
  402. .parent_names = (const char *[]){ "xo" },
  403. .num_parents = 1,
  404. .ops = &clk_alpha_pll_ops,
  405. },
  406. };
  407. static struct clk_alpha_pll_postdiv mmpll9 = {
  408. .offset = 0x4200,
  409. .width = 2,
  410. .clkr.hw.init = &(struct clk_init_data){
  411. .name = "mmpll9",
  412. .parent_names = (const char *[]){ "mmpll9_early" },
  413. .num_parents = 1,
  414. .ops = &clk_alpha_pll_postdiv_ops,
  415. .flags = CLK_SET_RATE_PARENT,
  416. },
  417. };
  418. static const struct freq_tbl ftbl_ahb_clk_src[] = {
  419. F(19200000, P_XO, 1, 0, 0),
  420. F(40000000, P_GPLL0_DIV, 7.5, 0, 0),
  421. F(80000000, P_MMPLL0, 10, 0, 0),
  422. { }
  423. };
  424. static struct clk_rcg2 ahb_clk_src = {
  425. .cmd_rcgr = 0x5000,
  426. .hid_width = 5,
  427. .parent_map = mmss_xo_mmpll0_gpll0_gpll0_div_map,
  428. .freq_tbl = ftbl_ahb_clk_src,
  429. .clkr.hw.init = &(struct clk_init_data){
  430. .name = "ahb_clk_src",
  431. .parent_names = mmss_xo_mmpll0_gpll0_gpll0_div,
  432. .num_parents = 4,
  433. .ops = &clk_rcg2_ops,
  434. },
  435. };
  436. static const struct freq_tbl ftbl_axi_clk_src[] = {
  437. F(19200000, P_XO, 1, 0, 0),
  438. F(75000000, P_GPLL0_DIV, 4, 0, 0),
  439. F(100000000, P_GPLL0, 6, 0, 0),
  440. F(171430000, P_GPLL0, 3.5, 0, 0),
  441. F(200000000, P_GPLL0, 3, 0, 0),
  442. F(320000000, P_MMPLL0, 2.5, 0, 0),
  443. F(400000000, P_MMPLL0, 2, 0, 0),
  444. { }
  445. };
  446. static struct clk_rcg2 axi_clk_src = {
  447. .cmd_rcgr = 0x5040,
  448. .hid_width = 5,
  449. .parent_map = mmss_xo_mmpll0_mmpll1_gpll0_gpll0_div_map,
  450. .freq_tbl = ftbl_axi_clk_src,
  451. .clkr.hw.init = &(struct clk_init_data){
  452. .name = "axi_clk_src",
  453. .parent_names = mmss_xo_mmpll0_mmpll1_gpll0_gpll0_div,
  454. .num_parents = 5,
  455. .ops = &clk_rcg2_ops,
  456. },
  457. };
  458. static struct clk_rcg2 maxi_clk_src = {
  459. .cmd_rcgr = 0x5090,
  460. .hid_width = 5,
  461. .parent_map = mmss_xo_mmpll0_mmpll1_gpll0_gpll0_div_map,
  462. .freq_tbl = ftbl_axi_clk_src,
  463. .clkr.hw.init = &(struct clk_init_data){
  464. .name = "maxi_clk_src",
  465. .parent_names = mmss_xo_mmpll0_mmpll1_gpll0_gpll0_div,
  466. .num_parents = 5,
  467. .ops = &clk_rcg2_ops,
  468. },
  469. };
  470. static struct clk_rcg2 gfx3d_clk_src = {
  471. .cmd_rcgr = 0x4000,
  472. .hid_width = 5,
  473. .parent_map = mmss_xo_mmpll0_mmpll9_mmpll2_mmpll8_gpll0_map,
  474. .clkr.hw.init = &(struct clk_init_data){
  475. .name = "gfx3d_clk_src",
  476. .parent_names = mmss_xo_mmpll0_mmpll9_mmpll2_mmpll8_gpll0,
  477. .num_parents = 6,
  478. .ops = &clk_gfx3d_ops,
  479. .flags = CLK_SET_RATE_PARENT,
  480. },
  481. };
  482. static const struct freq_tbl ftbl_rbbmtimer_clk_src[] = {
  483. F(19200000, P_XO, 1, 0, 0),
  484. { }
  485. };
  486. static struct clk_rcg2 rbbmtimer_clk_src = {
  487. .cmd_rcgr = 0x4090,
  488. .hid_width = 5,
  489. .parent_map = mmss_xo_mmpll0_gpll0_gpll0_div_map,
  490. .freq_tbl = ftbl_rbbmtimer_clk_src,
  491. .clkr.hw.init = &(struct clk_init_data){
  492. .name = "rbbmtimer_clk_src",
  493. .parent_names = mmss_xo_mmpll0_gpll0_gpll0_div,
  494. .num_parents = 4,
  495. .ops = &clk_rcg2_ops,
  496. },
  497. };
  498. static struct clk_rcg2 isense_clk_src = {
  499. .cmd_rcgr = 0x4010,
  500. .hid_width = 5,
  501. .parent_map = mmss_xo_mmpll0_mmpll9_mmpll2_mmpll8_gpll0_gpll0_div_map,
  502. .clkr.hw.init = &(struct clk_init_data){
  503. .name = "isense_clk_src",
  504. .parent_names = mmss_xo_mmpll0_mmpll9_mmpll2_mmpll8_gpll0_gpll0_div,
  505. .num_parents = 7,
  506. .ops = &clk_rcg2_ops,
  507. },
  508. };
  509. static const struct freq_tbl ftbl_rbcpr_clk_src[] = {
  510. F(19200000, P_XO, 1, 0, 0),
  511. F(50000000, P_GPLL0, 12, 0, 0),
  512. { }
  513. };
  514. static struct clk_rcg2 rbcpr_clk_src = {
  515. .cmd_rcgr = 0x4060,
  516. .hid_width = 5,
  517. .parent_map = mmss_xo_mmpll0_gpll0_gpll0_div_map,
  518. .freq_tbl = ftbl_rbcpr_clk_src,
  519. .clkr.hw.init = &(struct clk_init_data){
  520. .name = "rbcpr_clk_src",
  521. .parent_names = mmss_xo_mmpll0_gpll0_gpll0_div,
  522. .num_parents = 4,
  523. .ops = &clk_rcg2_ops,
  524. },
  525. };
  526. static const struct freq_tbl ftbl_video_core_clk_src[] = {
  527. F(75000000, P_GPLL0_DIV, 4, 0, 0),
  528. F(150000000, P_GPLL0, 4, 0, 0),
  529. F(346666667, P_MMPLL3, 3, 0, 0),
  530. F(520000000, P_MMPLL3, 2, 0, 0),
  531. { }
  532. };
  533. static struct clk_rcg2 video_core_clk_src = {
  534. .cmd_rcgr = 0x1000,
  535. .mnd_width = 8,
  536. .hid_width = 5,
  537. .parent_map = mmss_xo_mmpll0_mmpll3_gpll0_gpll0_div_map,
  538. .freq_tbl = ftbl_video_core_clk_src,
  539. .clkr.hw.init = &(struct clk_init_data){
  540. .name = "video_core_clk_src",
  541. .parent_names = mmss_xo_mmpll0_mmpll3_gpll0_gpll0_div,
  542. .num_parents = 5,
  543. .ops = &clk_rcg2_ops,
  544. },
  545. };
  546. static struct clk_rcg2 video_subcore0_clk_src = {
  547. .cmd_rcgr = 0x1060,
  548. .mnd_width = 8,
  549. .hid_width = 5,
  550. .parent_map = mmss_xo_mmpll0_mmpll3_gpll0_gpll0_div_map,
  551. .freq_tbl = ftbl_video_core_clk_src,
  552. .clkr.hw.init = &(struct clk_init_data){
  553. .name = "video_subcore0_clk_src",
  554. .parent_names = mmss_xo_mmpll0_mmpll3_gpll0_gpll0_div,
  555. .num_parents = 5,
  556. .ops = &clk_rcg2_ops,
  557. },
  558. };
  559. static struct clk_rcg2 video_subcore1_clk_src = {
  560. .cmd_rcgr = 0x1080,
  561. .mnd_width = 8,
  562. .hid_width = 5,
  563. .parent_map = mmss_xo_mmpll0_mmpll3_gpll0_gpll0_div_map,
  564. .freq_tbl = ftbl_video_core_clk_src,
  565. .clkr.hw.init = &(struct clk_init_data){
  566. .name = "video_subcore1_clk_src",
  567. .parent_names = mmss_xo_mmpll0_mmpll3_gpll0_gpll0_div,
  568. .num_parents = 5,
  569. .ops = &clk_rcg2_ops,
  570. },
  571. };
  572. static struct clk_rcg2 pclk0_clk_src = {
  573. .cmd_rcgr = 0x2000,
  574. .mnd_width = 8,
  575. .hid_width = 5,
  576. .parent_map = mmss_xo_dsi0pll_dsi1pll_map,
  577. .clkr.hw.init = &(struct clk_init_data){
  578. .name = "pclk0_clk_src",
  579. .parent_names = mmss_xo_dsi0pll_dsi1pll,
  580. .num_parents = 3,
  581. .ops = &clk_pixel_ops,
  582. .flags = CLK_SET_RATE_PARENT,
  583. },
  584. };
  585. static struct clk_rcg2 pclk1_clk_src = {
  586. .cmd_rcgr = 0x2020,
  587. .mnd_width = 8,
  588. .hid_width = 5,
  589. .parent_map = mmss_xo_dsi0pll_dsi1pll_map,
  590. .clkr.hw.init = &(struct clk_init_data){
  591. .name = "pclk1_clk_src",
  592. .parent_names = mmss_xo_dsi0pll_dsi1pll,
  593. .num_parents = 3,
  594. .ops = &clk_pixel_ops,
  595. .flags = CLK_SET_RATE_PARENT,
  596. },
  597. };
  598. static const struct freq_tbl ftbl_mdp_clk_src[] = {
  599. F(85714286, P_GPLL0, 7, 0, 0),
  600. F(100000000, P_GPLL0, 6, 0, 0),
  601. F(150000000, P_GPLL0, 4, 0, 0),
  602. F(171428571, P_GPLL0, 3.5, 0, 0),
  603. F(200000000, P_GPLL0, 3, 0, 0),
  604. F(275000000, P_MMPLL5, 3, 0, 0),
  605. F(300000000, P_GPLL0, 2, 0, 0),
  606. F(330000000, P_MMPLL5, 2.5, 0, 0),
  607. F(412500000, P_MMPLL5, 2, 0, 0),
  608. { }
  609. };
  610. static struct clk_rcg2 mdp_clk_src = {
  611. .cmd_rcgr = 0x2040,
  612. .hid_width = 5,
  613. .parent_map = mmss_xo_mmpll0_mmpll5_gpll0_gpll0_div_map,
  614. .freq_tbl = ftbl_mdp_clk_src,
  615. .clkr.hw.init = &(struct clk_init_data){
  616. .name = "mdp_clk_src",
  617. .parent_names = mmss_xo_mmpll0_mmpll5_gpll0_gpll0_div,
  618. .num_parents = 5,
  619. .ops = &clk_rcg2_ops,
  620. },
  621. };
  622. static struct freq_tbl extpclk_freq_tbl[] = {
  623. { .src = P_HDMIPLL },
  624. { }
  625. };
  626. static struct clk_rcg2 extpclk_clk_src = {
  627. .cmd_rcgr = 0x2060,
  628. .hid_width = 5,
  629. .parent_map = mmss_xo_hdmi_map,
  630. .freq_tbl = extpclk_freq_tbl,
  631. .clkr.hw.init = &(struct clk_init_data){
  632. .name = "extpclk_clk_src",
  633. .parent_names = mmss_xo_hdmi,
  634. .num_parents = 2,
  635. .ops = &clk_byte_ops,
  636. .flags = CLK_SET_RATE_PARENT,
  637. },
  638. };
  639. static struct freq_tbl ftbl_mdss_vsync_clk[] = {
  640. F(19200000, P_XO, 1, 0, 0),
  641. { }
  642. };
  643. static struct clk_rcg2 vsync_clk_src = {
  644. .cmd_rcgr = 0x2080,
  645. .hid_width = 5,
  646. .parent_map = mmss_xo_gpll0_gpll0_div_map,
  647. .freq_tbl = ftbl_mdss_vsync_clk,
  648. .clkr.hw.init = &(struct clk_init_data){
  649. .name = "vsync_clk_src",
  650. .parent_names = mmss_xo_gpll0_gpll0_div,
  651. .num_parents = 3,
  652. .ops = &clk_rcg2_ops,
  653. },
  654. };
  655. static struct freq_tbl ftbl_mdss_hdmi_clk[] = {
  656. F(19200000, P_XO, 1, 0, 0),
  657. { }
  658. };
  659. static struct clk_rcg2 hdmi_clk_src = {
  660. .cmd_rcgr = 0x2100,
  661. .hid_width = 5,
  662. .parent_map = mmss_xo_gpll0_gpll0_div_map,
  663. .freq_tbl = ftbl_mdss_hdmi_clk,
  664. .clkr.hw.init = &(struct clk_init_data){
  665. .name = "hdmi_clk_src",
  666. .parent_names = mmss_xo_gpll0_gpll0_div,
  667. .num_parents = 3,
  668. .ops = &clk_rcg2_ops,
  669. },
  670. };
  671. static struct clk_rcg2 byte0_clk_src = {
  672. .cmd_rcgr = 0x2120,
  673. .hid_width = 5,
  674. .parent_map = mmss_xo_dsibyte_map,
  675. .clkr.hw.init = &(struct clk_init_data){
  676. .name = "byte0_clk_src",
  677. .parent_names = mmss_xo_dsibyte,
  678. .num_parents = 3,
  679. .ops = &clk_byte2_ops,
  680. .flags = CLK_SET_RATE_PARENT,
  681. },
  682. };
  683. static struct clk_rcg2 byte1_clk_src = {
  684. .cmd_rcgr = 0x2140,
  685. .hid_width = 5,
  686. .parent_map = mmss_xo_dsibyte_map,
  687. .clkr.hw.init = &(struct clk_init_data){
  688. .name = "byte1_clk_src",
  689. .parent_names = mmss_xo_dsibyte,
  690. .num_parents = 3,
  691. .ops = &clk_byte2_ops,
  692. .flags = CLK_SET_RATE_PARENT,
  693. },
  694. };
  695. static struct freq_tbl ftbl_mdss_esc0_1_clk[] = {
  696. F(19200000, P_XO, 1, 0, 0),
  697. { }
  698. };
  699. static struct clk_rcg2 esc0_clk_src = {
  700. .cmd_rcgr = 0x2160,
  701. .hid_width = 5,
  702. .parent_map = mmss_xo_dsibyte_map,
  703. .freq_tbl = ftbl_mdss_esc0_1_clk,
  704. .clkr.hw.init = &(struct clk_init_data){
  705. .name = "esc0_clk_src",
  706. .parent_names = mmss_xo_dsibyte,
  707. .num_parents = 3,
  708. .ops = &clk_rcg2_ops,
  709. },
  710. };
  711. static struct clk_rcg2 esc1_clk_src = {
  712. .cmd_rcgr = 0x2180,
  713. .hid_width = 5,
  714. .parent_map = mmss_xo_dsibyte_map,
  715. .freq_tbl = ftbl_mdss_esc0_1_clk,
  716. .clkr.hw.init = &(struct clk_init_data){
  717. .name = "esc1_clk_src",
  718. .parent_names = mmss_xo_dsibyte,
  719. .num_parents = 3,
  720. .ops = &clk_rcg2_ops,
  721. },
  722. };
  723. static const struct freq_tbl ftbl_camss_gp0_clk_src[] = {
  724. F(10000, P_XO, 16, 1, 120),
  725. F(24000, P_XO, 16, 1, 50),
  726. F(6000000, P_GPLL0_DIV, 10, 1, 5),
  727. F(12000000, P_GPLL0_DIV, 1, 1, 25),
  728. F(13000000, P_GPLL0_DIV, 2, 13, 150),
  729. F(24000000, P_GPLL0_DIV, 1, 2, 25),
  730. { }
  731. };
  732. static struct clk_rcg2 camss_gp0_clk_src = {
  733. .cmd_rcgr = 0x3420,
  734. .mnd_width = 8,
  735. .hid_width = 5,
  736. .parent_map = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div_map,
  737. .freq_tbl = ftbl_camss_gp0_clk_src,
  738. .clkr.hw.init = &(struct clk_init_data){
  739. .name = "camss_gp0_clk_src",
  740. .parent_names = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div,
  741. .num_parents = 5,
  742. .ops = &clk_rcg2_ops,
  743. },
  744. };
  745. static struct clk_rcg2 camss_gp1_clk_src = {
  746. .cmd_rcgr = 0x3450,
  747. .mnd_width = 8,
  748. .hid_width = 5,
  749. .parent_map = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div_map,
  750. .freq_tbl = ftbl_camss_gp0_clk_src,
  751. .clkr.hw.init = &(struct clk_init_data){
  752. .name = "camss_gp1_clk_src",
  753. .parent_names = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div,
  754. .num_parents = 5,
  755. .ops = &clk_rcg2_ops,
  756. },
  757. };
  758. static const struct freq_tbl ftbl_mclk0_clk_src[] = {
  759. F(4800000, P_XO, 4, 0, 0),
  760. F(6000000, P_GPLL0_DIV, 10, 1, 5),
  761. F(8000000, P_GPLL0_DIV, 1, 2, 75),
  762. F(9600000, P_XO, 2, 0, 0),
  763. F(16666667, P_GPLL0_DIV, 2, 1, 9),
  764. F(19200000, P_XO, 1, 0, 0),
  765. F(24000000, P_GPLL0_DIV, 1, 2, 25),
  766. F(33333333, P_GPLL0_DIV, 1, 1, 9),
  767. F(48000000, P_GPLL0, 1, 2, 25),
  768. F(66666667, P_GPLL0, 1, 1, 9),
  769. { }
  770. };
  771. static struct clk_rcg2 mclk0_clk_src = {
  772. .cmd_rcgr = 0x3360,
  773. .mnd_width = 8,
  774. .hid_width = 5,
  775. .parent_map = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div_map,
  776. .freq_tbl = ftbl_mclk0_clk_src,
  777. .clkr.hw.init = &(struct clk_init_data){
  778. .name = "mclk0_clk_src",
  779. .parent_names = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div,
  780. .num_parents = 5,
  781. .ops = &clk_rcg2_ops,
  782. },
  783. };
  784. static struct clk_rcg2 mclk1_clk_src = {
  785. .cmd_rcgr = 0x3390,
  786. .mnd_width = 8,
  787. .hid_width = 5,
  788. .parent_map = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div_map,
  789. .freq_tbl = ftbl_mclk0_clk_src,
  790. .clkr.hw.init = &(struct clk_init_data){
  791. .name = "mclk1_clk_src",
  792. .parent_names = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div,
  793. .num_parents = 5,
  794. .ops = &clk_rcg2_ops,
  795. },
  796. };
  797. static struct clk_rcg2 mclk2_clk_src = {
  798. .cmd_rcgr = 0x33c0,
  799. .mnd_width = 8,
  800. .hid_width = 5,
  801. .parent_map = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div_map,
  802. .freq_tbl = ftbl_mclk0_clk_src,
  803. .clkr.hw.init = &(struct clk_init_data){
  804. .name = "mclk2_clk_src",
  805. .parent_names = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div,
  806. .num_parents = 5,
  807. .ops = &clk_rcg2_ops,
  808. },
  809. };
  810. static struct clk_rcg2 mclk3_clk_src = {
  811. .cmd_rcgr = 0x33f0,
  812. .mnd_width = 8,
  813. .hid_width = 5,
  814. .parent_map = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div_map,
  815. .freq_tbl = ftbl_mclk0_clk_src,
  816. .clkr.hw.init = &(struct clk_init_data){
  817. .name = "mclk3_clk_src",
  818. .parent_names = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div,
  819. .num_parents = 5,
  820. .ops = &clk_rcg2_ops,
  821. },
  822. };
  823. static const struct freq_tbl ftbl_cci_clk_src[] = {
  824. F(19200000, P_XO, 1, 0, 0),
  825. F(37500000, P_GPLL0, 16, 0, 0),
  826. F(50000000, P_GPLL0, 12, 0, 0),
  827. F(100000000, P_GPLL0, 6, 0, 0),
  828. { }
  829. };
  830. static struct clk_rcg2 cci_clk_src = {
  831. .cmd_rcgr = 0x3300,
  832. .mnd_width = 8,
  833. .hid_width = 5,
  834. .parent_map = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div_map,
  835. .freq_tbl = ftbl_cci_clk_src,
  836. .clkr.hw.init = &(struct clk_init_data){
  837. .name = "cci_clk_src",
  838. .parent_names = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div,
  839. .num_parents = 5,
  840. .ops = &clk_rcg2_ops,
  841. },
  842. };
  843. static const struct freq_tbl ftbl_csi0phytimer_clk_src[] = {
  844. F(100000000, P_GPLL0_DIV, 3, 0, 0),
  845. F(200000000, P_GPLL0, 3, 0, 0),
  846. F(266666667, P_MMPLL0, 3, 0, 0),
  847. { }
  848. };
  849. static struct clk_rcg2 csi0phytimer_clk_src = {
  850. .cmd_rcgr = 0x3000,
  851. .hid_width = 5,
  852. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  853. .freq_tbl = ftbl_csi0phytimer_clk_src,
  854. .clkr.hw.init = &(struct clk_init_data){
  855. .name = "csi0phytimer_clk_src",
  856. .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  857. .num_parents = 7,
  858. .ops = &clk_rcg2_ops,
  859. },
  860. };
  861. static struct clk_rcg2 csi1phytimer_clk_src = {
  862. .cmd_rcgr = 0x3030,
  863. .hid_width = 5,
  864. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  865. .freq_tbl = ftbl_csi0phytimer_clk_src,
  866. .clkr.hw.init = &(struct clk_init_data){
  867. .name = "csi1phytimer_clk_src",
  868. .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  869. .num_parents = 7,
  870. .ops = &clk_rcg2_ops,
  871. },
  872. };
  873. static struct clk_rcg2 csi2phytimer_clk_src = {
  874. .cmd_rcgr = 0x3060,
  875. .hid_width = 5,
  876. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  877. .freq_tbl = ftbl_csi0phytimer_clk_src,
  878. .clkr.hw.init = &(struct clk_init_data){
  879. .name = "csi2phytimer_clk_src",
  880. .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  881. .num_parents = 7,
  882. .ops = &clk_rcg2_ops,
  883. },
  884. };
  885. static const struct freq_tbl ftbl_csiphy0_3p_clk_src[] = {
  886. F(100000000, P_GPLL0_DIV, 3, 0, 0),
  887. F(200000000, P_GPLL0, 3, 0, 0),
  888. F(320000000, P_MMPLL4, 3, 0, 0),
  889. F(384000000, P_MMPLL4, 2.5, 0, 0),
  890. { }
  891. };
  892. static struct clk_rcg2 csiphy0_3p_clk_src = {
  893. .cmd_rcgr = 0x3240,
  894. .hid_width = 5,
  895. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  896. .freq_tbl = ftbl_csiphy0_3p_clk_src,
  897. .clkr.hw.init = &(struct clk_init_data){
  898. .name = "csiphy0_3p_clk_src",
  899. .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  900. .num_parents = 7,
  901. .ops = &clk_rcg2_ops,
  902. },
  903. };
  904. static struct clk_rcg2 csiphy1_3p_clk_src = {
  905. .cmd_rcgr = 0x3260,
  906. .hid_width = 5,
  907. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  908. .freq_tbl = ftbl_csiphy0_3p_clk_src,
  909. .clkr.hw.init = &(struct clk_init_data){
  910. .name = "csiphy1_3p_clk_src",
  911. .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  912. .num_parents = 7,
  913. .ops = &clk_rcg2_ops,
  914. },
  915. };
  916. static struct clk_rcg2 csiphy2_3p_clk_src = {
  917. .cmd_rcgr = 0x3280,
  918. .hid_width = 5,
  919. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  920. .freq_tbl = ftbl_csiphy0_3p_clk_src,
  921. .clkr.hw.init = &(struct clk_init_data){
  922. .name = "csiphy2_3p_clk_src",
  923. .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  924. .num_parents = 7,
  925. .ops = &clk_rcg2_ops,
  926. },
  927. };
  928. static const struct freq_tbl ftbl_jpeg0_clk_src[] = {
  929. F(75000000, P_GPLL0_DIV, 4, 0, 0),
  930. F(150000000, P_GPLL0, 4, 0, 0),
  931. F(228571429, P_MMPLL0, 3.5, 0, 0),
  932. F(266666667, P_MMPLL0, 3, 0, 0),
  933. F(320000000, P_MMPLL0, 2.5, 0, 0),
  934. F(480000000, P_MMPLL4, 2, 0, 0),
  935. { }
  936. };
  937. static struct clk_rcg2 jpeg0_clk_src = {
  938. .cmd_rcgr = 0x3500,
  939. .hid_width = 5,
  940. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  941. .freq_tbl = ftbl_jpeg0_clk_src,
  942. .clkr.hw.init = &(struct clk_init_data){
  943. .name = "jpeg0_clk_src",
  944. .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  945. .num_parents = 7,
  946. .ops = &clk_rcg2_ops,
  947. },
  948. };
  949. static const struct freq_tbl ftbl_jpeg2_clk_src[] = {
  950. F(75000000, P_GPLL0_DIV, 4, 0, 0),
  951. F(150000000, P_GPLL0, 4, 0, 0),
  952. F(228571429, P_MMPLL0, 3.5, 0, 0),
  953. F(266666667, P_MMPLL0, 3, 0, 0),
  954. F(320000000, P_MMPLL0, 2.5, 0, 0),
  955. { }
  956. };
  957. static struct clk_rcg2 jpeg2_clk_src = {
  958. .cmd_rcgr = 0x3540,
  959. .hid_width = 5,
  960. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  961. .freq_tbl = ftbl_jpeg2_clk_src,
  962. .clkr.hw.init = &(struct clk_init_data){
  963. .name = "jpeg2_clk_src",
  964. .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  965. .num_parents = 7,
  966. .ops = &clk_rcg2_ops,
  967. },
  968. };
  969. static struct clk_rcg2 jpeg_dma_clk_src = {
  970. .cmd_rcgr = 0x3560,
  971. .hid_width = 5,
  972. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  973. .freq_tbl = ftbl_jpeg0_clk_src,
  974. .clkr.hw.init = &(struct clk_init_data){
  975. .name = "jpeg_dma_clk_src",
  976. .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  977. .num_parents = 7,
  978. .ops = &clk_rcg2_ops,
  979. },
  980. };
  981. static const struct freq_tbl ftbl_vfe0_clk_src[] = {
  982. F(75000000, P_GPLL0_DIV, 4, 0, 0),
  983. F(100000000, P_GPLL0_DIV, 3, 0, 0),
  984. F(300000000, P_GPLL0, 2, 0, 0),
  985. F(320000000, P_MMPLL0, 2.5, 0, 0),
  986. F(480000000, P_MMPLL4, 2, 0, 0),
  987. F(600000000, P_GPLL0, 1, 0, 0),
  988. { }
  989. };
  990. static struct clk_rcg2 vfe0_clk_src = {
  991. .cmd_rcgr = 0x3600,
  992. .hid_width = 5,
  993. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  994. .freq_tbl = ftbl_vfe0_clk_src,
  995. .clkr.hw.init = &(struct clk_init_data){
  996. .name = "vfe0_clk_src",
  997. .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  998. .num_parents = 7,
  999. .ops = &clk_rcg2_ops,
  1000. },
  1001. };
  1002. static struct clk_rcg2 vfe1_clk_src = {
  1003. .cmd_rcgr = 0x3620,
  1004. .hid_width = 5,
  1005. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  1006. .freq_tbl = ftbl_vfe0_clk_src,
  1007. .clkr.hw.init = &(struct clk_init_data){
  1008. .name = "vfe1_clk_src",
  1009. .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  1010. .num_parents = 7,
  1011. .ops = &clk_rcg2_ops,
  1012. },
  1013. };
  1014. static const struct freq_tbl ftbl_cpp_clk_src[] = {
  1015. F(100000000, P_GPLL0_DIV, 3, 0, 0),
  1016. F(200000000, P_GPLL0, 3, 0, 0),
  1017. F(320000000, P_MMPLL0, 2.5, 0, 0),
  1018. F(480000000, P_MMPLL4, 2, 0, 0),
  1019. F(640000000, P_MMPLL4, 1.5, 0, 0),
  1020. { }
  1021. };
  1022. static struct clk_rcg2 cpp_clk_src = {
  1023. .cmd_rcgr = 0x3640,
  1024. .hid_width = 5,
  1025. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  1026. .freq_tbl = ftbl_cpp_clk_src,
  1027. .clkr.hw.init = &(struct clk_init_data){
  1028. .name = "cpp_clk_src",
  1029. .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  1030. .num_parents = 7,
  1031. .ops = &clk_rcg2_ops,
  1032. },
  1033. };
  1034. static const struct freq_tbl ftbl_csi0_clk_src[] = {
  1035. F(100000000, P_GPLL0_DIV, 3, 0, 0),
  1036. F(200000000, P_GPLL0, 3, 0, 0),
  1037. F(266666667, P_MMPLL0, 3, 0, 0),
  1038. F(480000000, P_MMPLL4, 2, 0, 0),
  1039. F(600000000, P_GPLL0, 1, 0, 0),
  1040. { }
  1041. };
  1042. static struct clk_rcg2 csi0_clk_src = {
  1043. .cmd_rcgr = 0x3090,
  1044. .hid_width = 5,
  1045. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  1046. .freq_tbl = ftbl_csi0_clk_src,
  1047. .clkr.hw.init = &(struct clk_init_data){
  1048. .name = "csi0_clk_src",
  1049. .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  1050. .num_parents = 7,
  1051. .ops = &clk_rcg2_ops,
  1052. },
  1053. };
  1054. static struct clk_rcg2 csi1_clk_src = {
  1055. .cmd_rcgr = 0x3100,
  1056. .hid_width = 5,
  1057. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  1058. .freq_tbl = ftbl_csi0_clk_src,
  1059. .clkr.hw.init = &(struct clk_init_data){
  1060. .name = "csi1_clk_src",
  1061. .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  1062. .num_parents = 7,
  1063. .ops = &clk_rcg2_ops,
  1064. },
  1065. };
  1066. static struct clk_rcg2 csi2_clk_src = {
  1067. .cmd_rcgr = 0x3160,
  1068. .hid_width = 5,
  1069. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  1070. .freq_tbl = ftbl_csi0_clk_src,
  1071. .clkr.hw.init = &(struct clk_init_data){
  1072. .name = "csi2_clk_src",
  1073. .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  1074. .num_parents = 7,
  1075. .ops = &clk_rcg2_ops,
  1076. },
  1077. };
  1078. static struct clk_rcg2 csi3_clk_src = {
  1079. .cmd_rcgr = 0x31c0,
  1080. .hid_width = 5,
  1081. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  1082. .freq_tbl = ftbl_csi0_clk_src,
  1083. .clkr.hw.init = &(struct clk_init_data){
  1084. .name = "csi3_clk_src",
  1085. .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  1086. .num_parents = 7,
  1087. .ops = &clk_rcg2_ops,
  1088. },
  1089. };
  1090. static const struct freq_tbl ftbl_fd_core_clk_src[] = {
  1091. F(100000000, P_GPLL0_DIV, 3, 0, 0),
  1092. F(200000000, P_GPLL0, 3, 0, 0),
  1093. F(400000000, P_MMPLL0, 2, 0, 0),
  1094. { }
  1095. };
  1096. static struct clk_rcg2 fd_core_clk_src = {
  1097. .cmd_rcgr = 0x3b00,
  1098. .hid_width = 5,
  1099. .parent_map = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div_map,
  1100. .freq_tbl = ftbl_fd_core_clk_src,
  1101. .clkr.hw.init = &(struct clk_init_data){
  1102. .name = "fd_core_clk_src",
  1103. .parent_names = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div,
  1104. .num_parents = 5,
  1105. .ops = &clk_rcg2_ops,
  1106. },
  1107. };
  1108. static struct clk_branch mmss_mmagic_ahb_clk = {
  1109. .halt_reg = 0x5024,
  1110. .clkr = {
  1111. .enable_reg = 0x5024,
  1112. .enable_mask = BIT(0),
  1113. .hw.init = &(struct clk_init_data){
  1114. .name = "mmss_mmagic_ahb_clk",
  1115. .parent_names = (const char *[]){ "ahb_clk_src" },
  1116. .num_parents = 1,
  1117. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  1118. .ops = &clk_branch2_ops,
  1119. },
  1120. },
  1121. };
  1122. static struct clk_branch mmss_mmagic_cfg_ahb_clk = {
  1123. .halt_reg = 0x5054,
  1124. .clkr = {
  1125. .enable_reg = 0x5054,
  1126. .enable_mask = BIT(0),
  1127. .hw.init = &(struct clk_init_data){
  1128. .name = "mmss_mmagic_cfg_ahb_clk",
  1129. .parent_names = (const char *[]){ "ahb_clk_src" },
  1130. .num_parents = 1,
  1131. .flags = CLK_SET_RATE_PARENT,
  1132. .ops = &clk_branch2_ops,
  1133. },
  1134. },
  1135. };
  1136. static struct clk_branch mmss_misc_ahb_clk = {
  1137. .halt_reg = 0x5018,
  1138. .clkr = {
  1139. .enable_reg = 0x5018,
  1140. .enable_mask = BIT(0),
  1141. .hw.init = &(struct clk_init_data){
  1142. .name = "mmss_misc_ahb_clk",
  1143. .parent_names = (const char *[]){ "ahb_clk_src" },
  1144. .num_parents = 1,
  1145. .flags = CLK_SET_RATE_PARENT,
  1146. .ops = &clk_branch2_ops,
  1147. },
  1148. },
  1149. };
  1150. static struct clk_branch mmss_misc_cxo_clk = {
  1151. .halt_reg = 0x5014,
  1152. .clkr = {
  1153. .enable_reg = 0x5014,
  1154. .enable_mask = BIT(0),
  1155. .hw.init = &(struct clk_init_data){
  1156. .name = "mmss_misc_cxo_clk",
  1157. .parent_names = (const char *[]){ "xo" },
  1158. .num_parents = 1,
  1159. .ops = &clk_branch2_ops,
  1160. },
  1161. },
  1162. };
  1163. static struct clk_branch mmss_mmagic_maxi_clk = {
  1164. .halt_reg = 0x5074,
  1165. .clkr = {
  1166. .enable_reg = 0x5074,
  1167. .enable_mask = BIT(0),
  1168. .hw.init = &(struct clk_init_data){
  1169. .name = "mmss_mmagic_maxi_clk",
  1170. .parent_names = (const char *[]){ "maxi_clk_src" },
  1171. .num_parents = 1,
  1172. .flags = CLK_SET_RATE_PARENT,
  1173. .ops = &clk_branch2_ops,
  1174. },
  1175. },
  1176. };
  1177. static struct clk_branch mmagic_camss_axi_clk = {
  1178. .halt_reg = 0x3c44,
  1179. .clkr = {
  1180. .enable_reg = 0x3c44,
  1181. .enable_mask = BIT(0),
  1182. .hw.init = &(struct clk_init_data){
  1183. .name = "mmagic_camss_axi_clk",
  1184. .parent_names = (const char *[]){ "axi_clk_src" },
  1185. .num_parents = 1,
  1186. .flags = CLK_SET_RATE_PARENT,
  1187. .ops = &clk_branch2_ops,
  1188. },
  1189. },
  1190. };
  1191. static struct clk_branch mmagic_camss_noc_cfg_ahb_clk = {
  1192. .halt_reg = 0x3c48,
  1193. .clkr = {
  1194. .enable_reg = 0x3c48,
  1195. .enable_mask = BIT(0),
  1196. .hw.init = &(struct clk_init_data){
  1197. .name = "mmagic_camss_noc_cfg_ahb_clk",
  1198. .parent_names = (const char *[]){ "gcc_mmss_noc_cfg_ahb_clk" },
  1199. .num_parents = 1,
  1200. .flags = CLK_SET_RATE_PARENT,
  1201. .ops = &clk_branch2_ops,
  1202. },
  1203. },
  1204. };
  1205. static struct clk_branch smmu_vfe_ahb_clk = {
  1206. .halt_reg = 0x3c04,
  1207. .clkr = {
  1208. .enable_reg = 0x3c04,
  1209. .enable_mask = BIT(0),
  1210. .hw.init = &(struct clk_init_data){
  1211. .name = "smmu_vfe_ahb_clk",
  1212. .parent_names = (const char *[]){ "ahb_clk_src" },
  1213. .num_parents = 1,
  1214. .flags = CLK_SET_RATE_PARENT,
  1215. .ops = &clk_branch2_ops,
  1216. },
  1217. },
  1218. };
  1219. static struct clk_branch smmu_vfe_axi_clk = {
  1220. .halt_reg = 0x3c08,
  1221. .clkr = {
  1222. .enable_reg = 0x3c08,
  1223. .enable_mask = BIT(0),
  1224. .hw.init = &(struct clk_init_data){
  1225. .name = "smmu_vfe_axi_clk",
  1226. .parent_names = (const char *[]){ "axi_clk_src" },
  1227. .num_parents = 1,
  1228. .flags = CLK_SET_RATE_PARENT,
  1229. .ops = &clk_branch2_ops,
  1230. },
  1231. },
  1232. };
  1233. static struct clk_branch smmu_cpp_ahb_clk = {
  1234. .halt_reg = 0x3c14,
  1235. .clkr = {
  1236. .enable_reg = 0x3c14,
  1237. .enable_mask = BIT(0),
  1238. .hw.init = &(struct clk_init_data){
  1239. .name = "smmu_cpp_ahb_clk",
  1240. .parent_names = (const char *[]){ "ahb_clk_src" },
  1241. .num_parents = 1,
  1242. .flags = CLK_SET_RATE_PARENT,
  1243. .ops = &clk_branch2_ops,
  1244. },
  1245. },
  1246. };
  1247. static struct clk_branch smmu_cpp_axi_clk = {
  1248. .halt_reg = 0x3c18,
  1249. .clkr = {
  1250. .enable_reg = 0x3c18,
  1251. .enable_mask = BIT(0),
  1252. .hw.init = &(struct clk_init_data){
  1253. .name = "smmu_cpp_axi_clk",
  1254. .parent_names = (const char *[]){ "axi_clk_src" },
  1255. .num_parents = 1,
  1256. .flags = CLK_SET_RATE_PARENT,
  1257. .ops = &clk_branch2_ops,
  1258. },
  1259. },
  1260. };
  1261. static struct clk_branch smmu_jpeg_ahb_clk = {
  1262. .halt_reg = 0x3c24,
  1263. .clkr = {
  1264. .enable_reg = 0x3c24,
  1265. .enable_mask = BIT(0),
  1266. .hw.init = &(struct clk_init_data){
  1267. .name = "smmu_jpeg_ahb_clk",
  1268. .parent_names = (const char *[]){ "ahb_clk_src" },
  1269. .num_parents = 1,
  1270. .flags = CLK_SET_RATE_PARENT,
  1271. .ops = &clk_branch2_ops,
  1272. },
  1273. },
  1274. };
  1275. static struct clk_branch smmu_jpeg_axi_clk = {
  1276. .halt_reg = 0x3c28,
  1277. .clkr = {
  1278. .enable_reg = 0x3c28,
  1279. .enable_mask = BIT(0),
  1280. .hw.init = &(struct clk_init_data){
  1281. .name = "smmu_jpeg_axi_clk",
  1282. .parent_names = (const char *[]){ "axi_clk_src" },
  1283. .num_parents = 1,
  1284. .flags = CLK_SET_RATE_PARENT,
  1285. .ops = &clk_branch2_ops,
  1286. },
  1287. },
  1288. };
  1289. static struct clk_branch mmagic_mdss_axi_clk = {
  1290. .halt_reg = 0x2474,
  1291. .clkr = {
  1292. .enable_reg = 0x2474,
  1293. .enable_mask = BIT(0),
  1294. .hw.init = &(struct clk_init_data){
  1295. .name = "mmagic_mdss_axi_clk",
  1296. .parent_names = (const char *[]){ "axi_clk_src" },
  1297. .num_parents = 1,
  1298. .flags = CLK_SET_RATE_PARENT,
  1299. .ops = &clk_branch2_ops,
  1300. },
  1301. },
  1302. };
  1303. static struct clk_branch mmagic_mdss_noc_cfg_ahb_clk = {
  1304. .halt_reg = 0x2478,
  1305. .clkr = {
  1306. .enable_reg = 0x2478,
  1307. .enable_mask = BIT(0),
  1308. .hw.init = &(struct clk_init_data){
  1309. .name = "mmagic_mdss_noc_cfg_ahb_clk",
  1310. .parent_names = (const char *[]){ "gcc_mmss_noc_cfg_ahb_clk" },
  1311. .num_parents = 1,
  1312. .flags = CLK_SET_RATE_PARENT,
  1313. .ops = &clk_branch2_ops,
  1314. },
  1315. },
  1316. };
  1317. static struct clk_branch smmu_rot_ahb_clk = {
  1318. .halt_reg = 0x2444,
  1319. .clkr = {
  1320. .enable_reg = 0x2444,
  1321. .enable_mask = BIT(0),
  1322. .hw.init = &(struct clk_init_data){
  1323. .name = "smmu_rot_ahb_clk",
  1324. .parent_names = (const char *[]){ "ahb_clk_src" },
  1325. .num_parents = 1,
  1326. .flags = CLK_SET_RATE_PARENT,
  1327. .ops = &clk_branch2_ops,
  1328. },
  1329. },
  1330. };
  1331. static struct clk_branch smmu_rot_axi_clk = {
  1332. .halt_reg = 0x2448,
  1333. .clkr = {
  1334. .enable_reg = 0x2448,
  1335. .enable_mask = BIT(0),
  1336. .hw.init = &(struct clk_init_data){
  1337. .name = "smmu_rot_axi_clk",
  1338. .parent_names = (const char *[]){ "axi_clk_src" },
  1339. .num_parents = 1,
  1340. .flags = CLK_SET_RATE_PARENT,
  1341. .ops = &clk_branch2_ops,
  1342. },
  1343. },
  1344. };
  1345. static struct clk_branch smmu_mdp_ahb_clk = {
  1346. .halt_reg = 0x2454,
  1347. .clkr = {
  1348. .enable_reg = 0x2454,
  1349. .enable_mask = BIT(0),
  1350. .hw.init = &(struct clk_init_data){
  1351. .name = "smmu_mdp_ahb_clk",
  1352. .parent_names = (const char *[]){ "ahb_clk_src" },
  1353. .num_parents = 1,
  1354. .flags = CLK_SET_RATE_PARENT,
  1355. .ops = &clk_branch2_ops,
  1356. },
  1357. },
  1358. };
  1359. static struct clk_branch smmu_mdp_axi_clk = {
  1360. .halt_reg = 0x2458,
  1361. .clkr = {
  1362. .enable_reg = 0x2458,
  1363. .enable_mask = BIT(0),
  1364. .hw.init = &(struct clk_init_data){
  1365. .name = "smmu_mdp_axi_clk",
  1366. .parent_names = (const char *[]){ "axi_clk_src" },
  1367. .num_parents = 1,
  1368. .flags = CLK_SET_RATE_PARENT,
  1369. .ops = &clk_branch2_ops,
  1370. },
  1371. },
  1372. };
  1373. static struct clk_branch mmagic_video_axi_clk = {
  1374. .halt_reg = 0x1194,
  1375. .clkr = {
  1376. .enable_reg = 0x1194,
  1377. .enable_mask = BIT(0),
  1378. .hw.init = &(struct clk_init_data){
  1379. .name = "mmagic_video_axi_clk",
  1380. .parent_names = (const char *[]){ "axi_clk_src" },
  1381. .num_parents = 1,
  1382. .flags = CLK_SET_RATE_PARENT,
  1383. .ops = &clk_branch2_ops,
  1384. },
  1385. },
  1386. };
  1387. static struct clk_branch mmagic_video_noc_cfg_ahb_clk = {
  1388. .halt_reg = 0x1198,
  1389. .clkr = {
  1390. .enable_reg = 0x1198,
  1391. .enable_mask = BIT(0),
  1392. .hw.init = &(struct clk_init_data){
  1393. .name = "mmagic_video_noc_cfg_ahb_clk",
  1394. .parent_names = (const char *[]){ "gcc_mmss_noc_cfg_ahb_clk" },
  1395. .num_parents = 1,
  1396. .flags = CLK_SET_RATE_PARENT,
  1397. .ops = &clk_branch2_ops,
  1398. },
  1399. },
  1400. };
  1401. static struct clk_branch smmu_video_ahb_clk = {
  1402. .halt_reg = 0x1174,
  1403. .clkr = {
  1404. .enable_reg = 0x1174,
  1405. .enable_mask = BIT(0),
  1406. .hw.init = &(struct clk_init_data){
  1407. .name = "smmu_video_ahb_clk",
  1408. .parent_names = (const char *[]){ "ahb_clk_src" },
  1409. .num_parents = 1,
  1410. .flags = CLK_SET_RATE_PARENT,
  1411. .ops = &clk_branch2_ops,
  1412. },
  1413. },
  1414. };
  1415. static struct clk_branch smmu_video_axi_clk = {
  1416. .halt_reg = 0x1178,
  1417. .clkr = {
  1418. .enable_reg = 0x1178,
  1419. .enable_mask = BIT(0),
  1420. .hw.init = &(struct clk_init_data){
  1421. .name = "smmu_video_axi_clk",
  1422. .parent_names = (const char *[]){ "axi_clk_src" },
  1423. .num_parents = 1,
  1424. .flags = CLK_SET_RATE_PARENT,
  1425. .ops = &clk_branch2_ops,
  1426. },
  1427. },
  1428. };
  1429. static struct clk_branch mmagic_bimc_noc_cfg_ahb_clk = {
  1430. .halt_reg = 0x5298,
  1431. .clkr = {
  1432. .enable_reg = 0x5298,
  1433. .enable_mask = BIT(0),
  1434. .hw.init = &(struct clk_init_data){
  1435. .name = "mmagic_bimc_noc_cfg_ahb_clk",
  1436. .parent_names = (const char *[]){ "gcc_mmss_noc_cfg_ahb_clk" },
  1437. .num_parents = 1,
  1438. .flags = CLK_SET_RATE_PARENT,
  1439. .ops = &clk_branch2_ops,
  1440. },
  1441. },
  1442. };
  1443. static struct clk_branch gpu_gx_gfx3d_clk = {
  1444. .halt_reg = 0x4028,
  1445. .clkr = {
  1446. .enable_reg = 0x4028,
  1447. .enable_mask = BIT(0),
  1448. .hw.init = &(struct clk_init_data){
  1449. .name = "gpu_gx_gfx3d_clk",
  1450. .parent_names = (const char *[]){ "gfx3d_clk_src" },
  1451. .num_parents = 1,
  1452. .flags = CLK_SET_RATE_PARENT,
  1453. .ops = &clk_branch2_ops,
  1454. },
  1455. },
  1456. };
  1457. static struct clk_branch gpu_gx_rbbmtimer_clk = {
  1458. .halt_reg = 0x40b0,
  1459. .clkr = {
  1460. .enable_reg = 0x40b0,
  1461. .enable_mask = BIT(0),
  1462. .hw.init = &(struct clk_init_data){
  1463. .name = "gpu_gx_rbbmtimer_clk",
  1464. .parent_names = (const char *[]){ "rbbmtimer_clk_src" },
  1465. .num_parents = 1,
  1466. .flags = CLK_SET_RATE_PARENT,
  1467. .ops = &clk_branch2_ops,
  1468. },
  1469. },
  1470. };
  1471. static struct clk_branch gpu_ahb_clk = {
  1472. .halt_reg = 0x403c,
  1473. .clkr = {
  1474. .enable_reg = 0x403c,
  1475. .enable_mask = BIT(0),
  1476. .hw.init = &(struct clk_init_data){
  1477. .name = "gpu_ahb_clk",
  1478. .parent_names = (const char *[]){ "ahb_clk_src" },
  1479. .num_parents = 1,
  1480. .flags = CLK_SET_RATE_PARENT,
  1481. .ops = &clk_branch2_ops,
  1482. },
  1483. },
  1484. };
  1485. static struct clk_branch gpu_aon_isense_clk = {
  1486. .halt_reg = 0x4044,
  1487. .clkr = {
  1488. .enable_reg = 0x4044,
  1489. .enable_mask = BIT(0),
  1490. .hw.init = &(struct clk_init_data){
  1491. .name = "gpu_aon_isense_clk",
  1492. .parent_names = (const char *[]){ "isense_clk_src" },
  1493. .num_parents = 1,
  1494. .flags = CLK_SET_RATE_PARENT,
  1495. .ops = &clk_branch2_ops,
  1496. },
  1497. },
  1498. };
  1499. static struct clk_branch vmem_maxi_clk = {
  1500. .halt_reg = 0x1204,
  1501. .clkr = {
  1502. .enable_reg = 0x1204,
  1503. .enable_mask = BIT(0),
  1504. .hw.init = &(struct clk_init_data){
  1505. .name = "vmem_maxi_clk",
  1506. .parent_names = (const char *[]){ "maxi_clk_src" },
  1507. .num_parents = 1,
  1508. .flags = CLK_SET_RATE_PARENT,
  1509. .ops = &clk_branch2_ops,
  1510. },
  1511. },
  1512. };
  1513. static struct clk_branch vmem_ahb_clk = {
  1514. .halt_reg = 0x1208,
  1515. .clkr = {
  1516. .enable_reg = 0x1208,
  1517. .enable_mask = BIT(0),
  1518. .hw.init = &(struct clk_init_data){
  1519. .name = "vmem_ahb_clk",
  1520. .parent_names = (const char *[]){ "ahb_clk_src" },
  1521. .num_parents = 1,
  1522. .flags = CLK_SET_RATE_PARENT,
  1523. .ops = &clk_branch2_ops,
  1524. },
  1525. },
  1526. };
  1527. static struct clk_branch mmss_rbcpr_clk = {
  1528. .halt_reg = 0x4084,
  1529. .clkr = {
  1530. .enable_reg = 0x4084,
  1531. .enable_mask = BIT(0),
  1532. .hw.init = &(struct clk_init_data){
  1533. .name = "mmss_rbcpr_clk",
  1534. .parent_names = (const char *[]){ "rbcpr_clk_src" },
  1535. .num_parents = 1,
  1536. .flags = CLK_SET_RATE_PARENT,
  1537. .ops = &clk_branch2_ops,
  1538. },
  1539. },
  1540. };
  1541. static struct clk_branch mmss_rbcpr_ahb_clk = {
  1542. .halt_reg = 0x4088,
  1543. .clkr = {
  1544. .enable_reg = 0x4088,
  1545. .enable_mask = BIT(0),
  1546. .hw.init = &(struct clk_init_data){
  1547. .name = "mmss_rbcpr_ahb_clk",
  1548. .parent_names = (const char *[]){ "ahb_clk_src" },
  1549. .num_parents = 1,
  1550. .flags = CLK_SET_RATE_PARENT,
  1551. .ops = &clk_branch2_ops,
  1552. },
  1553. },
  1554. };
  1555. static struct clk_branch video_core_clk = {
  1556. .halt_reg = 0x1028,
  1557. .clkr = {
  1558. .enable_reg = 0x1028,
  1559. .enable_mask = BIT(0),
  1560. .hw.init = &(struct clk_init_data){
  1561. .name = "video_core_clk",
  1562. .parent_names = (const char *[]){ "video_core_clk_src" },
  1563. .num_parents = 1,
  1564. .flags = CLK_SET_RATE_PARENT,
  1565. .ops = &clk_branch2_ops,
  1566. },
  1567. },
  1568. };
  1569. static struct clk_branch video_axi_clk = {
  1570. .halt_reg = 0x1034,
  1571. .clkr = {
  1572. .enable_reg = 0x1034,
  1573. .enable_mask = BIT(0),
  1574. .hw.init = &(struct clk_init_data){
  1575. .name = "video_axi_clk",
  1576. .parent_names = (const char *[]){ "axi_clk_src" },
  1577. .num_parents = 1,
  1578. .flags = CLK_SET_RATE_PARENT,
  1579. .ops = &clk_branch2_ops,
  1580. },
  1581. },
  1582. };
  1583. static struct clk_branch video_maxi_clk = {
  1584. .halt_reg = 0x1038,
  1585. .clkr = {
  1586. .enable_reg = 0x1038,
  1587. .enable_mask = BIT(0),
  1588. .hw.init = &(struct clk_init_data){
  1589. .name = "video_maxi_clk",
  1590. .parent_names = (const char *[]){ "maxi_clk_src" },
  1591. .num_parents = 1,
  1592. .flags = CLK_SET_RATE_PARENT,
  1593. .ops = &clk_branch2_ops,
  1594. },
  1595. },
  1596. };
  1597. static struct clk_branch video_ahb_clk = {
  1598. .halt_reg = 0x1030,
  1599. .clkr = {
  1600. .enable_reg = 0x1030,
  1601. .enable_mask = BIT(0),
  1602. .hw.init = &(struct clk_init_data){
  1603. .name = "video_ahb_clk",
  1604. .parent_names = (const char *[]){ "ahb_clk_src" },
  1605. .num_parents = 1,
  1606. .flags = CLK_SET_RATE_PARENT,
  1607. .ops = &clk_branch2_ops,
  1608. },
  1609. },
  1610. };
  1611. static struct clk_branch video_subcore0_clk = {
  1612. .halt_reg = 0x1048,
  1613. .clkr = {
  1614. .enable_reg = 0x1048,
  1615. .enable_mask = BIT(0),
  1616. .hw.init = &(struct clk_init_data){
  1617. .name = "video_subcore0_clk",
  1618. .parent_names = (const char *[]){ "video_subcore0_clk_src" },
  1619. .num_parents = 1,
  1620. .flags = CLK_SET_RATE_PARENT,
  1621. .ops = &clk_branch2_ops,
  1622. },
  1623. },
  1624. };
  1625. static struct clk_branch video_subcore1_clk = {
  1626. .halt_reg = 0x104c,
  1627. .clkr = {
  1628. .enable_reg = 0x104c,
  1629. .enable_mask = BIT(0),
  1630. .hw.init = &(struct clk_init_data){
  1631. .name = "video_subcore1_clk",
  1632. .parent_names = (const char *[]){ "video_subcore1_clk_src" },
  1633. .num_parents = 1,
  1634. .flags = CLK_SET_RATE_PARENT,
  1635. .ops = &clk_branch2_ops,
  1636. },
  1637. },
  1638. };
  1639. static struct clk_branch mdss_ahb_clk = {
  1640. .halt_reg = 0x2308,
  1641. .clkr = {
  1642. .enable_reg = 0x2308,
  1643. .enable_mask = BIT(0),
  1644. .hw.init = &(struct clk_init_data){
  1645. .name = "mdss_ahb_clk",
  1646. .parent_names = (const char *[]){ "ahb_clk_src" },
  1647. .num_parents = 1,
  1648. .flags = CLK_SET_RATE_PARENT,
  1649. .ops = &clk_branch2_ops,
  1650. },
  1651. },
  1652. };
  1653. static struct clk_branch mdss_hdmi_ahb_clk = {
  1654. .halt_reg = 0x230c,
  1655. .clkr = {
  1656. .enable_reg = 0x230c,
  1657. .enable_mask = BIT(0),
  1658. .hw.init = &(struct clk_init_data){
  1659. .name = "mdss_hdmi_ahb_clk",
  1660. .parent_names = (const char *[]){ "ahb_clk_src" },
  1661. .num_parents = 1,
  1662. .flags = CLK_SET_RATE_PARENT,
  1663. .ops = &clk_branch2_ops,
  1664. },
  1665. },
  1666. };
  1667. static struct clk_branch mdss_axi_clk = {
  1668. .halt_reg = 0x2310,
  1669. .clkr = {
  1670. .enable_reg = 0x2310,
  1671. .enable_mask = BIT(0),
  1672. .hw.init = &(struct clk_init_data){
  1673. .name = "mdss_axi_clk",
  1674. .parent_names = (const char *[]){ "axi_clk_src" },
  1675. .num_parents = 1,
  1676. .flags = CLK_SET_RATE_PARENT,
  1677. .ops = &clk_branch2_ops,
  1678. },
  1679. },
  1680. };
  1681. static struct clk_branch mdss_pclk0_clk = {
  1682. .halt_reg = 0x2314,
  1683. .clkr = {
  1684. .enable_reg = 0x2314,
  1685. .enable_mask = BIT(0),
  1686. .hw.init = &(struct clk_init_data){
  1687. .name = "mdss_pclk0_clk",
  1688. .parent_names = (const char *[]){ "pclk0_clk_src" },
  1689. .num_parents = 1,
  1690. .flags = CLK_SET_RATE_PARENT,
  1691. .ops = &clk_branch2_ops,
  1692. },
  1693. },
  1694. };
  1695. static struct clk_branch mdss_pclk1_clk = {
  1696. .halt_reg = 0x2318,
  1697. .clkr = {
  1698. .enable_reg = 0x2318,
  1699. .enable_mask = BIT(0),
  1700. .hw.init = &(struct clk_init_data){
  1701. .name = "mdss_pclk1_clk",
  1702. .parent_names = (const char *[]){ "pclk1_clk_src" },
  1703. .num_parents = 1,
  1704. .flags = CLK_SET_RATE_PARENT,
  1705. .ops = &clk_branch2_ops,
  1706. },
  1707. },
  1708. };
  1709. static struct clk_branch mdss_mdp_clk = {
  1710. .halt_reg = 0x231c,
  1711. .clkr = {
  1712. .enable_reg = 0x231c,
  1713. .enable_mask = BIT(0),
  1714. .hw.init = &(struct clk_init_data){
  1715. .name = "mdss_mdp_clk",
  1716. .parent_names = (const char *[]){ "mdp_clk_src" },
  1717. .num_parents = 1,
  1718. .flags = CLK_SET_RATE_PARENT,
  1719. .ops = &clk_branch2_ops,
  1720. },
  1721. },
  1722. };
  1723. static struct clk_branch mdss_extpclk_clk = {
  1724. .halt_reg = 0x2324,
  1725. .clkr = {
  1726. .enable_reg = 0x2324,
  1727. .enable_mask = BIT(0),
  1728. .hw.init = &(struct clk_init_data){
  1729. .name = "mdss_extpclk_clk",
  1730. .parent_names = (const char *[]){ "extpclk_clk_src" },
  1731. .num_parents = 1,
  1732. .flags = CLK_SET_RATE_PARENT,
  1733. .ops = &clk_branch2_ops,
  1734. },
  1735. },
  1736. };
  1737. static struct clk_branch mdss_vsync_clk = {
  1738. .halt_reg = 0x2328,
  1739. .clkr = {
  1740. .enable_reg = 0x2328,
  1741. .enable_mask = BIT(0),
  1742. .hw.init = &(struct clk_init_data){
  1743. .name = "mdss_vsync_clk",
  1744. .parent_names = (const char *[]){ "vsync_clk_src" },
  1745. .num_parents = 1,
  1746. .flags = CLK_SET_RATE_PARENT,
  1747. .ops = &clk_branch2_ops,
  1748. },
  1749. },
  1750. };
  1751. static struct clk_branch mdss_hdmi_clk = {
  1752. .halt_reg = 0x2338,
  1753. .clkr = {
  1754. .enable_reg = 0x2338,
  1755. .enable_mask = BIT(0),
  1756. .hw.init = &(struct clk_init_data){
  1757. .name = "mdss_hdmi_clk",
  1758. .parent_names = (const char *[]){ "hdmi_clk_src" },
  1759. .num_parents = 1,
  1760. .flags = CLK_SET_RATE_PARENT,
  1761. .ops = &clk_branch2_ops,
  1762. },
  1763. },
  1764. };
  1765. static struct clk_branch mdss_byte0_clk = {
  1766. .halt_reg = 0x233c,
  1767. .clkr = {
  1768. .enable_reg = 0x233c,
  1769. .enable_mask = BIT(0),
  1770. .hw.init = &(struct clk_init_data){
  1771. .name = "mdss_byte0_clk",
  1772. .parent_names = (const char *[]){ "byte0_clk_src" },
  1773. .num_parents = 1,
  1774. .flags = CLK_SET_RATE_PARENT,
  1775. .ops = &clk_branch2_ops,
  1776. },
  1777. },
  1778. };
  1779. static struct clk_branch mdss_byte1_clk = {
  1780. .halt_reg = 0x2340,
  1781. .clkr = {
  1782. .enable_reg = 0x2340,
  1783. .enable_mask = BIT(0),
  1784. .hw.init = &(struct clk_init_data){
  1785. .name = "mdss_byte1_clk",
  1786. .parent_names = (const char *[]){ "byte1_clk_src" },
  1787. .num_parents = 1,
  1788. .flags = CLK_SET_RATE_PARENT,
  1789. .ops = &clk_branch2_ops,
  1790. },
  1791. },
  1792. };
  1793. static struct clk_branch mdss_esc0_clk = {
  1794. .halt_reg = 0x2344,
  1795. .clkr = {
  1796. .enable_reg = 0x2344,
  1797. .enable_mask = BIT(0),
  1798. .hw.init = &(struct clk_init_data){
  1799. .name = "mdss_esc0_clk",
  1800. .parent_names = (const char *[]){ "esc0_clk_src" },
  1801. .num_parents = 1,
  1802. .flags = CLK_SET_RATE_PARENT,
  1803. .ops = &clk_branch2_ops,
  1804. },
  1805. },
  1806. };
  1807. static struct clk_branch mdss_esc1_clk = {
  1808. .halt_reg = 0x2348,
  1809. .clkr = {
  1810. .enable_reg = 0x2348,
  1811. .enable_mask = BIT(0),
  1812. .hw.init = &(struct clk_init_data){
  1813. .name = "mdss_esc1_clk",
  1814. .parent_names = (const char *[]){ "esc1_clk_src" },
  1815. .num_parents = 1,
  1816. .flags = CLK_SET_RATE_PARENT,
  1817. .ops = &clk_branch2_ops,
  1818. },
  1819. },
  1820. };
  1821. static struct clk_branch camss_top_ahb_clk = {
  1822. .halt_reg = 0x3484,
  1823. .clkr = {
  1824. .enable_reg = 0x3484,
  1825. .enable_mask = BIT(0),
  1826. .hw.init = &(struct clk_init_data){
  1827. .name = "camss_top_ahb_clk",
  1828. .parent_names = (const char *[]){ "ahb_clk_src" },
  1829. .num_parents = 1,
  1830. .flags = CLK_SET_RATE_PARENT,
  1831. .ops = &clk_branch2_ops,
  1832. },
  1833. },
  1834. };
  1835. static struct clk_branch camss_ahb_clk = {
  1836. .halt_reg = 0x348c,
  1837. .clkr = {
  1838. .enable_reg = 0x348c,
  1839. .enable_mask = BIT(0),
  1840. .hw.init = &(struct clk_init_data){
  1841. .name = "camss_ahb_clk",
  1842. .parent_names = (const char *[]){ "ahb_clk_src" },
  1843. .num_parents = 1,
  1844. .flags = CLK_SET_RATE_PARENT,
  1845. .ops = &clk_branch2_ops,
  1846. },
  1847. },
  1848. };
  1849. static struct clk_branch camss_micro_ahb_clk = {
  1850. .halt_reg = 0x3494,
  1851. .clkr = {
  1852. .enable_reg = 0x3494,
  1853. .enable_mask = BIT(0),
  1854. .hw.init = &(struct clk_init_data){
  1855. .name = "camss_micro_ahb_clk",
  1856. .parent_names = (const char *[]){ "ahb_clk_src" },
  1857. .num_parents = 1,
  1858. .flags = CLK_SET_RATE_PARENT,
  1859. .ops = &clk_branch2_ops,
  1860. },
  1861. },
  1862. };
  1863. static struct clk_branch camss_gp0_clk = {
  1864. .halt_reg = 0x3444,
  1865. .clkr = {
  1866. .enable_reg = 0x3444,
  1867. .enable_mask = BIT(0),
  1868. .hw.init = &(struct clk_init_data){
  1869. .name = "camss_gp0_clk",
  1870. .parent_names = (const char *[]){ "camss_gp0_clk_src" },
  1871. .num_parents = 1,
  1872. .flags = CLK_SET_RATE_PARENT,
  1873. .ops = &clk_branch2_ops,
  1874. },
  1875. },
  1876. };
  1877. static struct clk_branch camss_gp1_clk = {
  1878. .halt_reg = 0x3474,
  1879. .clkr = {
  1880. .enable_reg = 0x3474,
  1881. .enable_mask = BIT(0),
  1882. .hw.init = &(struct clk_init_data){
  1883. .name = "camss_gp1_clk",
  1884. .parent_names = (const char *[]){ "camss_gp1_clk_src" },
  1885. .num_parents = 1,
  1886. .flags = CLK_SET_RATE_PARENT,
  1887. .ops = &clk_branch2_ops,
  1888. },
  1889. },
  1890. };
  1891. static struct clk_branch camss_mclk0_clk = {
  1892. .halt_reg = 0x3384,
  1893. .clkr = {
  1894. .enable_reg = 0x3384,
  1895. .enable_mask = BIT(0),
  1896. .hw.init = &(struct clk_init_data){
  1897. .name = "camss_mclk0_clk",
  1898. .parent_names = (const char *[]){ "mclk0_clk_src" },
  1899. .num_parents = 1,
  1900. .flags = CLK_SET_RATE_PARENT,
  1901. .ops = &clk_branch2_ops,
  1902. },
  1903. },
  1904. };
  1905. static struct clk_branch camss_mclk1_clk = {
  1906. .halt_reg = 0x33b4,
  1907. .clkr = {
  1908. .enable_reg = 0x33b4,
  1909. .enable_mask = BIT(0),
  1910. .hw.init = &(struct clk_init_data){
  1911. .name = "camss_mclk1_clk",
  1912. .parent_names = (const char *[]){ "mclk1_clk_src" },
  1913. .num_parents = 1,
  1914. .flags = CLK_SET_RATE_PARENT,
  1915. .ops = &clk_branch2_ops,
  1916. },
  1917. },
  1918. };
  1919. static struct clk_branch camss_mclk2_clk = {
  1920. .halt_reg = 0x33e4,
  1921. .clkr = {
  1922. .enable_reg = 0x33e4,
  1923. .enable_mask = BIT(0),
  1924. .hw.init = &(struct clk_init_data){
  1925. .name = "camss_mclk2_clk",
  1926. .parent_names = (const char *[]){ "mclk2_clk_src" },
  1927. .num_parents = 1,
  1928. .flags = CLK_SET_RATE_PARENT,
  1929. .ops = &clk_branch2_ops,
  1930. },
  1931. },
  1932. };
  1933. static struct clk_branch camss_mclk3_clk = {
  1934. .halt_reg = 0x3414,
  1935. .clkr = {
  1936. .enable_reg = 0x3414,
  1937. .enable_mask = BIT(0),
  1938. .hw.init = &(struct clk_init_data){
  1939. .name = "camss_mclk3_clk",
  1940. .parent_names = (const char *[]){ "mclk3_clk_src" },
  1941. .num_parents = 1,
  1942. .flags = CLK_SET_RATE_PARENT,
  1943. .ops = &clk_branch2_ops,
  1944. },
  1945. },
  1946. };
  1947. static struct clk_branch camss_cci_clk = {
  1948. .halt_reg = 0x3344,
  1949. .clkr = {
  1950. .enable_reg = 0x3344,
  1951. .enable_mask = BIT(0),
  1952. .hw.init = &(struct clk_init_data){
  1953. .name = "camss_cci_clk",
  1954. .parent_names = (const char *[]){ "cci_clk_src" },
  1955. .num_parents = 1,
  1956. .flags = CLK_SET_RATE_PARENT,
  1957. .ops = &clk_branch2_ops,
  1958. },
  1959. },
  1960. };
  1961. static struct clk_branch camss_cci_ahb_clk = {
  1962. .halt_reg = 0x3348,
  1963. .clkr = {
  1964. .enable_reg = 0x3348,
  1965. .enable_mask = BIT(0),
  1966. .hw.init = &(struct clk_init_data){
  1967. .name = "camss_cci_ahb_clk",
  1968. .parent_names = (const char *[]){ "ahb_clk_src" },
  1969. .num_parents = 1,
  1970. .flags = CLK_SET_RATE_PARENT,
  1971. .ops = &clk_branch2_ops,
  1972. },
  1973. },
  1974. };
  1975. static struct clk_branch camss_csi0phytimer_clk = {
  1976. .halt_reg = 0x3024,
  1977. .clkr = {
  1978. .enable_reg = 0x3024,
  1979. .enable_mask = BIT(0),
  1980. .hw.init = &(struct clk_init_data){
  1981. .name = "camss_csi0phytimer_clk",
  1982. .parent_names = (const char *[]){ "csi0phytimer_clk_src" },
  1983. .num_parents = 1,
  1984. .flags = CLK_SET_RATE_PARENT,
  1985. .ops = &clk_branch2_ops,
  1986. },
  1987. },
  1988. };
  1989. static struct clk_branch camss_csi1phytimer_clk = {
  1990. .halt_reg = 0x3054,
  1991. .clkr = {
  1992. .enable_reg = 0x3054,
  1993. .enable_mask = BIT(0),
  1994. .hw.init = &(struct clk_init_data){
  1995. .name = "camss_csi1phytimer_clk",
  1996. .parent_names = (const char *[]){ "csi1phytimer_clk_src" },
  1997. .num_parents = 1,
  1998. .flags = CLK_SET_RATE_PARENT,
  1999. .ops = &clk_branch2_ops,
  2000. },
  2001. },
  2002. };
  2003. static struct clk_branch camss_csi2phytimer_clk = {
  2004. .halt_reg = 0x3084,
  2005. .clkr = {
  2006. .enable_reg = 0x3084,
  2007. .enable_mask = BIT(0),
  2008. .hw.init = &(struct clk_init_data){
  2009. .name = "camss_csi2phytimer_clk",
  2010. .parent_names = (const char *[]){ "csi2phytimer_clk_src" },
  2011. .num_parents = 1,
  2012. .flags = CLK_SET_RATE_PARENT,
  2013. .ops = &clk_branch2_ops,
  2014. },
  2015. },
  2016. };
  2017. static struct clk_branch camss_csiphy0_3p_clk = {
  2018. .halt_reg = 0x3234,
  2019. .clkr = {
  2020. .enable_reg = 0x3234,
  2021. .enable_mask = BIT(0),
  2022. .hw.init = &(struct clk_init_data){
  2023. .name = "camss_csiphy0_3p_clk",
  2024. .parent_names = (const char *[]){ "csiphy0_3p_clk_src" },
  2025. .num_parents = 1,
  2026. .flags = CLK_SET_RATE_PARENT,
  2027. .ops = &clk_branch2_ops,
  2028. },
  2029. },
  2030. };
  2031. static struct clk_branch camss_csiphy1_3p_clk = {
  2032. .halt_reg = 0x3254,
  2033. .clkr = {
  2034. .enable_reg = 0x3254,
  2035. .enable_mask = BIT(0),
  2036. .hw.init = &(struct clk_init_data){
  2037. .name = "camss_csiphy1_3p_clk",
  2038. .parent_names = (const char *[]){ "csiphy1_3p_clk_src" },
  2039. .num_parents = 1,
  2040. .flags = CLK_SET_RATE_PARENT,
  2041. .ops = &clk_branch2_ops,
  2042. },
  2043. },
  2044. };
  2045. static struct clk_branch camss_csiphy2_3p_clk = {
  2046. .halt_reg = 0x3274,
  2047. .clkr = {
  2048. .enable_reg = 0x3274,
  2049. .enable_mask = BIT(0),
  2050. .hw.init = &(struct clk_init_data){
  2051. .name = "camss_csiphy2_3p_clk",
  2052. .parent_names = (const char *[]){ "csiphy2_3p_clk_src" },
  2053. .num_parents = 1,
  2054. .flags = CLK_SET_RATE_PARENT,
  2055. .ops = &clk_branch2_ops,
  2056. },
  2057. },
  2058. };
  2059. static struct clk_branch camss_jpeg0_clk = {
  2060. .halt_reg = 0x35a8,
  2061. .clkr = {
  2062. .enable_reg = 0x35a8,
  2063. .enable_mask = BIT(0),
  2064. .hw.init = &(struct clk_init_data){
  2065. .name = "camss_jpeg0_clk",
  2066. .parent_names = (const char *[]){ "jpeg0_clk_src" },
  2067. .num_parents = 1,
  2068. .flags = CLK_SET_RATE_PARENT,
  2069. .ops = &clk_branch2_ops,
  2070. },
  2071. },
  2072. };
  2073. static struct clk_branch camss_jpeg2_clk = {
  2074. .halt_reg = 0x35b0,
  2075. .clkr = {
  2076. .enable_reg = 0x35b0,
  2077. .enable_mask = BIT(0),
  2078. .hw.init = &(struct clk_init_data){
  2079. .name = "camss_jpeg2_clk",
  2080. .parent_names = (const char *[]){ "jpeg2_clk_src" },
  2081. .num_parents = 1,
  2082. .flags = CLK_SET_RATE_PARENT,
  2083. .ops = &clk_branch2_ops,
  2084. },
  2085. },
  2086. };
  2087. static struct clk_branch camss_jpeg_dma_clk = {
  2088. .halt_reg = 0x35c0,
  2089. .clkr = {
  2090. .enable_reg = 0x35c0,
  2091. .enable_mask = BIT(0),
  2092. .hw.init = &(struct clk_init_data){
  2093. .name = "camss_jpeg_dma_clk",
  2094. .parent_names = (const char *[]){ "jpeg_dma_clk_src" },
  2095. .num_parents = 1,
  2096. .flags = CLK_SET_RATE_PARENT,
  2097. .ops = &clk_branch2_ops,
  2098. },
  2099. },
  2100. };
  2101. static struct clk_branch camss_jpeg_ahb_clk = {
  2102. .halt_reg = 0x35b4,
  2103. .clkr = {
  2104. .enable_reg = 0x35b4,
  2105. .enable_mask = BIT(0),
  2106. .hw.init = &(struct clk_init_data){
  2107. .name = "camss_jpeg_ahb_clk",
  2108. .parent_names = (const char *[]){ "ahb_clk_src" },
  2109. .num_parents = 1,
  2110. .flags = CLK_SET_RATE_PARENT,
  2111. .ops = &clk_branch2_ops,
  2112. },
  2113. },
  2114. };
  2115. static struct clk_branch camss_jpeg_axi_clk = {
  2116. .halt_reg = 0x35b8,
  2117. .clkr = {
  2118. .enable_reg = 0x35b8,
  2119. .enable_mask = BIT(0),
  2120. .hw.init = &(struct clk_init_data){
  2121. .name = "camss_jpeg_axi_clk",
  2122. .parent_names = (const char *[]){ "axi_clk_src" },
  2123. .num_parents = 1,
  2124. .flags = CLK_SET_RATE_PARENT,
  2125. .ops = &clk_branch2_ops,
  2126. },
  2127. },
  2128. };
  2129. static struct clk_branch camss_vfe_ahb_clk = {
  2130. .halt_reg = 0x36b8,
  2131. .clkr = {
  2132. .enable_reg = 0x36b8,
  2133. .enable_mask = BIT(0),
  2134. .hw.init = &(struct clk_init_data){
  2135. .name = "camss_vfe_ahb_clk",
  2136. .parent_names = (const char *[]){ "ahb_clk_src" },
  2137. .num_parents = 1,
  2138. .flags = CLK_SET_RATE_PARENT,
  2139. .ops = &clk_branch2_ops,
  2140. },
  2141. },
  2142. };
  2143. static struct clk_branch camss_vfe_axi_clk = {
  2144. .halt_reg = 0x36bc,
  2145. .clkr = {
  2146. .enable_reg = 0x36bc,
  2147. .enable_mask = BIT(0),
  2148. .hw.init = &(struct clk_init_data){
  2149. .name = "camss_vfe_axi_clk",
  2150. .parent_names = (const char *[]){ "axi_clk_src" },
  2151. .num_parents = 1,
  2152. .flags = CLK_SET_RATE_PARENT,
  2153. .ops = &clk_branch2_ops,
  2154. },
  2155. },
  2156. };
  2157. static struct clk_branch camss_vfe0_clk = {
  2158. .halt_reg = 0x36a8,
  2159. .clkr = {
  2160. .enable_reg = 0x36a8,
  2161. .enable_mask = BIT(0),
  2162. .hw.init = &(struct clk_init_data){
  2163. .name = "camss_vfe0_clk",
  2164. .parent_names = (const char *[]){ "vfe0_clk_src" },
  2165. .num_parents = 1,
  2166. .flags = CLK_SET_RATE_PARENT,
  2167. .ops = &clk_branch2_ops,
  2168. },
  2169. },
  2170. };
  2171. static struct clk_branch camss_vfe0_stream_clk = {
  2172. .halt_reg = 0x3720,
  2173. .clkr = {
  2174. .enable_reg = 0x3720,
  2175. .enable_mask = BIT(0),
  2176. .hw.init = &(struct clk_init_data){
  2177. .name = "camss_vfe0_stream_clk",
  2178. .parent_names = (const char *[]){ "vfe0_clk_src" },
  2179. .num_parents = 1,
  2180. .flags = CLK_SET_RATE_PARENT,
  2181. .ops = &clk_branch2_ops,
  2182. },
  2183. },
  2184. };
  2185. static struct clk_branch camss_vfe0_ahb_clk = {
  2186. .halt_reg = 0x3668,
  2187. .clkr = {
  2188. .enable_reg = 0x3668,
  2189. .enable_mask = BIT(0),
  2190. .hw.init = &(struct clk_init_data){
  2191. .name = "camss_vfe0_ahb_clk",
  2192. .parent_names = (const char *[]){ "ahb_clk_src" },
  2193. .num_parents = 1,
  2194. .flags = CLK_SET_RATE_PARENT,
  2195. .ops = &clk_branch2_ops,
  2196. },
  2197. },
  2198. };
  2199. static struct clk_branch camss_vfe1_clk = {
  2200. .halt_reg = 0x36ac,
  2201. .clkr = {
  2202. .enable_reg = 0x36ac,
  2203. .enable_mask = BIT(0),
  2204. .hw.init = &(struct clk_init_data){
  2205. .name = "camss_vfe1_clk",
  2206. .parent_names = (const char *[]){ "vfe1_clk_src" },
  2207. .num_parents = 1,
  2208. .flags = CLK_SET_RATE_PARENT,
  2209. .ops = &clk_branch2_ops,
  2210. },
  2211. },
  2212. };
  2213. static struct clk_branch camss_vfe1_stream_clk = {
  2214. .halt_reg = 0x3724,
  2215. .clkr = {
  2216. .enable_reg = 0x3724,
  2217. .enable_mask = BIT(0),
  2218. .hw.init = &(struct clk_init_data){
  2219. .name = "camss_vfe1_stream_clk",
  2220. .parent_names = (const char *[]){ "vfe1_clk_src" },
  2221. .num_parents = 1,
  2222. .flags = CLK_SET_RATE_PARENT,
  2223. .ops = &clk_branch2_ops,
  2224. },
  2225. },
  2226. };
  2227. static struct clk_branch camss_vfe1_ahb_clk = {
  2228. .halt_reg = 0x3678,
  2229. .clkr = {
  2230. .enable_reg = 0x3678,
  2231. .enable_mask = BIT(0),
  2232. .hw.init = &(struct clk_init_data){
  2233. .name = "camss_vfe1_ahb_clk",
  2234. .parent_names = (const char *[]){ "ahb_clk_src" },
  2235. .num_parents = 1,
  2236. .flags = CLK_SET_RATE_PARENT,
  2237. .ops = &clk_branch2_ops,
  2238. },
  2239. },
  2240. };
  2241. static struct clk_branch camss_csi_vfe0_clk = {
  2242. .halt_reg = 0x3704,
  2243. .clkr = {
  2244. .enable_reg = 0x3704,
  2245. .enable_mask = BIT(0),
  2246. .hw.init = &(struct clk_init_data){
  2247. .name = "camss_csi_vfe0_clk",
  2248. .parent_names = (const char *[]){ "vfe0_clk_src" },
  2249. .num_parents = 1,
  2250. .flags = CLK_SET_RATE_PARENT,
  2251. .ops = &clk_branch2_ops,
  2252. },
  2253. },
  2254. };
  2255. static struct clk_branch camss_csi_vfe1_clk = {
  2256. .halt_reg = 0x3714,
  2257. .clkr = {
  2258. .enable_reg = 0x3714,
  2259. .enable_mask = BIT(0),
  2260. .hw.init = &(struct clk_init_data){
  2261. .name = "camss_csi_vfe1_clk",
  2262. .parent_names = (const char *[]){ "vfe1_clk_src" },
  2263. .num_parents = 1,
  2264. .flags = CLK_SET_RATE_PARENT,
  2265. .ops = &clk_branch2_ops,
  2266. },
  2267. },
  2268. };
  2269. static struct clk_branch camss_cpp_vbif_ahb_clk = {
  2270. .halt_reg = 0x36c8,
  2271. .clkr = {
  2272. .enable_reg = 0x36c8,
  2273. .enable_mask = BIT(0),
  2274. .hw.init = &(struct clk_init_data){
  2275. .name = "camss_cpp_vbif_ahb_clk",
  2276. .parent_names = (const char *[]){ "ahb_clk_src" },
  2277. .num_parents = 1,
  2278. .flags = CLK_SET_RATE_PARENT,
  2279. .ops = &clk_branch2_ops,
  2280. },
  2281. },
  2282. };
  2283. static struct clk_branch camss_cpp_axi_clk = {
  2284. .halt_reg = 0x36c4,
  2285. .clkr = {
  2286. .enable_reg = 0x36c4,
  2287. .enable_mask = BIT(0),
  2288. .hw.init = &(struct clk_init_data){
  2289. .name = "camss_cpp_axi_clk",
  2290. .parent_names = (const char *[]){ "axi_clk_src" },
  2291. .num_parents = 1,
  2292. .flags = CLK_SET_RATE_PARENT,
  2293. .ops = &clk_branch2_ops,
  2294. },
  2295. },
  2296. };
  2297. static struct clk_branch camss_cpp_clk = {
  2298. .halt_reg = 0x36b0,
  2299. .clkr = {
  2300. .enable_reg = 0x36b0,
  2301. .enable_mask = BIT(0),
  2302. .hw.init = &(struct clk_init_data){
  2303. .name = "camss_cpp_clk",
  2304. .parent_names = (const char *[]){ "cpp_clk_src" },
  2305. .num_parents = 1,
  2306. .flags = CLK_SET_RATE_PARENT,
  2307. .ops = &clk_branch2_ops,
  2308. },
  2309. },
  2310. };
  2311. static struct clk_branch camss_cpp_ahb_clk = {
  2312. .halt_reg = 0x36b4,
  2313. .clkr = {
  2314. .enable_reg = 0x36b4,
  2315. .enable_mask = BIT(0),
  2316. .hw.init = &(struct clk_init_data){
  2317. .name = "camss_cpp_ahb_clk",
  2318. .parent_names = (const char *[]){ "ahb_clk_src" },
  2319. .num_parents = 1,
  2320. .flags = CLK_SET_RATE_PARENT,
  2321. .ops = &clk_branch2_ops,
  2322. },
  2323. },
  2324. };
  2325. static struct clk_branch camss_csi0_clk = {
  2326. .halt_reg = 0x30b4,
  2327. .clkr = {
  2328. .enable_reg = 0x30b4,
  2329. .enable_mask = BIT(0),
  2330. .hw.init = &(struct clk_init_data){
  2331. .name = "camss_csi0_clk",
  2332. .parent_names = (const char *[]){ "csi0_clk_src" },
  2333. .num_parents = 1,
  2334. .flags = CLK_SET_RATE_PARENT,
  2335. .ops = &clk_branch2_ops,
  2336. },
  2337. },
  2338. };
  2339. static struct clk_branch camss_csi0_ahb_clk = {
  2340. .halt_reg = 0x30bc,
  2341. .clkr = {
  2342. .enable_reg = 0x30bc,
  2343. .enable_mask = BIT(0),
  2344. .hw.init = &(struct clk_init_data){
  2345. .name = "camss_csi0_ahb_clk",
  2346. .parent_names = (const char *[]){ "ahb_clk_src" },
  2347. .num_parents = 1,
  2348. .flags = CLK_SET_RATE_PARENT,
  2349. .ops = &clk_branch2_ops,
  2350. },
  2351. },
  2352. };
  2353. static struct clk_branch camss_csi0phy_clk = {
  2354. .halt_reg = 0x30c4,
  2355. .clkr = {
  2356. .enable_reg = 0x30c4,
  2357. .enable_mask = BIT(0),
  2358. .hw.init = &(struct clk_init_data){
  2359. .name = "camss_csi0phy_clk",
  2360. .parent_names = (const char *[]){ "csi0_clk_src" },
  2361. .num_parents = 1,
  2362. .flags = CLK_SET_RATE_PARENT,
  2363. .ops = &clk_branch2_ops,
  2364. },
  2365. },
  2366. };
  2367. static struct clk_branch camss_csi0rdi_clk = {
  2368. .halt_reg = 0x30d4,
  2369. .clkr = {
  2370. .enable_reg = 0x30d4,
  2371. .enable_mask = BIT(0),
  2372. .hw.init = &(struct clk_init_data){
  2373. .name = "camss_csi0rdi_clk",
  2374. .parent_names = (const char *[]){ "csi0_clk_src" },
  2375. .num_parents = 1,
  2376. .flags = CLK_SET_RATE_PARENT,
  2377. .ops = &clk_branch2_ops,
  2378. },
  2379. },
  2380. };
  2381. static struct clk_branch camss_csi0pix_clk = {
  2382. .halt_reg = 0x30e4,
  2383. .clkr = {
  2384. .enable_reg = 0x30e4,
  2385. .enable_mask = BIT(0),
  2386. .hw.init = &(struct clk_init_data){
  2387. .name = "camss_csi0pix_clk",
  2388. .parent_names = (const char *[]){ "csi0_clk_src" },
  2389. .num_parents = 1,
  2390. .flags = CLK_SET_RATE_PARENT,
  2391. .ops = &clk_branch2_ops,
  2392. },
  2393. },
  2394. };
  2395. static struct clk_branch camss_csi1_clk = {
  2396. .halt_reg = 0x3124,
  2397. .clkr = {
  2398. .enable_reg = 0x3124,
  2399. .enable_mask = BIT(0),
  2400. .hw.init = &(struct clk_init_data){
  2401. .name = "camss_csi1_clk",
  2402. .parent_names = (const char *[]){ "csi1_clk_src" },
  2403. .num_parents = 1,
  2404. .flags = CLK_SET_RATE_PARENT,
  2405. .ops = &clk_branch2_ops,
  2406. },
  2407. },
  2408. };
  2409. static struct clk_branch camss_csi1_ahb_clk = {
  2410. .halt_reg = 0x3128,
  2411. .clkr = {
  2412. .enable_reg = 0x3128,
  2413. .enable_mask = BIT(0),
  2414. .hw.init = &(struct clk_init_data){
  2415. .name = "camss_csi1_ahb_clk",
  2416. .parent_names = (const char *[]){ "ahb_clk_src" },
  2417. .num_parents = 1,
  2418. .flags = CLK_SET_RATE_PARENT,
  2419. .ops = &clk_branch2_ops,
  2420. },
  2421. },
  2422. };
  2423. static struct clk_branch camss_csi1phy_clk = {
  2424. .halt_reg = 0x3134,
  2425. .clkr = {
  2426. .enable_reg = 0x3134,
  2427. .enable_mask = BIT(0),
  2428. .hw.init = &(struct clk_init_data){
  2429. .name = "camss_csi1phy_clk",
  2430. .parent_names = (const char *[]){ "csi1_clk_src" },
  2431. .num_parents = 1,
  2432. .flags = CLK_SET_RATE_PARENT,
  2433. .ops = &clk_branch2_ops,
  2434. },
  2435. },
  2436. };
  2437. static struct clk_branch camss_csi1rdi_clk = {
  2438. .halt_reg = 0x3144,
  2439. .clkr = {
  2440. .enable_reg = 0x3144,
  2441. .enable_mask = BIT(0),
  2442. .hw.init = &(struct clk_init_data){
  2443. .name = "camss_csi1rdi_clk",
  2444. .parent_names = (const char *[]){ "csi1_clk_src" },
  2445. .num_parents = 1,
  2446. .flags = CLK_SET_RATE_PARENT,
  2447. .ops = &clk_branch2_ops,
  2448. },
  2449. },
  2450. };
  2451. static struct clk_branch camss_csi1pix_clk = {
  2452. .halt_reg = 0x3154,
  2453. .clkr = {
  2454. .enable_reg = 0x3154,
  2455. .enable_mask = BIT(0),
  2456. .hw.init = &(struct clk_init_data){
  2457. .name = "camss_csi1pix_clk",
  2458. .parent_names = (const char *[]){ "csi1_clk_src" },
  2459. .num_parents = 1,
  2460. .flags = CLK_SET_RATE_PARENT,
  2461. .ops = &clk_branch2_ops,
  2462. },
  2463. },
  2464. };
  2465. static struct clk_branch camss_csi2_clk = {
  2466. .halt_reg = 0x3184,
  2467. .clkr = {
  2468. .enable_reg = 0x3184,
  2469. .enable_mask = BIT(0),
  2470. .hw.init = &(struct clk_init_data){
  2471. .name = "camss_csi2_clk",
  2472. .parent_names = (const char *[]){ "csi2_clk_src" },
  2473. .num_parents = 1,
  2474. .flags = CLK_SET_RATE_PARENT,
  2475. .ops = &clk_branch2_ops,
  2476. },
  2477. },
  2478. };
  2479. static struct clk_branch camss_csi2_ahb_clk = {
  2480. .halt_reg = 0x3188,
  2481. .clkr = {
  2482. .enable_reg = 0x3188,
  2483. .enable_mask = BIT(0),
  2484. .hw.init = &(struct clk_init_data){
  2485. .name = "camss_csi2_ahb_clk",
  2486. .parent_names = (const char *[]){ "ahb_clk_src" },
  2487. .num_parents = 1,
  2488. .flags = CLK_SET_RATE_PARENT,
  2489. .ops = &clk_branch2_ops,
  2490. },
  2491. },
  2492. };
  2493. static struct clk_branch camss_csi2phy_clk = {
  2494. .halt_reg = 0x3194,
  2495. .clkr = {
  2496. .enable_reg = 0x3194,
  2497. .enable_mask = BIT(0),
  2498. .hw.init = &(struct clk_init_data){
  2499. .name = "camss_csi2phy_clk",
  2500. .parent_names = (const char *[]){ "csi2_clk_src" },
  2501. .num_parents = 1,
  2502. .flags = CLK_SET_RATE_PARENT,
  2503. .ops = &clk_branch2_ops,
  2504. },
  2505. },
  2506. };
  2507. static struct clk_branch camss_csi2rdi_clk = {
  2508. .halt_reg = 0x31a4,
  2509. .clkr = {
  2510. .enable_reg = 0x31a4,
  2511. .enable_mask = BIT(0),
  2512. .hw.init = &(struct clk_init_data){
  2513. .name = "camss_csi2rdi_clk",
  2514. .parent_names = (const char *[]){ "csi2_clk_src" },
  2515. .num_parents = 1,
  2516. .flags = CLK_SET_RATE_PARENT,
  2517. .ops = &clk_branch2_ops,
  2518. },
  2519. },
  2520. };
  2521. static struct clk_branch camss_csi2pix_clk = {
  2522. .halt_reg = 0x31b4,
  2523. .clkr = {
  2524. .enable_reg = 0x31b4,
  2525. .enable_mask = BIT(0),
  2526. .hw.init = &(struct clk_init_data){
  2527. .name = "camss_csi2pix_clk",
  2528. .parent_names = (const char *[]){ "csi2_clk_src" },
  2529. .num_parents = 1,
  2530. .flags = CLK_SET_RATE_PARENT,
  2531. .ops = &clk_branch2_ops,
  2532. },
  2533. },
  2534. };
  2535. static struct clk_branch camss_csi3_clk = {
  2536. .halt_reg = 0x31e4,
  2537. .clkr = {
  2538. .enable_reg = 0x31e4,
  2539. .enable_mask = BIT(0),
  2540. .hw.init = &(struct clk_init_data){
  2541. .name = "camss_csi3_clk",
  2542. .parent_names = (const char *[]){ "csi3_clk_src" },
  2543. .num_parents = 1,
  2544. .flags = CLK_SET_RATE_PARENT,
  2545. .ops = &clk_branch2_ops,
  2546. },
  2547. },
  2548. };
  2549. static struct clk_branch camss_csi3_ahb_clk = {
  2550. .halt_reg = 0x31e8,
  2551. .clkr = {
  2552. .enable_reg = 0x31e8,
  2553. .enable_mask = BIT(0),
  2554. .hw.init = &(struct clk_init_data){
  2555. .name = "camss_csi3_ahb_clk",
  2556. .parent_names = (const char *[]){ "ahb_clk_src" },
  2557. .num_parents = 1,
  2558. .flags = CLK_SET_RATE_PARENT,
  2559. .ops = &clk_branch2_ops,
  2560. },
  2561. },
  2562. };
  2563. static struct clk_branch camss_csi3phy_clk = {
  2564. .halt_reg = 0x31f4,
  2565. .clkr = {
  2566. .enable_reg = 0x31f4,
  2567. .enable_mask = BIT(0),
  2568. .hw.init = &(struct clk_init_data){
  2569. .name = "camss_csi3phy_clk",
  2570. .parent_names = (const char *[]){ "csi3_clk_src" },
  2571. .num_parents = 1,
  2572. .flags = CLK_SET_RATE_PARENT,
  2573. .ops = &clk_branch2_ops,
  2574. },
  2575. },
  2576. };
  2577. static struct clk_branch camss_csi3rdi_clk = {
  2578. .halt_reg = 0x3204,
  2579. .clkr = {
  2580. .enable_reg = 0x3204,
  2581. .enable_mask = BIT(0),
  2582. .hw.init = &(struct clk_init_data){
  2583. .name = "camss_csi3rdi_clk",
  2584. .parent_names = (const char *[]){ "csi3_clk_src" },
  2585. .num_parents = 1,
  2586. .flags = CLK_SET_RATE_PARENT,
  2587. .ops = &clk_branch2_ops,
  2588. },
  2589. },
  2590. };
  2591. static struct clk_branch camss_csi3pix_clk = {
  2592. .halt_reg = 0x3214,
  2593. .clkr = {
  2594. .enable_reg = 0x3214,
  2595. .enable_mask = BIT(0),
  2596. .hw.init = &(struct clk_init_data){
  2597. .name = "camss_csi3pix_clk",
  2598. .parent_names = (const char *[]){ "csi3_clk_src" },
  2599. .num_parents = 1,
  2600. .flags = CLK_SET_RATE_PARENT,
  2601. .ops = &clk_branch2_ops,
  2602. },
  2603. },
  2604. };
  2605. static struct clk_branch camss_ispif_ahb_clk = {
  2606. .halt_reg = 0x3224,
  2607. .clkr = {
  2608. .enable_reg = 0x3224,
  2609. .enable_mask = BIT(0),
  2610. .hw.init = &(struct clk_init_data){
  2611. .name = "camss_ispif_ahb_clk",
  2612. .parent_names = (const char *[]){ "ahb_clk_src" },
  2613. .num_parents = 1,
  2614. .flags = CLK_SET_RATE_PARENT,
  2615. .ops = &clk_branch2_ops,
  2616. },
  2617. },
  2618. };
  2619. static struct clk_branch fd_core_clk = {
  2620. .halt_reg = 0x3b68,
  2621. .clkr = {
  2622. .enable_reg = 0x3b68,
  2623. .enable_mask = BIT(0),
  2624. .hw.init = &(struct clk_init_data){
  2625. .name = "fd_core_clk",
  2626. .parent_names = (const char *[]){ "fd_core_clk_src" },
  2627. .num_parents = 1,
  2628. .flags = CLK_SET_RATE_PARENT,
  2629. .ops = &clk_branch2_ops,
  2630. },
  2631. },
  2632. };
  2633. static struct clk_branch fd_core_uar_clk = {
  2634. .halt_reg = 0x3b6c,
  2635. .clkr = {
  2636. .enable_reg = 0x3b6c,
  2637. .enable_mask = BIT(0),
  2638. .hw.init = &(struct clk_init_data){
  2639. .name = "fd_core_uar_clk",
  2640. .parent_names = (const char *[]){ "fd_core_clk_src" },
  2641. .num_parents = 1,
  2642. .flags = CLK_SET_RATE_PARENT,
  2643. .ops = &clk_branch2_ops,
  2644. },
  2645. },
  2646. };
  2647. static struct clk_branch fd_ahb_clk = {
  2648. .halt_reg = 0x3ba74,
  2649. .clkr = {
  2650. .enable_reg = 0x3ba74,
  2651. .enable_mask = BIT(0),
  2652. .hw.init = &(struct clk_init_data){
  2653. .name = "fd_ahb_clk",
  2654. .parent_names = (const char *[]){ "ahb_clk_src" },
  2655. .num_parents = 1,
  2656. .flags = CLK_SET_RATE_PARENT,
  2657. .ops = &clk_branch2_ops,
  2658. },
  2659. },
  2660. };
  2661. static struct clk_hw *mmcc_msm8996_hws[] = {
  2662. &gpll0_div.hw,
  2663. };
  2664. static struct gdsc mmagic_bimc_gdsc = {
  2665. .gdscr = 0x529c,
  2666. .pd = {
  2667. .name = "mmagic_bimc",
  2668. },
  2669. .pwrsts = PWRSTS_OFF_ON,
  2670. };
  2671. static struct gdsc mmagic_video_gdsc = {
  2672. .gdscr = 0x119c,
  2673. .gds_hw_ctrl = 0x120c,
  2674. .pd = {
  2675. .name = "mmagic_video",
  2676. },
  2677. .pwrsts = PWRSTS_OFF_ON,
  2678. .flags = VOTABLE,
  2679. };
  2680. static struct gdsc mmagic_mdss_gdsc = {
  2681. .gdscr = 0x247c,
  2682. .gds_hw_ctrl = 0x2480,
  2683. .pd = {
  2684. .name = "mmagic_mdss",
  2685. },
  2686. .pwrsts = PWRSTS_OFF_ON,
  2687. .flags = VOTABLE,
  2688. };
  2689. static struct gdsc mmagic_camss_gdsc = {
  2690. .gdscr = 0x3c4c,
  2691. .gds_hw_ctrl = 0x3c50,
  2692. .pd = {
  2693. .name = "mmagic_camss",
  2694. },
  2695. .pwrsts = PWRSTS_OFF_ON,
  2696. .flags = VOTABLE,
  2697. };
  2698. static struct gdsc venus_gdsc = {
  2699. .gdscr = 0x1024,
  2700. .cxcs = (unsigned int []){ 0x1028, 0x1034, 0x1038 },
  2701. .cxc_count = 3,
  2702. .pd = {
  2703. .name = "venus",
  2704. },
  2705. .parent = &mmagic_video_gdsc.pd,
  2706. .pwrsts = PWRSTS_OFF_ON,
  2707. };
  2708. static struct gdsc venus_core0_gdsc = {
  2709. .gdscr = 0x1040,
  2710. .cxcs = (unsigned int []){ 0x1048 },
  2711. .cxc_count = 1,
  2712. .pd = {
  2713. .name = "venus_core0",
  2714. },
  2715. .pwrsts = PWRSTS_OFF_ON,
  2716. };
  2717. static struct gdsc venus_core1_gdsc = {
  2718. .gdscr = 0x1044,
  2719. .cxcs = (unsigned int []){ 0x104c },
  2720. .cxc_count = 1,
  2721. .pd = {
  2722. .name = "venus_core1",
  2723. },
  2724. .pwrsts = PWRSTS_OFF_ON,
  2725. };
  2726. static struct gdsc camss_gdsc = {
  2727. .gdscr = 0x34a0,
  2728. .cxcs = (unsigned int []){ 0x36bc, 0x36c4 },
  2729. .cxc_count = 2,
  2730. .pd = {
  2731. .name = "camss",
  2732. },
  2733. .parent = &mmagic_camss_gdsc.pd,
  2734. .pwrsts = PWRSTS_OFF_ON,
  2735. };
  2736. static struct gdsc vfe0_gdsc = {
  2737. .gdscr = 0x3664,
  2738. .cxcs = (unsigned int []){ 0x36a8 },
  2739. .cxc_count = 1,
  2740. .pd = {
  2741. .name = "vfe0",
  2742. },
  2743. .parent = &camss_gdsc.pd,
  2744. .pwrsts = PWRSTS_OFF_ON,
  2745. };
  2746. static struct gdsc vfe1_gdsc = {
  2747. .gdscr = 0x3674,
  2748. .cxcs = (unsigned int []){ 0x36ac },
  2749. .cxc_count = 1,
  2750. .pd = {
  2751. .name = "vfe1",
  2752. },
  2753. .parent = &camss_gdsc.pd,
  2754. .pwrsts = PWRSTS_OFF_ON,
  2755. };
  2756. static struct gdsc jpeg_gdsc = {
  2757. .gdscr = 0x35a4,
  2758. .cxcs = (unsigned int []){ 0x35a8, 0x35b0, 0x35c0, 0x35b8 },
  2759. .cxc_count = 4,
  2760. .pd = {
  2761. .name = "jpeg",
  2762. },
  2763. .parent = &camss_gdsc.pd,
  2764. .pwrsts = PWRSTS_OFF_ON,
  2765. };
  2766. static struct gdsc cpp_gdsc = {
  2767. .gdscr = 0x36d4,
  2768. .cxcs = (unsigned int []){ 0x36b0 },
  2769. .cxc_count = 1,
  2770. .pd = {
  2771. .name = "cpp",
  2772. },
  2773. .parent = &camss_gdsc.pd,
  2774. .pwrsts = PWRSTS_OFF_ON,
  2775. };
  2776. static struct gdsc fd_gdsc = {
  2777. .gdscr = 0x3b64,
  2778. .cxcs = (unsigned int []){ 0x3b68, 0x3b6c },
  2779. .cxc_count = 2,
  2780. .pd = {
  2781. .name = "fd",
  2782. },
  2783. .parent = &camss_gdsc.pd,
  2784. .pwrsts = PWRSTS_OFF_ON,
  2785. };
  2786. static struct gdsc mdss_gdsc = {
  2787. .gdscr = 0x2304,
  2788. .cxcs = (unsigned int []){ 0x2310, 0x231c },
  2789. .cxc_count = 2,
  2790. .pd = {
  2791. .name = "mdss",
  2792. },
  2793. .parent = &mmagic_mdss_gdsc.pd,
  2794. .pwrsts = PWRSTS_OFF_ON,
  2795. };
  2796. static struct clk_regmap *mmcc_msm8996_clocks[] = {
  2797. [MMPLL0_EARLY] = &mmpll0_early.clkr,
  2798. [MMPLL0_PLL] = &mmpll0.clkr,
  2799. [MMPLL1_EARLY] = &mmpll1_early.clkr,
  2800. [MMPLL1_PLL] = &mmpll1.clkr,
  2801. [MMPLL2_EARLY] = &mmpll2_early.clkr,
  2802. [MMPLL2_PLL] = &mmpll2.clkr,
  2803. [MMPLL3_EARLY] = &mmpll3_early.clkr,
  2804. [MMPLL3_PLL] = &mmpll3.clkr,
  2805. [MMPLL4_EARLY] = &mmpll4_early.clkr,
  2806. [MMPLL4_PLL] = &mmpll4.clkr,
  2807. [MMPLL5_EARLY] = &mmpll5_early.clkr,
  2808. [MMPLL5_PLL] = &mmpll5.clkr,
  2809. [MMPLL8_EARLY] = &mmpll8_early.clkr,
  2810. [MMPLL8_PLL] = &mmpll8.clkr,
  2811. [MMPLL9_EARLY] = &mmpll9_early.clkr,
  2812. [MMPLL9_PLL] = &mmpll9.clkr,
  2813. [AHB_CLK_SRC] = &ahb_clk_src.clkr,
  2814. [AXI_CLK_SRC] = &axi_clk_src.clkr,
  2815. [MAXI_CLK_SRC] = &maxi_clk_src.clkr,
  2816. [GFX3D_CLK_SRC] = &gfx3d_clk_src.clkr,
  2817. [RBBMTIMER_CLK_SRC] = &rbbmtimer_clk_src.clkr,
  2818. [ISENSE_CLK_SRC] = &isense_clk_src.clkr,
  2819. [RBCPR_CLK_SRC] = &rbcpr_clk_src.clkr,
  2820. [VIDEO_CORE_CLK_SRC] = &video_core_clk_src.clkr,
  2821. [VIDEO_SUBCORE0_CLK_SRC] = &video_subcore0_clk_src.clkr,
  2822. [VIDEO_SUBCORE1_CLK_SRC] = &video_subcore1_clk_src.clkr,
  2823. [PCLK0_CLK_SRC] = &pclk0_clk_src.clkr,
  2824. [PCLK1_CLK_SRC] = &pclk1_clk_src.clkr,
  2825. [MDP_CLK_SRC] = &mdp_clk_src.clkr,
  2826. [EXTPCLK_CLK_SRC] = &extpclk_clk_src.clkr,
  2827. [VSYNC_CLK_SRC] = &vsync_clk_src.clkr,
  2828. [HDMI_CLK_SRC] = &hdmi_clk_src.clkr,
  2829. [BYTE0_CLK_SRC] = &byte0_clk_src.clkr,
  2830. [BYTE1_CLK_SRC] = &byte1_clk_src.clkr,
  2831. [ESC0_CLK_SRC] = &esc0_clk_src.clkr,
  2832. [ESC1_CLK_SRC] = &esc1_clk_src.clkr,
  2833. [CAMSS_GP0_CLK_SRC] = &camss_gp0_clk_src.clkr,
  2834. [CAMSS_GP1_CLK_SRC] = &camss_gp1_clk_src.clkr,
  2835. [MCLK0_CLK_SRC] = &mclk0_clk_src.clkr,
  2836. [MCLK1_CLK_SRC] = &mclk1_clk_src.clkr,
  2837. [MCLK2_CLK_SRC] = &mclk2_clk_src.clkr,
  2838. [MCLK3_CLK_SRC] = &mclk3_clk_src.clkr,
  2839. [CCI_CLK_SRC] = &cci_clk_src.clkr,
  2840. [CSI0PHYTIMER_CLK_SRC] = &csi0phytimer_clk_src.clkr,
  2841. [CSI1PHYTIMER_CLK_SRC] = &csi1phytimer_clk_src.clkr,
  2842. [CSI2PHYTIMER_CLK_SRC] = &csi2phytimer_clk_src.clkr,
  2843. [CSIPHY0_3P_CLK_SRC] = &csiphy0_3p_clk_src.clkr,
  2844. [CSIPHY1_3P_CLK_SRC] = &csiphy1_3p_clk_src.clkr,
  2845. [CSIPHY2_3P_CLK_SRC] = &csiphy2_3p_clk_src.clkr,
  2846. [JPEG0_CLK_SRC] = &jpeg0_clk_src.clkr,
  2847. [JPEG2_CLK_SRC] = &jpeg2_clk_src.clkr,
  2848. [JPEG_DMA_CLK_SRC] = &jpeg_dma_clk_src.clkr,
  2849. [VFE0_CLK_SRC] = &vfe0_clk_src.clkr,
  2850. [VFE1_CLK_SRC] = &vfe1_clk_src.clkr,
  2851. [CPP_CLK_SRC] = &cpp_clk_src.clkr,
  2852. [CSI0_CLK_SRC] = &csi0_clk_src.clkr,
  2853. [CSI1_CLK_SRC] = &csi1_clk_src.clkr,
  2854. [CSI2_CLK_SRC] = &csi2_clk_src.clkr,
  2855. [CSI3_CLK_SRC] = &csi3_clk_src.clkr,
  2856. [FD_CORE_CLK_SRC] = &fd_core_clk_src.clkr,
  2857. [MMSS_MMAGIC_AHB_CLK] = &mmss_mmagic_ahb_clk.clkr,
  2858. [MMSS_MMAGIC_CFG_AHB_CLK] = &mmss_mmagic_cfg_ahb_clk.clkr,
  2859. [MMSS_MISC_AHB_CLK] = &mmss_misc_ahb_clk.clkr,
  2860. [MMSS_MISC_CXO_CLK] = &mmss_misc_cxo_clk.clkr,
  2861. [MMSS_MMAGIC_MAXI_CLK] = &mmss_mmagic_maxi_clk.clkr,
  2862. [MMAGIC_CAMSS_AXI_CLK] = &mmagic_camss_axi_clk.clkr,
  2863. [MMAGIC_CAMSS_NOC_CFG_AHB_CLK] = &mmagic_camss_noc_cfg_ahb_clk.clkr,
  2864. [SMMU_VFE_AHB_CLK] = &smmu_vfe_ahb_clk.clkr,
  2865. [SMMU_VFE_AXI_CLK] = &smmu_vfe_axi_clk.clkr,
  2866. [SMMU_CPP_AHB_CLK] = &smmu_cpp_ahb_clk.clkr,
  2867. [SMMU_CPP_AXI_CLK] = &smmu_cpp_axi_clk.clkr,
  2868. [SMMU_JPEG_AHB_CLK] = &smmu_jpeg_ahb_clk.clkr,
  2869. [SMMU_JPEG_AXI_CLK] = &smmu_jpeg_axi_clk.clkr,
  2870. [MMAGIC_MDSS_AXI_CLK] = &mmagic_mdss_axi_clk.clkr,
  2871. [MMAGIC_MDSS_NOC_CFG_AHB_CLK] = &mmagic_mdss_noc_cfg_ahb_clk.clkr,
  2872. [SMMU_ROT_AHB_CLK] = &smmu_rot_ahb_clk.clkr,
  2873. [SMMU_ROT_AXI_CLK] = &smmu_rot_axi_clk.clkr,
  2874. [SMMU_MDP_AHB_CLK] = &smmu_mdp_ahb_clk.clkr,
  2875. [SMMU_MDP_AXI_CLK] = &smmu_mdp_axi_clk.clkr,
  2876. [MMAGIC_VIDEO_AXI_CLK] = &mmagic_video_axi_clk.clkr,
  2877. [MMAGIC_VIDEO_NOC_CFG_AHB_CLK] = &mmagic_video_noc_cfg_ahb_clk.clkr,
  2878. [SMMU_VIDEO_AHB_CLK] = &smmu_video_ahb_clk.clkr,
  2879. [SMMU_VIDEO_AXI_CLK] = &smmu_video_axi_clk.clkr,
  2880. [MMAGIC_BIMC_NOC_CFG_AHB_CLK] = &mmagic_bimc_noc_cfg_ahb_clk.clkr,
  2881. [GPU_GX_GFX3D_CLK] = &gpu_gx_gfx3d_clk.clkr,
  2882. [GPU_GX_RBBMTIMER_CLK] = &gpu_gx_rbbmtimer_clk.clkr,
  2883. [GPU_AHB_CLK] = &gpu_ahb_clk.clkr,
  2884. [GPU_AON_ISENSE_CLK] = &gpu_aon_isense_clk.clkr,
  2885. [VMEM_MAXI_CLK] = &vmem_maxi_clk.clkr,
  2886. [VMEM_AHB_CLK] = &vmem_ahb_clk.clkr,
  2887. [MMSS_RBCPR_CLK] = &mmss_rbcpr_clk.clkr,
  2888. [MMSS_RBCPR_AHB_CLK] = &mmss_rbcpr_ahb_clk.clkr,
  2889. [VIDEO_CORE_CLK] = &video_core_clk.clkr,
  2890. [VIDEO_AXI_CLK] = &video_axi_clk.clkr,
  2891. [VIDEO_MAXI_CLK] = &video_maxi_clk.clkr,
  2892. [VIDEO_AHB_CLK] = &video_ahb_clk.clkr,
  2893. [VIDEO_SUBCORE0_CLK] = &video_subcore0_clk.clkr,
  2894. [VIDEO_SUBCORE1_CLK] = &video_subcore1_clk.clkr,
  2895. [MDSS_AHB_CLK] = &mdss_ahb_clk.clkr,
  2896. [MDSS_HDMI_AHB_CLK] = &mdss_hdmi_ahb_clk.clkr,
  2897. [MDSS_AXI_CLK] = &mdss_axi_clk.clkr,
  2898. [MDSS_PCLK0_CLK] = &mdss_pclk0_clk.clkr,
  2899. [MDSS_PCLK1_CLK] = &mdss_pclk1_clk.clkr,
  2900. [MDSS_MDP_CLK] = &mdss_mdp_clk.clkr,
  2901. [MDSS_EXTPCLK_CLK] = &mdss_extpclk_clk.clkr,
  2902. [MDSS_VSYNC_CLK] = &mdss_vsync_clk.clkr,
  2903. [MDSS_HDMI_CLK] = &mdss_hdmi_clk.clkr,
  2904. [MDSS_BYTE0_CLK] = &mdss_byte0_clk.clkr,
  2905. [MDSS_BYTE1_CLK] = &mdss_byte1_clk.clkr,
  2906. [MDSS_ESC0_CLK] = &mdss_esc0_clk.clkr,
  2907. [MDSS_ESC1_CLK] = &mdss_esc1_clk.clkr,
  2908. [CAMSS_TOP_AHB_CLK] = &camss_top_ahb_clk.clkr,
  2909. [CAMSS_AHB_CLK] = &camss_ahb_clk.clkr,
  2910. [CAMSS_MICRO_AHB_CLK] = &camss_micro_ahb_clk.clkr,
  2911. [CAMSS_GP0_CLK] = &camss_gp0_clk.clkr,
  2912. [CAMSS_GP1_CLK] = &camss_gp1_clk.clkr,
  2913. [CAMSS_MCLK0_CLK] = &camss_mclk0_clk.clkr,
  2914. [CAMSS_MCLK1_CLK] = &camss_mclk1_clk.clkr,
  2915. [CAMSS_MCLK2_CLK] = &camss_mclk2_clk.clkr,
  2916. [CAMSS_MCLK3_CLK] = &camss_mclk3_clk.clkr,
  2917. [CAMSS_CCI_CLK] = &camss_cci_clk.clkr,
  2918. [CAMSS_CCI_AHB_CLK] = &camss_cci_ahb_clk.clkr,
  2919. [CAMSS_CSI0PHYTIMER_CLK] = &camss_csi0phytimer_clk.clkr,
  2920. [CAMSS_CSI1PHYTIMER_CLK] = &camss_csi1phytimer_clk.clkr,
  2921. [CAMSS_CSI2PHYTIMER_CLK] = &camss_csi2phytimer_clk.clkr,
  2922. [CAMSS_CSIPHY0_3P_CLK] = &camss_csiphy0_3p_clk.clkr,
  2923. [CAMSS_CSIPHY1_3P_CLK] = &camss_csiphy1_3p_clk.clkr,
  2924. [CAMSS_CSIPHY2_3P_CLK] = &camss_csiphy2_3p_clk.clkr,
  2925. [CAMSS_JPEG0_CLK] = &camss_jpeg0_clk.clkr,
  2926. [CAMSS_JPEG2_CLK] = &camss_jpeg2_clk.clkr,
  2927. [CAMSS_JPEG_DMA_CLK] = &camss_jpeg_dma_clk.clkr,
  2928. [CAMSS_JPEG_AHB_CLK] = &camss_jpeg_ahb_clk.clkr,
  2929. [CAMSS_JPEG_AXI_CLK] = &camss_jpeg_axi_clk.clkr,
  2930. [CAMSS_VFE_AHB_CLK] = &camss_vfe_ahb_clk.clkr,
  2931. [CAMSS_VFE_AXI_CLK] = &camss_vfe_axi_clk.clkr,
  2932. [CAMSS_VFE0_CLK] = &camss_vfe0_clk.clkr,
  2933. [CAMSS_VFE0_STREAM_CLK] = &camss_vfe0_stream_clk.clkr,
  2934. [CAMSS_VFE0_AHB_CLK] = &camss_vfe0_ahb_clk.clkr,
  2935. [CAMSS_VFE1_CLK] = &camss_vfe1_clk.clkr,
  2936. [CAMSS_VFE1_STREAM_CLK] = &camss_vfe1_stream_clk.clkr,
  2937. [CAMSS_VFE1_AHB_CLK] = &camss_vfe1_ahb_clk.clkr,
  2938. [CAMSS_CSI_VFE0_CLK] = &camss_csi_vfe0_clk.clkr,
  2939. [CAMSS_CSI_VFE1_CLK] = &camss_csi_vfe1_clk.clkr,
  2940. [CAMSS_CPP_VBIF_AHB_CLK] = &camss_cpp_vbif_ahb_clk.clkr,
  2941. [CAMSS_CPP_AXI_CLK] = &camss_cpp_axi_clk.clkr,
  2942. [CAMSS_CPP_CLK] = &camss_cpp_clk.clkr,
  2943. [CAMSS_CPP_AHB_CLK] = &camss_cpp_ahb_clk.clkr,
  2944. [CAMSS_CSI0_CLK] = &camss_csi0_clk.clkr,
  2945. [CAMSS_CSI0_AHB_CLK] = &camss_csi0_ahb_clk.clkr,
  2946. [CAMSS_CSI0PHY_CLK] = &camss_csi0phy_clk.clkr,
  2947. [CAMSS_CSI0RDI_CLK] = &camss_csi0rdi_clk.clkr,
  2948. [CAMSS_CSI0PIX_CLK] = &camss_csi0pix_clk.clkr,
  2949. [CAMSS_CSI1_CLK] = &camss_csi1_clk.clkr,
  2950. [CAMSS_CSI1_AHB_CLK] = &camss_csi1_ahb_clk.clkr,
  2951. [CAMSS_CSI1PHY_CLK] = &camss_csi1phy_clk.clkr,
  2952. [CAMSS_CSI1RDI_CLK] = &camss_csi1rdi_clk.clkr,
  2953. [CAMSS_CSI1PIX_CLK] = &camss_csi1pix_clk.clkr,
  2954. [CAMSS_CSI2_CLK] = &camss_csi2_clk.clkr,
  2955. [CAMSS_CSI2_AHB_CLK] = &camss_csi2_ahb_clk.clkr,
  2956. [CAMSS_CSI2PHY_CLK] = &camss_csi2phy_clk.clkr,
  2957. [CAMSS_CSI2RDI_CLK] = &camss_csi2rdi_clk.clkr,
  2958. [CAMSS_CSI2PIX_CLK] = &camss_csi2pix_clk.clkr,
  2959. [CAMSS_CSI3_CLK] = &camss_csi3_clk.clkr,
  2960. [CAMSS_CSI3_AHB_CLK] = &camss_csi3_ahb_clk.clkr,
  2961. [CAMSS_CSI3PHY_CLK] = &camss_csi3phy_clk.clkr,
  2962. [CAMSS_CSI3RDI_CLK] = &camss_csi3rdi_clk.clkr,
  2963. [CAMSS_CSI3PIX_CLK] = &camss_csi3pix_clk.clkr,
  2964. [CAMSS_ISPIF_AHB_CLK] = &camss_ispif_ahb_clk.clkr,
  2965. [FD_CORE_CLK] = &fd_core_clk.clkr,
  2966. [FD_CORE_UAR_CLK] = &fd_core_uar_clk.clkr,
  2967. [FD_AHB_CLK] = &fd_ahb_clk.clkr,
  2968. };
  2969. static struct gdsc *mmcc_msm8996_gdscs[] = {
  2970. [MMAGIC_BIMC_GDSC] = &mmagic_bimc_gdsc,
  2971. [MMAGIC_VIDEO_GDSC] = &mmagic_video_gdsc,
  2972. [MMAGIC_MDSS_GDSC] = &mmagic_mdss_gdsc,
  2973. [MMAGIC_CAMSS_GDSC] = &mmagic_camss_gdsc,
  2974. [VENUS_GDSC] = &venus_gdsc,
  2975. [VENUS_CORE0_GDSC] = &venus_core0_gdsc,
  2976. [VENUS_CORE1_GDSC] = &venus_core1_gdsc,
  2977. [CAMSS_GDSC] = &camss_gdsc,
  2978. [VFE0_GDSC] = &vfe0_gdsc,
  2979. [VFE1_GDSC] = &vfe1_gdsc,
  2980. [JPEG_GDSC] = &jpeg_gdsc,
  2981. [CPP_GDSC] = &cpp_gdsc,
  2982. [FD_GDSC] = &fd_gdsc,
  2983. [MDSS_GDSC] = &mdss_gdsc,
  2984. };
  2985. static const struct qcom_reset_map mmcc_msm8996_resets[] = {
  2986. [MMAGICAHB_BCR] = { 0x5020 },
  2987. [MMAGIC_CFG_BCR] = { 0x5050 },
  2988. [MISC_BCR] = { 0x5010 },
  2989. [BTO_BCR] = { 0x5030 },
  2990. [MMAGICAXI_BCR] = { 0x5060 },
  2991. [MMAGICMAXI_BCR] = { 0x5070 },
  2992. [DSA_BCR] = { 0x50a0 },
  2993. [MMAGIC_CAMSS_BCR] = { 0x3c40 },
  2994. [THROTTLE_CAMSS_BCR] = { 0x3c30 },
  2995. [SMMU_VFE_BCR] = { 0x3c00 },
  2996. [SMMU_CPP_BCR] = { 0x3c10 },
  2997. [SMMU_JPEG_BCR] = { 0x3c20 },
  2998. [MMAGIC_MDSS_BCR] = { 0x2470 },
  2999. [THROTTLE_MDSS_BCR] = { 0x2460 },
  3000. [SMMU_ROT_BCR] = { 0x2440 },
  3001. [SMMU_MDP_BCR] = { 0x2450 },
  3002. [MMAGIC_VIDEO_BCR] = { 0x1190 },
  3003. [THROTTLE_VIDEO_BCR] = { 0x1180 },
  3004. [SMMU_VIDEO_BCR] = { 0x1170 },
  3005. [MMAGIC_BIMC_BCR] = { 0x5290 },
  3006. [GPU_GX_BCR] = { 0x4020 },
  3007. [GPU_BCR] = { 0x4030 },
  3008. [GPU_AON_BCR] = { 0x4040 },
  3009. [VMEM_BCR] = { 0x1200 },
  3010. [MMSS_RBCPR_BCR] = { 0x4080 },
  3011. [VIDEO_BCR] = { 0x1020 },
  3012. [MDSS_BCR] = { 0x2300 },
  3013. [CAMSS_TOP_BCR] = { 0x3480 },
  3014. [CAMSS_AHB_BCR] = { 0x3488 },
  3015. [CAMSS_MICRO_BCR] = { 0x3490 },
  3016. [CAMSS_CCI_BCR] = { 0x3340 },
  3017. [CAMSS_PHY0_BCR] = { 0x3020 },
  3018. [CAMSS_PHY1_BCR] = { 0x3050 },
  3019. [CAMSS_PHY2_BCR] = { 0x3080 },
  3020. [CAMSS_CSIPHY0_3P_BCR] = { 0x3230 },
  3021. [CAMSS_CSIPHY1_3P_BCR] = { 0x3250 },
  3022. [CAMSS_CSIPHY2_3P_BCR] = { 0x3270 },
  3023. [CAMSS_JPEG_BCR] = { 0x35a0 },
  3024. [CAMSS_VFE_BCR] = { 0x36a0 },
  3025. [CAMSS_VFE0_BCR] = { 0x3660 },
  3026. [CAMSS_VFE1_BCR] = { 0x3670 },
  3027. [CAMSS_CSI_VFE0_BCR] = { 0x3700 },
  3028. [CAMSS_CSI_VFE1_BCR] = { 0x3710 },
  3029. [CAMSS_CPP_TOP_BCR] = { 0x36c0 },
  3030. [CAMSS_CPP_BCR] = { 0x36d0 },
  3031. [CAMSS_CSI0_BCR] = { 0x30b0 },
  3032. [CAMSS_CSI0RDI_BCR] = { 0x30d0 },
  3033. [CAMSS_CSI0PIX_BCR] = { 0x30e0 },
  3034. [CAMSS_CSI1_BCR] = { 0x3120 },
  3035. [CAMSS_CSI1RDI_BCR] = { 0x3140 },
  3036. [CAMSS_CSI1PIX_BCR] = { 0x3150 },
  3037. [CAMSS_CSI2_BCR] = { 0x3180 },
  3038. [CAMSS_CSI2RDI_BCR] = { 0x31a0 },
  3039. [CAMSS_CSI2PIX_BCR] = { 0x31b0 },
  3040. [CAMSS_CSI3_BCR] = { 0x31e0 },
  3041. [CAMSS_CSI3RDI_BCR] = { 0x3200 },
  3042. [CAMSS_CSI3PIX_BCR] = { 0x3210 },
  3043. [CAMSS_ISPIF_BCR] = { 0x3220 },
  3044. [FD_BCR] = { 0x3b60 },
  3045. [MMSS_SPDM_RM_BCR] = { 0x300 },
  3046. };
  3047. static const struct regmap_config mmcc_msm8996_regmap_config = {
  3048. .reg_bits = 32,
  3049. .reg_stride = 4,
  3050. .val_bits = 32,
  3051. .max_register = 0xb008,
  3052. .fast_io = true,
  3053. };
  3054. static const struct qcom_cc_desc mmcc_msm8996_desc = {
  3055. .config = &mmcc_msm8996_regmap_config,
  3056. .clks = mmcc_msm8996_clocks,
  3057. .num_clks = ARRAY_SIZE(mmcc_msm8996_clocks),
  3058. .resets = mmcc_msm8996_resets,
  3059. .num_resets = ARRAY_SIZE(mmcc_msm8996_resets),
  3060. .gdscs = mmcc_msm8996_gdscs,
  3061. .num_gdscs = ARRAY_SIZE(mmcc_msm8996_gdscs),
  3062. };
  3063. static const struct of_device_id mmcc_msm8996_match_table[] = {
  3064. { .compatible = "qcom,mmcc-msm8996" },
  3065. { }
  3066. };
  3067. MODULE_DEVICE_TABLE(of, mmcc_msm8996_match_table);
  3068. static int mmcc_msm8996_probe(struct platform_device *pdev)
  3069. {
  3070. struct device *dev = &pdev->dev;
  3071. int i, ret;
  3072. struct regmap *regmap;
  3073. regmap = qcom_cc_map(pdev, &mmcc_msm8996_desc);
  3074. if (IS_ERR(regmap))
  3075. return PTR_ERR(regmap);
  3076. /* Disable the AHB DCD */
  3077. regmap_update_bits(regmap, 0x50d8, BIT(31), 0);
  3078. /* Disable the NoC FSM for mmss_mmagic_cfg_ahb_clk */
  3079. regmap_update_bits(regmap, 0x5054, BIT(15), 0);
  3080. for (i = 0; i < ARRAY_SIZE(mmcc_msm8996_hws); i++) {
  3081. ret = devm_clk_hw_register(dev, mmcc_msm8996_hws[i]);
  3082. if (ret)
  3083. return ret;
  3084. }
  3085. return qcom_cc_really_probe(pdev, &mmcc_msm8996_desc, regmap);
  3086. }
  3087. static struct platform_driver mmcc_msm8996_driver = {
  3088. .probe = mmcc_msm8996_probe,
  3089. .driver = {
  3090. .name = "mmcc-msm8996",
  3091. .of_match_table = mmcc_msm8996_match_table,
  3092. },
  3093. };
  3094. module_platform_driver(mmcc_msm8996_driver);
  3095. MODULE_DESCRIPTION("QCOM MMCC MSM8996 Driver");
  3096. MODULE_LICENSE("GPL v2");
  3097. MODULE_ALIAS("platform:mmcc-msm8996");