lcc-mdm9615.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581
  1. /*
  2. * Copyright (c) 2014, The Linux Foundation. All rights reserved.
  3. * Copyright (c) BayLibre, SAS.
  4. * Author : Neil Armstrong <narmstrong@baylibre.com>
  5. *
  6. * This software is licensed under the terms of the GNU General Public
  7. * License version 2, as published by the Free Software Foundation, and
  8. * may be copied, distributed, and modified under those terms.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/bitops.h>
  17. #include <linux/err.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/module.h>
  20. #include <linux/of.h>
  21. #include <linux/of_device.h>
  22. #include <linux/clk-provider.h>
  23. #include <linux/regmap.h>
  24. #include <dt-bindings/clock/qcom,lcc-mdm9615.h>
  25. #include "common.h"
  26. #include "clk-regmap.h"
  27. #include "clk-pll.h"
  28. #include "clk-rcg.h"
  29. #include "clk-branch.h"
  30. #include "clk-regmap-divider.h"
  31. #include "clk-regmap-mux.h"
  32. static struct clk_pll pll4 = {
  33. .l_reg = 0x4,
  34. .m_reg = 0x8,
  35. .n_reg = 0xc,
  36. .config_reg = 0x14,
  37. .mode_reg = 0x0,
  38. .status_reg = 0x18,
  39. .status_bit = 16,
  40. .clkr.hw.init = &(struct clk_init_data){
  41. .name = "pll4",
  42. .parent_names = (const char *[]){ "cxo" },
  43. .num_parents = 1,
  44. .ops = &clk_pll_ops,
  45. },
  46. };
  47. enum {
  48. P_CXO,
  49. P_PLL4,
  50. };
  51. static const struct parent_map lcc_cxo_pll4_map[] = {
  52. { P_CXO, 0 },
  53. { P_PLL4, 2 }
  54. };
  55. static const char * const lcc_cxo_pll4[] = {
  56. "cxo",
  57. "pll4_vote",
  58. };
  59. static struct freq_tbl clk_tbl_aif_osr_492[] = {
  60. { 512000, P_PLL4, 4, 1, 240 },
  61. { 768000, P_PLL4, 4, 1, 160 },
  62. { 1024000, P_PLL4, 4, 1, 120 },
  63. { 1536000, P_PLL4, 4, 1, 80 },
  64. { 2048000, P_PLL4, 4, 1, 60 },
  65. { 3072000, P_PLL4, 4, 1, 40 },
  66. { 4096000, P_PLL4, 4, 1, 30 },
  67. { 6144000, P_PLL4, 4, 1, 20 },
  68. { 8192000, P_PLL4, 4, 1, 15 },
  69. { 12288000, P_PLL4, 4, 1, 10 },
  70. { 24576000, P_PLL4, 4, 1, 5 },
  71. { 27000000, P_CXO, 1, 0, 0 },
  72. { }
  73. };
  74. static struct freq_tbl clk_tbl_aif_osr_393[] = {
  75. { 512000, P_PLL4, 4, 1, 192 },
  76. { 768000, P_PLL4, 4, 1, 128 },
  77. { 1024000, P_PLL4, 4, 1, 96 },
  78. { 1536000, P_PLL4, 4, 1, 64 },
  79. { 2048000, P_PLL4, 4, 1, 48 },
  80. { 3072000, P_PLL4, 4, 1, 32 },
  81. { 4096000, P_PLL4, 4, 1, 24 },
  82. { 6144000, P_PLL4, 4, 1, 16 },
  83. { 8192000, P_PLL4, 4, 1, 12 },
  84. { 12288000, P_PLL4, 4, 1, 8 },
  85. { 24576000, P_PLL4, 4, 1, 4 },
  86. { 27000000, P_CXO, 1, 0, 0 },
  87. { }
  88. };
  89. static struct clk_rcg mi2s_osr_src = {
  90. .ns_reg = 0x48,
  91. .md_reg = 0x4c,
  92. .mn = {
  93. .mnctr_en_bit = 8,
  94. .mnctr_reset_bit = 7,
  95. .mnctr_mode_shift = 5,
  96. .n_val_shift = 24,
  97. .m_val_shift = 8,
  98. .width = 8,
  99. },
  100. .p = {
  101. .pre_div_shift = 3,
  102. .pre_div_width = 2,
  103. },
  104. .s = {
  105. .src_sel_shift = 0,
  106. .parent_map = lcc_cxo_pll4_map,
  107. },
  108. .freq_tbl = clk_tbl_aif_osr_393,
  109. .clkr = {
  110. .enable_reg = 0x48,
  111. .enable_mask = BIT(9),
  112. .hw.init = &(struct clk_init_data){
  113. .name = "mi2s_osr_src",
  114. .parent_names = lcc_cxo_pll4,
  115. .num_parents = 2,
  116. .ops = &clk_rcg_ops,
  117. .flags = CLK_SET_RATE_GATE,
  118. },
  119. },
  120. };
  121. static const char * const lcc_mi2s_parents[] = {
  122. "mi2s_osr_src",
  123. };
  124. static struct clk_branch mi2s_osr_clk = {
  125. .halt_reg = 0x50,
  126. .halt_bit = 1,
  127. .halt_check = BRANCH_HALT_ENABLE,
  128. .clkr = {
  129. .enable_reg = 0x48,
  130. .enable_mask = BIT(17),
  131. .hw.init = &(struct clk_init_data){
  132. .name = "mi2s_osr_clk",
  133. .parent_names = lcc_mi2s_parents,
  134. .num_parents = 1,
  135. .ops = &clk_branch_ops,
  136. .flags = CLK_SET_RATE_PARENT,
  137. },
  138. },
  139. };
  140. static struct clk_regmap_div mi2s_div_clk = {
  141. .reg = 0x48,
  142. .shift = 10,
  143. .width = 4,
  144. .clkr = {
  145. .enable_reg = 0x48,
  146. .enable_mask = BIT(15),
  147. .hw.init = &(struct clk_init_data){
  148. .name = "mi2s_div_clk",
  149. .parent_names = lcc_mi2s_parents,
  150. .num_parents = 1,
  151. .ops = &clk_regmap_div_ops,
  152. },
  153. },
  154. };
  155. static struct clk_branch mi2s_bit_div_clk = {
  156. .halt_reg = 0x50,
  157. .halt_bit = 0,
  158. .halt_check = BRANCH_HALT_ENABLE,
  159. .clkr = {
  160. .enable_reg = 0x48,
  161. .enable_mask = BIT(15),
  162. .hw.init = &(struct clk_init_data){
  163. .name = "mi2s_bit_div_clk",
  164. .parent_names = (const char *[]){ "mi2s_div_clk" },
  165. .num_parents = 1,
  166. .ops = &clk_branch_ops,
  167. .flags = CLK_SET_RATE_PARENT,
  168. },
  169. },
  170. };
  171. static struct clk_regmap_mux mi2s_bit_clk = {
  172. .reg = 0x48,
  173. .shift = 14,
  174. .width = 1,
  175. .clkr = {
  176. .hw.init = &(struct clk_init_data){
  177. .name = "mi2s_bit_clk",
  178. .parent_names = (const char *[]){
  179. "mi2s_bit_div_clk",
  180. "mi2s_codec_clk",
  181. },
  182. .num_parents = 2,
  183. .ops = &clk_regmap_mux_closest_ops,
  184. .flags = CLK_SET_RATE_PARENT,
  185. },
  186. },
  187. };
  188. #define CLK_AIF_OSR_DIV(prefix, _ns, _md, hr) \
  189. static struct clk_rcg prefix##_osr_src = { \
  190. .ns_reg = _ns, \
  191. .md_reg = _md, \
  192. .mn = { \
  193. .mnctr_en_bit = 8, \
  194. .mnctr_reset_bit = 7, \
  195. .mnctr_mode_shift = 5, \
  196. .n_val_shift = 24, \
  197. .m_val_shift = 8, \
  198. .width = 8, \
  199. }, \
  200. .p = { \
  201. .pre_div_shift = 3, \
  202. .pre_div_width = 2, \
  203. }, \
  204. .s = { \
  205. .src_sel_shift = 0, \
  206. .parent_map = lcc_cxo_pll4_map, \
  207. }, \
  208. .freq_tbl = clk_tbl_aif_osr_393, \
  209. .clkr = { \
  210. .enable_reg = _ns, \
  211. .enable_mask = BIT(9), \
  212. .hw.init = &(struct clk_init_data){ \
  213. .name = #prefix "_osr_src", \
  214. .parent_names = lcc_cxo_pll4, \
  215. .num_parents = 2, \
  216. .ops = &clk_rcg_ops, \
  217. .flags = CLK_SET_RATE_GATE, \
  218. }, \
  219. }, \
  220. }; \
  221. \
  222. static const char * const lcc_##prefix##_parents[] = { \
  223. #prefix "_osr_src", \
  224. }; \
  225. \
  226. static struct clk_branch prefix##_osr_clk = { \
  227. .halt_reg = hr, \
  228. .halt_bit = 1, \
  229. .halt_check = BRANCH_HALT_ENABLE, \
  230. .clkr = { \
  231. .enable_reg = _ns, \
  232. .enable_mask = BIT(21), \
  233. .hw.init = &(struct clk_init_data){ \
  234. .name = #prefix "_osr_clk", \
  235. .parent_names = lcc_##prefix##_parents, \
  236. .num_parents = 1, \
  237. .ops = &clk_branch_ops, \
  238. .flags = CLK_SET_RATE_PARENT, \
  239. }, \
  240. }, \
  241. }; \
  242. \
  243. static struct clk_regmap_div prefix##_div_clk = { \
  244. .reg = _ns, \
  245. .shift = 10, \
  246. .width = 8, \
  247. .clkr = { \
  248. .hw.init = &(struct clk_init_data){ \
  249. .name = #prefix "_div_clk", \
  250. .parent_names = lcc_##prefix##_parents, \
  251. .num_parents = 1, \
  252. .ops = &clk_regmap_div_ops, \
  253. }, \
  254. }, \
  255. }; \
  256. \
  257. static struct clk_branch prefix##_bit_div_clk = { \
  258. .halt_reg = hr, \
  259. .halt_bit = 0, \
  260. .halt_check = BRANCH_HALT_ENABLE, \
  261. .clkr = { \
  262. .enable_reg = _ns, \
  263. .enable_mask = BIT(19), \
  264. .hw.init = &(struct clk_init_data){ \
  265. .name = #prefix "_bit_div_clk", \
  266. .parent_names = (const char *[]){ \
  267. #prefix "_div_clk" \
  268. }, \
  269. .num_parents = 1, \
  270. .ops = &clk_branch_ops, \
  271. .flags = CLK_SET_RATE_PARENT, \
  272. }, \
  273. }, \
  274. }; \
  275. \
  276. static struct clk_regmap_mux prefix##_bit_clk = { \
  277. .reg = _ns, \
  278. .shift = 18, \
  279. .width = 1, \
  280. .clkr = { \
  281. .hw.init = &(struct clk_init_data){ \
  282. .name = #prefix "_bit_clk", \
  283. .parent_names = (const char *[]){ \
  284. #prefix "_bit_div_clk", \
  285. #prefix "_codec_clk", \
  286. }, \
  287. .num_parents = 2, \
  288. .ops = &clk_regmap_mux_closest_ops, \
  289. .flags = CLK_SET_RATE_PARENT, \
  290. }, \
  291. }, \
  292. }
  293. CLK_AIF_OSR_DIV(codec_i2s_mic, 0x60, 0x64, 0x68);
  294. CLK_AIF_OSR_DIV(spare_i2s_mic, 0x78, 0x7c, 0x80);
  295. CLK_AIF_OSR_DIV(codec_i2s_spkr, 0x6c, 0x70, 0x74);
  296. CLK_AIF_OSR_DIV(spare_i2s_spkr, 0x84, 0x88, 0x8c);
  297. static struct freq_tbl clk_tbl_pcm_492[] = {
  298. { 256000, P_PLL4, 4, 1, 480 },
  299. { 512000, P_PLL4, 4, 1, 240 },
  300. { 768000, P_PLL4, 4, 1, 160 },
  301. { 1024000, P_PLL4, 4, 1, 120 },
  302. { 1536000, P_PLL4, 4, 1, 80 },
  303. { 2048000, P_PLL4, 4, 1, 60 },
  304. { 3072000, P_PLL4, 4, 1, 40 },
  305. { 4096000, P_PLL4, 4, 1, 30 },
  306. { 6144000, P_PLL4, 4, 1, 20 },
  307. { 8192000, P_PLL4, 4, 1, 15 },
  308. { 12288000, P_PLL4, 4, 1, 10 },
  309. { 24576000, P_PLL4, 4, 1, 5 },
  310. { 27000000, P_CXO, 1, 0, 0 },
  311. { }
  312. };
  313. static struct freq_tbl clk_tbl_pcm_393[] = {
  314. { 256000, P_PLL4, 4, 1, 384 },
  315. { 512000, P_PLL4, 4, 1, 192 },
  316. { 768000, P_PLL4, 4, 1, 128 },
  317. { 1024000, P_PLL4, 4, 1, 96 },
  318. { 1536000, P_PLL4, 4, 1, 64 },
  319. { 2048000, P_PLL4, 4, 1, 48 },
  320. { 3072000, P_PLL4, 4, 1, 32 },
  321. { 4096000, P_PLL4, 4, 1, 24 },
  322. { 6144000, P_PLL4, 4, 1, 16 },
  323. { 8192000, P_PLL4, 4, 1, 12 },
  324. { 12288000, P_PLL4, 4, 1, 8 },
  325. { 24576000, P_PLL4, 4, 1, 4 },
  326. { 27000000, P_CXO, 1, 0, 0 },
  327. { }
  328. };
  329. static struct clk_rcg pcm_src = {
  330. .ns_reg = 0x54,
  331. .md_reg = 0x58,
  332. .mn = {
  333. .mnctr_en_bit = 8,
  334. .mnctr_reset_bit = 7,
  335. .mnctr_mode_shift = 5,
  336. .n_val_shift = 16,
  337. .m_val_shift = 16,
  338. .width = 16,
  339. },
  340. .p = {
  341. .pre_div_shift = 3,
  342. .pre_div_width = 2,
  343. },
  344. .s = {
  345. .src_sel_shift = 0,
  346. .parent_map = lcc_cxo_pll4_map,
  347. },
  348. .freq_tbl = clk_tbl_pcm_393,
  349. .clkr = {
  350. .enable_reg = 0x54,
  351. .enable_mask = BIT(9),
  352. .hw.init = &(struct clk_init_data){
  353. .name = "pcm_src",
  354. .parent_names = lcc_cxo_pll4,
  355. .num_parents = 2,
  356. .ops = &clk_rcg_ops,
  357. .flags = CLK_SET_RATE_GATE,
  358. },
  359. },
  360. };
  361. static struct clk_branch pcm_clk_out = {
  362. .halt_reg = 0x5c,
  363. .halt_bit = 0,
  364. .halt_check = BRANCH_HALT_ENABLE,
  365. .clkr = {
  366. .enable_reg = 0x54,
  367. .enable_mask = BIT(11),
  368. .hw.init = &(struct clk_init_data){
  369. .name = "pcm_clk_out",
  370. .parent_names = (const char *[]){ "pcm_src" },
  371. .num_parents = 1,
  372. .ops = &clk_branch_ops,
  373. .flags = CLK_SET_RATE_PARENT,
  374. },
  375. },
  376. };
  377. static struct clk_regmap_mux pcm_clk = {
  378. .reg = 0x54,
  379. .shift = 10,
  380. .width = 1,
  381. .clkr = {
  382. .hw.init = &(struct clk_init_data){
  383. .name = "pcm_clk",
  384. .parent_names = (const char *[]){
  385. "pcm_clk_out",
  386. "pcm_codec_clk",
  387. },
  388. .num_parents = 2,
  389. .ops = &clk_regmap_mux_closest_ops,
  390. .flags = CLK_SET_RATE_PARENT,
  391. },
  392. },
  393. };
  394. static struct clk_rcg slimbus_src = {
  395. .ns_reg = 0xcc,
  396. .md_reg = 0xd0,
  397. .mn = {
  398. .mnctr_en_bit = 8,
  399. .mnctr_reset_bit = 7,
  400. .mnctr_mode_shift = 5,
  401. .n_val_shift = 24,
  402. .m_val_shift = 8,
  403. .width = 8,
  404. },
  405. .p = {
  406. .pre_div_shift = 3,
  407. .pre_div_width = 2,
  408. },
  409. .s = {
  410. .src_sel_shift = 0,
  411. .parent_map = lcc_cxo_pll4_map,
  412. },
  413. .freq_tbl = clk_tbl_aif_osr_393,
  414. .clkr = {
  415. .enable_reg = 0xcc,
  416. .enable_mask = BIT(9),
  417. .hw.init = &(struct clk_init_data){
  418. .name = "slimbus_src",
  419. .parent_names = lcc_cxo_pll4,
  420. .num_parents = 2,
  421. .ops = &clk_rcg_ops,
  422. .flags = CLK_SET_RATE_GATE,
  423. },
  424. },
  425. };
  426. static const char * const lcc_slimbus_parents[] = {
  427. "slimbus_src",
  428. };
  429. static struct clk_branch audio_slimbus_clk = {
  430. .halt_reg = 0xd4,
  431. .halt_bit = 0,
  432. .halt_check = BRANCH_HALT_ENABLE,
  433. .clkr = {
  434. .enable_reg = 0xcc,
  435. .enable_mask = BIT(10),
  436. .hw.init = &(struct clk_init_data){
  437. .name = "audio_slimbus_clk",
  438. .parent_names = lcc_slimbus_parents,
  439. .num_parents = 1,
  440. .ops = &clk_branch_ops,
  441. .flags = CLK_SET_RATE_PARENT,
  442. },
  443. },
  444. };
  445. static struct clk_branch sps_slimbus_clk = {
  446. .halt_reg = 0xd4,
  447. .halt_bit = 1,
  448. .halt_check = BRANCH_HALT_ENABLE,
  449. .clkr = {
  450. .enable_reg = 0xcc,
  451. .enable_mask = BIT(12),
  452. .hw.init = &(struct clk_init_data){
  453. .name = "sps_slimbus_clk",
  454. .parent_names = lcc_slimbus_parents,
  455. .num_parents = 1,
  456. .ops = &clk_branch_ops,
  457. .flags = CLK_SET_RATE_PARENT,
  458. },
  459. },
  460. };
  461. static struct clk_regmap *lcc_mdm9615_clks[] = {
  462. [PLL4] = &pll4.clkr,
  463. [MI2S_OSR_SRC] = &mi2s_osr_src.clkr,
  464. [MI2S_OSR_CLK] = &mi2s_osr_clk.clkr,
  465. [MI2S_DIV_CLK] = &mi2s_div_clk.clkr,
  466. [MI2S_BIT_DIV_CLK] = &mi2s_bit_div_clk.clkr,
  467. [MI2S_BIT_CLK] = &mi2s_bit_clk.clkr,
  468. [PCM_SRC] = &pcm_src.clkr,
  469. [PCM_CLK_OUT] = &pcm_clk_out.clkr,
  470. [PCM_CLK] = &pcm_clk.clkr,
  471. [SLIMBUS_SRC] = &slimbus_src.clkr,
  472. [AUDIO_SLIMBUS_CLK] = &audio_slimbus_clk.clkr,
  473. [SPS_SLIMBUS_CLK] = &sps_slimbus_clk.clkr,
  474. [CODEC_I2S_MIC_OSR_SRC] = &codec_i2s_mic_osr_src.clkr,
  475. [CODEC_I2S_MIC_OSR_CLK] = &codec_i2s_mic_osr_clk.clkr,
  476. [CODEC_I2S_MIC_DIV_CLK] = &codec_i2s_mic_div_clk.clkr,
  477. [CODEC_I2S_MIC_BIT_DIV_CLK] = &codec_i2s_mic_bit_div_clk.clkr,
  478. [CODEC_I2S_MIC_BIT_CLK] = &codec_i2s_mic_bit_clk.clkr,
  479. [SPARE_I2S_MIC_OSR_SRC] = &spare_i2s_mic_osr_src.clkr,
  480. [SPARE_I2S_MIC_OSR_CLK] = &spare_i2s_mic_osr_clk.clkr,
  481. [SPARE_I2S_MIC_DIV_CLK] = &spare_i2s_mic_div_clk.clkr,
  482. [SPARE_I2S_MIC_BIT_DIV_CLK] = &spare_i2s_mic_bit_div_clk.clkr,
  483. [SPARE_I2S_MIC_BIT_CLK] = &spare_i2s_mic_bit_clk.clkr,
  484. [CODEC_I2S_SPKR_OSR_SRC] = &codec_i2s_spkr_osr_src.clkr,
  485. [CODEC_I2S_SPKR_OSR_CLK] = &codec_i2s_spkr_osr_clk.clkr,
  486. [CODEC_I2S_SPKR_DIV_CLK] = &codec_i2s_spkr_div_clk.clkr,
  487. [CODEC_I2S_SPKR_BIT_DIV_CLK] = &codec_i2s_spkr_bit_div_clk.clkr,
  488. [CODEC_I2S_SPKR_BIT_CLK] = &codec_i2s_spkr_bit_clk.clkr,
  489. [SPARE_I2S_SPKR_OSR_SRC] = &spare_i2s_spkr_osr_src.clkr,
  490. [SPARE_I2S_SPKR_OSR_CLK] = &spare_i2s_spkr_osr_clk.clkr,
  491. [SPARE_I2S_SPKR_DIV_CLK] = &spare_i2s_spkr_div_clk.clkr,
  492. [SPARE_I2S_SPKR_BIT_DIV_CLK] = &spare_i2s_spkr_bit_div_clk.clkr,
  493. [SPARE_I2S_SPKR_BIT_CLK] = &spare_i2s_spkr_bit_clk.clkr,
  494. };
  495. static const struct regmap_config lcc_mdm9615_regmap_config = {
  496. .reg_bits = 32,
  497. .reg_stride = 4,
  498. .val_bits = 32,
  499. .max_register = 0xfc,
  500. .fast_io = true,
  501. };
  502. static const struct qcom_cc_desc lcc_mdm9615_desc = {
  503. .config = &lcc_mdm9615_regmap_config,
  504. .clks = lcc_mdm9615_clks,
  505. .num_clks = ARRAY_SIZE(lcc_mdm9615_clks),
  506. };
  507. static const struct of_device_id lcc_mdm9615_match_table[] = {
  508. { .compatible = "qcom,lcc-mdm9615" },
  509. { }
  510. };
  511. MODULE_DEVICE_TABLE(of, lcc_mdm9615_match_table);
  512. static int lcc_mdm9615_probe(struct platform_device *pdev)
  513. {
  514. u32 val;
  515. struct regmap *regmap;
  516. regmap = qcom_cc_map(pdev, &lcc_mdm9615_desc);
  517. if (IS_ERR(regmap))
  518. return PTR_ERR(regmap);
  519. /* Use the correct frequency plan depending on speed of PLL4 */
  520. regmap_read(regmap, 0x4, &val);
  521. if (val == 0x12) {
  522. slimbus_src.freq_tbl = clk_tbl_aif_osr_492;
  523. mi2s_osr_src.freq_tbl = clk_tbl_aif_osr_492;
  524. codec_i2s_mic_osr_src.freq_tbl = clk_tbl_aif_osr_492;
  525. spare_i2s_mic_osr_src.freq_tbl = clk_tbl_aif_osr_492;
  526. codec_i2s_spkr_osr_src.freq_tbl = clk_tbl_aif_osr_492;
  527. spare_i2s_spkr_osr_src.freq_tbl = clk_tbl_aif_osr_492;
  528. pcm_src.freq_tbl = clk_tbl_pcm_492;
  529. }
  530. /* Enable PLL4 source on the LPASS Primary PLL Mux */
  531. regmap_write(regmap, 0xc4, 0x1);
  532. return qcom_cc_really_probe(pdev, &lcc_mdm9615_desc, regmap);
  533. }
  534. static struct platform_driver lcc_mdm9615_driver = {
  535. .probe = lcc_mdm9615_probe,
  536. .driver = {
  537. .name = "lcc-mdm9615",
  538. .of_match_table = lcc_mdm9615_match_table,
  539. },
  540. };
  541. module_platform_driver(lcc_mdm9615_driver);
  542. MODULE_DESCRIPTION("QCOM LCC MDM9615 Driver");
  543. MODULE_LICENSE("GPL v2");
  544. MODULE_ALIAS("platform:lcc-mdm9615");