gcc-msm8660.c 58 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756
  1. /*
  2. * Copyright (c) 2013, The Linux Foundation. All rights reserved.
  3. *
  4. * This software is licensed under the terms of the GNU General Public
  5. * License version 2, as published by the Free Software Foundation, and
  6. * may be copied, distributed, and modified under those terms.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/bitops.h>
  15. #include <linux/err.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/module.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/clk-provider.h>
  21. #include <linux/regmap.h>
  22. #include <linux/reset-controller.h>
  23. #include <dt-bindings/clock/qcom,gcc-msm8660.h>
  24. #include <dt-bindings/reset/qcom,gcc-msm8660.h>
  25. #include "common.h"
  26. #include "clk-regmap.h"
  27. #include "clk-pll.h"
  28. #include "clk-rcg.h"
  29. #include "clk-branch.h"
  30. #include "reset.h"
  31. static struct clk_pll pll8 = {
  32. .l_reg = 0x3144,
  33. .m_reg = 0x3148,
  34. .n_reg = 0x314c,
  35. .config_reg = 0x3154,
  36. .mode_reg = 0x3140,
  37. .status_reg = 0x3158,
  38. .status_bit = 16,
  39. .clkr.hw.init = &(struct clk_init_data){
  40. .name = "pll8",
  41. .parent_names = (const char *[]){ "pxo" },
  42. .num_parents = 1,
  43. .ops = &clk_pll_ops,
  44. },
  45. };
  46. static struct clk_regmap pll8_vote = {
  47. .enable_reg = 0x34c0,
  48. .enable_mask = BIT(8),
  49. .hw.init = &(struct clk_init_data){
  50. .name = "pll8_vote",
  51. .parent_names = (const char *[]){ "pll8" },
  52. .num_parents = 1,
  53. .ops = &clk_pll_vote_ops,
  54. },
  55. };
  56. enum {
  57. P_PXO,
  58. P_PLL8,
  59. P_CXO,
  60. };
  61. static const struct parent_map gcc_pxo_pll8_map[] = {
  62. { P_PXO, 0 },
  63. { P_PLL8, 3 }
  64. };
  65. static const char * const gcc_pxo_pll8[] = {
  66. "pxo",
  67. "pll8_vote",
  68. };
  69. static const struct parent_map gcc_pxo_pll8_cxo_map[] = {
  70. { P_PXO, 0 },
  71. { P_PLL8, 3 },
  72. { P_CXO, 5 }
  73. };
  74. static const char * const gcc_pxo_pll8_cxo[] = {
  75. "pxo",
  76. "pll8_vote",
  77. "cxo",
  78. };
  79. static struct freq_tbl clk_tbl_gsbi_uart[] = {
  80. { 1843200, P_PLL8, 2, 6, 625 },
  81. { 3686400, P_PLL8, 2, 12, 625 },
  82. { 7372800, P_PLL8, 2, 24, 625 },
  83. { 14745600, P_PLL8, 2, 48, 625 },
  84. { 16000000, P_PLL8, 4, 1, 6 },
  85. { 24000000, P_PLL8, 4, 1, 4 },
  86. { 32000000, P_PLL8, 4, 1, 3 },
  87. { 40000000, P_PLL8, 1, 5, 48 },
  88. { 46400000, P_PLL8, 1, 29, 240 },
  89. { 48000000, P_PLL8, 4, 1, 2 },
  90. { 51200000, P_PLL8, 1, 2, 15 },
  91. { 56000000, P_PLL8, 1, 7, 48 },
  92. { 58982400, P_PLL8, 1, 96, 625 },
  93. { 64000000, P_PLL8, 2, 1, 3 },
  94. { }
  95. };
  96. static struct clk_rcg gsbi1_uart_src = {
  97. .ns_reg = 0x29d4,
  98. .md_reg = 0x29d0,
  99. .mn = {
  100. .mnctr_en_bit = 8,
  101. .mnctr_reset_bit = 7,
  102. .mnctr_mode_shift = 5,
  103. .n_val_shift = 16,
  104. .m_val_shift = 16,
  105. .width = 16,
  106. },
  107. .p = {
  108. .pre_div_shift = 3,
  109. .pre_div_width = 2,
  110. },
  111. .s = {
  112. .src_sel_shift = 0,
  113. .parent_map = gcc_pxo_pll8_map,
  114. },
  115. .freq_tbl = clk_tbl_gsbi_uart,
  116. .clkr = {
  117. .enable_reg = 0x29d4,
  118. .enable_mask = BIT(11),
  119. .hw.init = &(struct clk_init_data){
  120. .name = "gsbi1_uart_src",
  121. .parent_names = gcc_pxo_pll8,
  122. .num_parents = 2,
  123. .ops = &clk_rcg_ops,
  124. .flags = CLK_SET_PARENT_GATE,
  125. },
  126. },
  127. };
  128. static struct clk_branch gsbi1_uart_clk = {
  129. .halt_reg = 0x2fcc,
  130. .halt_bit = 10,
  131. .clkr = {
  132. .enable_reg = 0x29d4,
  133. .enable_mask = BIT(9),
  134. .hw.init = &(struct clk_init_data){
  135. .name = "gsbi1_uart_clk",
  136. .parent_names = (const char *[]){
  137. "gsbi1_uart_src",
  138. },
  139. .num_parents = 1,
  140. .ops = &clk_branch_ops,
  141. .flags = CLK_SET_RATE_PARENT,
  142. },
  143. },
  144. };
  145. static struct clk_rcg gsbi2_uart_src = {
  146. .ns_reg = 0x29f4,
  147. .md_reg = 0x29f0,
  148. .mn = {
  149. .mnctr_en_bit = 8,
  150. .mnctr_reset_bit = 7,
  151. .mnctr_mode_shift = 5,
  152. .n_val_shift = 16,
  153. .m_val_shift = 16,
  154. .width = 16,
  155. },
  156. .p = {
  157. .pre_div_shift = 3,
  158. .pre_div_width = 2,
  159. },
  160. .s = {
  161. .src_sel_shift = 0,
  162. .parent_map = gcc_pxo_pll8_map,
  163. },
  164. .freq_tbl = clk_tbl_gsbi_uart,
  165. .clkr = {
  166. .enable_reg = 0x29f4,
  167. .enable_mask = BIT(11),
  168. .hw.init = &(struct clk_init_data){
  169. .name = "gsbi2_uart_src",
  170. .parent_names = gcc_pxo_pll8,
  171. .num_parents = 2,
  172. .ops = &clk_rcg_ops,
  173. .flags = CLK_SET_PARENT_GATE,
  174. },
  175. },
  176. };
  177. static struct clk_branch gsbi2_uart_clk = {
  178. .halt_reg = 0x2fcc,
  179. .halt_bit = 6,
  180. .clkr = {
  181. .enable_reg = 0x29f4,
  182. .enable_mask = BIT(9),
  183. .hw.init = &(struct clk_init_data){
  184. .name = "gsbi2_uart_clk",
  185. .parent_names = (const char *[]){
  186. "gsbi2_uart_src",
  187. },
  188. .num_parents = 1,
  189. .ops = &clk_branch_ops,
  190. .flags = CLK_SET_RATE_PARENT,
  191. },
  192. },
  193. };
  194. static struct clk_rcg gsbi3_uart_src = {
  195. .ns_reg = 0x2a14,
  196. .md_reg = 0x2a10,
  197. .mn = {
  198. .mnctr_en_bit = 8,
  199. .mnctr_reset_bit = 7,
  200. .mnctr_mode_shift = 5,
  201. .n_val_shift = 16,
  202. .m_val_shift = 16,
  203. .width = 16,
  204. },
  205. .p = {
  206. .pre_div_shift = 3,
  207. .pre_div_width = 2,
  208. },
  209. .s = {
  210. .src_sel_shift = 0,
  211. .parent_map = gcc_pxo_pll8_map,
  212. },
  213. .freq_tbl = clk_tbl_gsbi_uart,
  214. .clkr = {
  215. .enable_reg = 0x2a14,
  216. .enable_mask = BIT(11),
  217. .hw.init = &(struct clk_init_data){
  218. .name = "gsbi3_uart_src",
  219. .parent_names = gcc_pxo_pll8,
  220. .num_parents = 2,
  221. .ops = &clk_rcg_ops,
  222. .flags = CLK_SET_PARENT_GATE,
  223. },
  224. },
  225. };
  226. static struct clk_branch gsbi3_uart_clk = {
  227. .halt_reg = 0x2fcc,
  228. .halt_bit = 2,
  229. .clkr = {
  230. .enable_reg = 0x2a14,
  231. .enable_mask = BIT(9),
  232. .hw.init = &(struct clk_init_data){
  233. .name = "gsbi3_uart_clk",
  234. .parent_names = (const char *[]){
  235. "gsbi3_uart_src",
  236. },
  237. .num_parents = 1,
  238. .ops = &clk_branch_ops,
  239. .flags = CLK_SET_RATE_PARENT,
  240. },
  241. },
  242. };
  243. static struct clk_rcg gsbi4_uart_src = {
  244. .ns_reg = 0x2a34,
  245. .md_reg = 0x2a30,
  246. .mn = {
  247. .mnctr_en_bit = 8,
  248. .mnctr_reset_bit = 7,
  249. .mnctr_mode_shift = 5,
  250. .n_val_shift = 16,
  251. .m_val_shift = 16,
  252. .width = 16,
  253. },
  254. .p = {
  255. .pre_div_shift = 3,
  256. .pre_div_width = 2,
  257. },
  258. .s = {
  259. .src_sel_shift = 0,
  260. .parent_map = gcc_pxo_pll8_map,
  261. },
  262. .freq_tbl = clk_tbl_gsbi_uart,
  263. .clkr = {
  264. .enable_reg = 0x2a34,
  265. .enable_mask = BIT(11),
  266. .hw.init = &(struct clk_init_data){
  267. .name = "gsbi4_uart_src",
  268. .parent_names = gcc_pxo_pll8,
  269. .num_parents = 2,
  270. .ops = &clk_rcg_ops,
  271. .flags = CLK_SET_PARENT_GATE,
  272. },
  273. },
  274. };
  275. static struct clk_branch gsbi4_uart_clk = {
  276. .halt_reg = 0x2fd0,
  277. .halt_bit = 26,
  278. .clkr = {
  279. .enable_reg = 0x2a34,
  280. .enable_mask = BIT(9),
  281. .hw.init = &(struct clk_init_data){
  282. .name = "gsbi4_uart_clk",
  283. .parent_names = (const char *[]){
  284. "gsbi4_uart_src",
  285. },
  286. .num_parents = 1,
  287. .ops = &clk_branch_ops,
  288. .flags = CLK_SET_RATE_PARENT,
  289. },
  290. },
  291. };
  292. static struct clk_rcg gsbi5_uart_src = {
  293. .ns_reg = 0x2a54,
  294. .md_reg = 0x2a50,
  295. .mn = {
  296. .mnctr_en_bit = 8,
  297. .mnctr_reset_bit = 7,
  298. .mnctr_mode_shift = 5,
  299. .n_val_shift = 16,
  300. .m_val_shift = 16,
  301. .width = 16,
  302. },
  303. .p = {
  304. .pre_div_shift = 3,
  305. .pre_div_width = 2,
  306. },
  307. .s = {
  308. .src_sel_shift = 0,
  309. .parent_map = gcc_pxo_pll8_map,
  310. },
  311. .freq_tbl = clk_tbl_gsbi_uart,
  312. .clkr = {
  313. .enable_reg = 0x2a54,
  314. .enable_mask = BIT(11),
  315. .hw.init = &(struct clk_init_data){
  316. .name = "gsbi5_uart_src",
  317. .parent_names = gcc_pxo_pll8,
  318. .num_parents = 2,
  319. .ops = &clk_rcg_ops,
  320. .flags = CLK_SET_PARENT_GATE,
  321. },
  322. },
  323. };
  324. static struct clk_branch gsbi5_uart_clk = {
  325. .halt_reg = 0x2fd0,
  326. .halt_bit = 22,
  327. .clkr = {
  328. .enable_reg = 0x2a54,
  329. .enable_mask = BIT(9),
  330. .hw.init = &(struct clk_init_data){
  331. .name = "gsbi5_uart_clk",
  332. .parent_names = (const char *[]){
  333. "gsbi5_uart_src",
  334. },
  335. .num_parents = 1,
  336. .ops = &clk_branch_ops,
  337. .flags = CLK_SET_RATE_PARENT,
  338. },
  339. },
  340. };
  341. static struct clk_rcg gsbi6_uart_src = {
  342. .ns_reg = 0x2a74,
  343. .md_reg = 0x2a70,
  344. .mn = {
  345. .mnctr_en_bit = 8,
  346. .mnctr_reset_bit = 7,
  347. .mnctr_mode_shift = 5,
  348. .n_val_shift = 16,
  349. .m_val_shift = 16,
  350. .width = 16,
  351. },
  352. .p = {
  353. .pre_div_shift = 3,
  354. .pre_div_width = 2,
  355. },
  356. .s = {
  357. .src_sel_shift = 0,
  358. .parent_map = gcc_pxo_pll8_map,
  359. },
  360. .freq_tbl = clk_tbl_gsbi_uart,
  361. .clkr = {
  362. .enable_reg = 0x2a74,
  363. .enable_mask = BIT(11),
  364. .hw.init = &(struct clk_init_data){
  365. .name = "gsbi6_uart_src",
  366. .parent_names = gcc_pxo_pll8,
  367. .num_parents = 2,
  368. .ops = &clk_rcg_ops,
  369. .flags = CLK_SET_PARENT_GATE,
  370. },
  371. },
  372. };
  373. static struct clk_branch gsbi6_uart_clk = {
  374. .halt_reg = 0x2fd0,
  375. .halt_bit = 18,
  376. .clkr = {
  377. .enable_reg = 0x2a74,
  378. .enable_mask = BIT(9),
  379. .hw.init = &(struct clk_init_data){
  380. .name = "gsbi6_uart_clk",
  381. .parent_names = (const char *[]){
  382. "gsbi6_uart_src",
  383. },
  384. .num_parents = 1,
  385. .ops = &clk_branch_ops,
  386. .flags = CLK_SET_RATE_PARENT,
  387. },
  388. },
  389. };
  390. static struct clk_rcg gsbi7_uart_src = {
  391. .ns_reg = 0x2a94,
  392. .md_reg = 0x2a90,
  393. .mn = {
  394. .mnctr_en_bit = 8,
  395. .mnctr_reset_bit = 7,
  396. .mnctr_mode_shift = 5,
  397. .n_val_shift = 16,
  398. .m_val_shift = 16,
  399. .width = 16,
  400. },
  401. .p = {
  402. .pre_div_shift = 3,
  403. .pre_div_width = 2,
  404. },
  405. .s = {
  406. .src_sel_shift = 0,
  407. .parent_map = gcc_pxo_pll8_map,
  408. },
  409. .freq_tbl = clk_tbl_gsbi_uart,
  410. .clkr = {
  411. .enable_reg = 0x2a94,
  412. .enable_mask = BIT(11),
  413. .hw.init = &(struct clk_init_data){
  414. .name = "gsbi7_uart_src",
  415. .parent_names = gcc_pxo_pll8,
  416. .num_parents = 2,
  417. .ops = &clk_rcg_ops,
  418. .flags = CLK_SET_PARENT_GATE,
  419. },
  420. },
  421. };
  422. static struct clk_branch gsbi7_uart_clk = {
  423. .halt_reg = 0x2fd0,
  424. .halt_bit = 14,
  425. .clkr = {
  426. .enable_reg = 0x2a94,
  427. .enable_mask = BIT(9),
  428. .hw.init = &(struct clk_init_data){
  429. .name = "gsbi7_uart_clk",
  430. .parent_names = (const char *[]){
  431. "gsbi7_uart_src",
  432. },
  433. .num_parents = 1,
  434. .ops = &clk_branch_ops,
  435. .flags = CLK_SET_RATE_PARENT,
  436. },
  437. },
  438. };
  439. static struct clk_rcg gsbi8_uart_src = {
  440. .ns_reg = 0x2ab4,
  441. .md_reg = 0x2ab0,
  442. .mn = {
  443. .mnctr_en_bit = 8,
  444. .mnctr_reset_bit = 7,
  445. .mnctr_mode_shift = 5,
  446. .n_val_shift = 16,
  447. .m_val_shift = 16,
  448. .width = 16,
  449. },
  450. .p = {
  451. .pre_div_shift = 3,
  452. .pre_div_width = 2,
  453. },
  454. .s = {
  455. .src_sel_shift = 0,
  456. .parent_map = gcc_pxo_pll8_map,
  457. },
  458. .freq_tbl = clk_tbl_gsbi_uart,
  459. .clkr = {
  460. .enable_reg = 0x2ab4,
  461. .enable_mask = BIT(11),
  462. .hw.init = &(struct clk_init_data){
  463. .name = "gsbi8_uart_src",
  464. .parent_names = gcc_pxo_pll8,
  465. .num_parents = 2,
  466. .ops = &clk_rcg_ops,
  467. .flags = CLK_SET_PARENT_GATE,
  468. },
  469. },
  470. };
  471. static struct clk_branch gsbi8_uart_clk = {
  472. .halt_reg = 0x2fd0,
  473. .halt_bit = 10,
  474. .clkr = {
  475. .enable_reg = 0x2ab4,
  476. .enable_mask = BIT(9),
  477. .hw.init = &(struct clk_init_data){
  478. .name = "gsbi8_uart_clk",
  479. .parent_names = (const char *[]){ "gsbi8_uart_src" },
  480. .num_parents = 1,
  481. .ops = &clk_branch_ops,
  482. .flags = CLK_SET_RATE_PARENT,
  483. },
  484. },
  485. };
  486. static struct clk_rcg gsbi9_uart_src = {
  487. .ns_reg = 0x2ad4,
  488. .md_reg = 0x2ad0,
  489. .mn = {
  490. .mnctr_en_bit = 8,
  491. .mnctr_reset_bit = 7,
  492. .mnctr_mode_shift = 5,
  493. .n_val_shift = 16,
  494. .m_val_shift = 16,
  495. .width = 16,
  496. },
  497. .p = {
  498. .pre_div_shift = 3,
  499. .pre_div_width = 2,
  500. },
  501. .s = {
  502. .src_sel_shift = 0,
  503. .parent_map = gcc_pxo_pll8_map,
  504. },
  505. .freq_tbl = clk_tbl_gsbi_uart,
  506. .clkr = {
  507. .enable_reg = 0x2ad4,
  508. .enable_mask = BIT(11),
  509. .hw.init = &(struct clk_init_data){
  510. .name = "gsbi9_uart_src",
  511. .parent_names = gcc_pxo_pll8,
  512. .num_parents = 2,
  513. .ops = &clk_rcg_ops,
  514. .flags = CLK_SET_PARENT_GATE,
  515. },
  516. },
  517. };
  518. static struct clk_branch gsbi9_uart_clk = {
  519. .halt_reg = 0x2fd0,
  520. .halt_bit = 6,
  521. .clkr = {
  522. .enable_reg = 0x2ad4,
  523. .enable_mask = BIT(9),
  524. .hw.init = &(struct clk_init_data){
  525. .name = "gsbi9_uart_clk",
  526. .parent_names = (const char *[]){ "gsbi9_uart_src" },
  527. .num_parents = 1,
  528. .ops = &clk_branch_ops,
  529. .flags = CLK_SET_RATE_PARENT,
  530. },
  531. },
  532. };
  533. static struct clk_rcg gsbi10_uart_src = {
  534. .ns_reg = 0x2af4,
  535. .md_reg = 0x2af0,
  536. .mn = {
  537. .mnctr_en_bit = 8,
  538. .mnctr_reset_bit = 7,
  539. .mnctr_mode_shift = 5,
  540. .n_val_shift = 16,
  541. .m_val_shift = 16,
  542. .width = 16,
  543. },
  544. .p = {
  545. .pre_div_shift = 3,
  546. .pre_div_width = 2,
  547. },
  548. .s = {
  549. .src_sel_shift = 0,
  550. .parent_map = gcc_pxo_pll8_map,
  551. },
  552. .freq_tbl = clk_tbl_gsbi_uart,
  553. .clkr = {
  554. .enable_reg = 0x2af4,
  555. .enable_mask = BIT(11),
  556. .hw.init = &(struct clk_init_data){
  557. .name = "gsbi10_uart_src",
  558. .parent_names = gcc_pxo_pll8,
  559. .num_parents = 2,
  560. .ops = &clk_rcg_ops,
  561. .flags = CLK_SET_PARENT_GATE,
  562. },
  563. },
  564. };
  565. static struct clk_branch gsbi10_uart_clk = {
  566. .halt_reg = 0x2fd0,
  567. .halt_bit = 2,
  568. .clkr = {
  569. .enable_reg = 0x2af4,
  570. .enable_mask = BIT(9),
  571. .hw.init = &(struct clk_init_data){
  572. .name = "gsbi10_uart_clk",
  573. .parent_names = (const char *[]){ "gsbi10_uart_src" },
  574. .num_parents = 1,
  575. .ops = &clk_branch_ops,
  576. .flags = CLK_SET_RATE_PARENT,
  577. },
  578. },
  579. };
  580. static struct clk_rcg gsbi11_uart_src = {
  581. .ns_reg = 0x2b14,
  582. .md_reg = 0x2b10,
  583. .mn = {
  584. .mnctr_en_bit = 8,
  585. .mnctr_reset_bit = 7,
  586. .mnctr_mode_shift = 5,
  587. .n_val_shift = 16,
  588. .m_val_shift = 16,
  589. .width = 16,
  590. },
  591. .p = {
  592. .pre_div_shift = 3,
  593. .pre_div_width = 2,
  594. },
  595. .s = {
  596. .src_sel_shift = 0,
  597. .parent_map = gcc_pxo_pll8_map,
  598. },
  599. .freq_tbl = clk_tbl_gsbi_uart,
  600. .clkr = {
  601. .enable_reg = 0x2b14,
  602. .enable_mask = BIT(11),
  603. .hw.init = &(struct clk_init_data){
  604. .name = "gsbi11_uart_src",
  605. .parent_names = gcc_pxo_pll8,
  606. .num_parents = 2,
  607. .ops = &clk_rcg_ops,
  608. .flags = CLK_SET_PARENT_GATE,
  609. },
  610. },
  611. };
  612. static struct clk_branch gsbi11_uart_clk = {
  613. .halt_reg = 0x2fd4,
  614. .halt_bit = 17,
  615. .clkr = {
  616. .enable_reg = 0x2b14,
  617. .enable_mask = BIT(9),
  618. .hw.init = &(struct clk_init_data){
  619. .name = "gsbi11_uart_clk",
  620. .parent_names = (const char *[]){ "gsbi11_uart_src" },
  621. .num_parents = 1,
  622. .ops = &clk_branch_ops,
  623. .flags = CLK_SET_RATE_PARENT,
  624. },
  625. },
  626. };
  627. static struct clk_rcg gsbi12_uart_src = {
  628. .ns_reg = 0x2b34,
  629. .md_reg = 0x2b30,
  630. .mn = {
  631. .mnctr_en_bit = 8,
  632. .mnctr_reset_bit = 7,
  633. .mnctr_mode_shift = 5,
  634. .n_val_shift = 16,
  635. .m_val_shift = 16,
  636. .width = 16,
  637. },
  638. .p = {
  639. .pre_div_shift = 3,
  640. .pre_div_width = 2,
  641. },
  642. .s = {
  643. .src_sel_shift = 0,
  644. .parent_map = gcc_pxo_pll8_map,
  645. },
  646. .freq_tbl = clk_tbl_gsbi_uart,
  647. .clkr = {
  648. .enable_reg = 0x2b34,
  649. .enable_mask = BIT(11),
  650. .hw.init = &(struct clk_init_data){
  651. .name = "gsbi12_uart_src",
  652. .parent_names = gcc_pxo_pll8,
  653. .num_parents = 2,
  654. .ops = &clk_rcg_ops,
  655. .flags = CLK_SET_PARENT_GATE,
  656. },
  657. },
  658. };
  659. static struct clk_branch gsbi12_uart_clk = {
  660. .halt_reg = 0x2fd4,
  661. .halt_bit = 13,
  662. .clkr = {
  663. .enable_reg = 0x2b34,
  664. .enable_mask = BIT(9),
  665. .hw.init = &(struct clk_init_data){
  666. .name = "gsbi12_uart_clk",
  667. .parent_names = (const char *[]){ "gsbi12_uart_src" },
  668. .num_parents = 1,
  669. .ops = &clk_branch_ops,
  670. .flags = CLK_SET_RATE_PARENT,
  671. },
  672. },
  673. };
  674. static struct freq_tbl clk_tbl_gsbi_qup[] = {
  675. { 1100000, P_PXO, 1, 2, 49 },
  676. { 5400000, P_PXO, 1, 1, 5 },
  677. { 10800000, P_PXO, 1, 2, 5 },
  678. { 15060000, P_PLL8, 1, 2, 51 },
  679. { 24000000, P_PLL8, 4, 1, 4 },
  680. { 25600000, P_PLL8, 1, 1, 15 },
  681. { 27000000, P_PXO, 1, 0, 0 },
  682. { 48000000, P_PLL8, 4, 1, 2 },
  683. { 51200000, P_PLL8, 1, 2, 15 },
  684. { }
  685. };
  686. static struct clk_rcg gsbi1_qup_src = {
  687. .ns_reg = 0x29cc,
  688. .md_reg = 0x29c8,
  689. .mn = {
  690. .mnctr_en_bit = 8,
  691. .mnctr_reset_bit = 7,
  692. .mnctr_mode_shift = 5,
  693. .n_val_shift = 16,
  694. .m_val_shift = 16,
  695. .width = 8,
  696. },
  697. .p = {
  698. .pre_div_shift = 3,
  699. .pre_div_width = 2,
  700. },
  701. .s = {
  702. .src_sel_shift = 0,
  703. .parent_map = gcc_pxo_pll8_map,
  704. },
  705. .freq_tbl = clk_tbl_gsbi_qup,
  706. .clkr = {
  707. .enable_reg = 0x29cc,
  708. .enable_mask = BIT(11),
  709. .hw.init = &(struct clk_init_data){
  710. .name = "gsbi1_qup_src",
  711. .parent_names = gcc_pxo_pll8,
  712. .num_parents = 2,
  713. .ops = &clk_rcg_ops,
  714. .flags = CLK_SET_PARENT_GATE,
  715. },
  716. },
  717. };
  718. static struct clk_branch gsbi1_qup_clk = {
  719. .halt_reg = 0x2fcc,
  720. .halt_bit = 9,
  721. .clkr = {
  722. .enable_reg = 0x29cc,
  723. .enable_mask = BIT(9),
  724. .hw.init = &(struct clk_init_data){
  725. .name = "gsbi1_qup_clk",
  726. .parent_names = (const char *[]){ "gsbi1_qup_src" },
  727. .num_parents = 1,
  728. .ops = &clk_branch_ops,
  729. .flags = CLK_SET_RATE_PARENT,
  730. },
  731. },
  732. };
  733. static struct clk_rcg gsbi2_qup_src = {
  734. .ns_reg = 0x29ec,
  735. .md_reg = 0x29e8,
  736. .mn = {
  737. .mnctr_en_bit = 8,
  738. .mnctr_reset_bit = 7,
  739. .mnctr_mode_shift = 5,
  740. .n_val_shift = 16,
  741. .m_val_shift = 16,
  742. .width = 8,
  743. },
  744. .p = {
  745. .pre_div_shift = 3,
  746. .pre_div_width = 2,
  747. },
  748. .s = {
  749. .src_sel_shift = 0,
  750. .parent_map = gcc_pxo_pll8_map,
  751. },
  752. .freq_tbl = clk_tbl_gsbi_qup,
  753. .clkr = {
  754. .enable_reg = 0x29ec,
  755. .enable_mask = BIT(11),
  756. .hw.init = &(struct clk_init_data){
  757. .name = "gsbi2_qup_src",
  758. .parent_names = gcc_pxo_pll8,
  759. .num_parents = 2,
  760. .ops = &clk_rcg_ops,
  761. .flags = CLK_SET_PARENT_GATE,
  762. },
  763. },
  764. };
  765. static struct clk_branch gsbi2_qup_clk = {
  766. .halt_reg = 0x2fcc,
  767. .halt_bit = 4,
  768. .clkr = {
  769. .enable_reg = 0x29ec,
  770. .enable_mask = BIT(9),
  771. .hw.init = &(struct clk_init_data){
  772. .name = "gsbi2_qup_clk",
  773. .parent_names = (const char *[]){ "gsbi2_qup_src" },
  774. .num_parents = 1,
  775. .ops = &clk_branch_ops,
  776. .flags = CLK_SET_RATE_PARENT,
  777. },
  778. },
  779. };
  780. static struct clk_rcg gsbi3_qup_src = {
  781. .ns_reg = 0x2a0c,
  782. .md_reg = 0x2a08,
  783. .mn = {
  784. .mnctr_en_bit = 8,
  785. .mnctr_reset_bit = 7,
  786. .mnctr_mode_shift = 5,
  787. .n_val_shift = 16,
  788. .m_val_shift = 16,
  789. .width = 8,
  790. },
  791. .p = {
  792. .pre_div_shift = 3,
  793. .pre_div_width = 2,
  794. },
  795. .s = {
  796. .src_sel_shift = 0,
  797. .parent_map = gcc_pxo_pll8_map,
  798. },
  799. .freq_tbl = clk_tbl_gsbi_qup,
  800. .clkr = {
  801. .enable_reg = 0x2a0c,
  802. .enable_mask = BIT(11),
  803. .hw.init = &(struct clk_init_data){
  804. .name = "gsbi3_qup_src",
  805. .parent_names = gcc_pxo_pll8,
  806. .num_parents = 2,
  807. .ops = &clk_rcg_ops,
  808. .flags = CLK_SET_PARENT_GATE,
  809. },
  810. },
  811. };
  812. static struct clk_branch gsbi3_qup_clk = {
  813. .halt_reg = 0x2fcc,
  814. .halt_bit = 0,
  815. .clkr = {
  816. .enable_reg = 0x2a0c,
  817. .enable_mask = BIT(9),
  818. .hw.init = &(struct clk_init_data){
  819. .name = "gsbi3_qup_clk",
  820. .parent_names = (const char *[]){ "gsbi3_qup_src" },
  821. .num_parents = 1,
  822. .ops = &clk_branch_ops,
  823. .flags = CLK_SET_RATE_PARENT,
  824. },
  825. },
  826. };
  827. static struct clk_rcg gsbi4_qup_src = {
  828. .ns_reg = 0x2a2c,
  829. .md_reg = 0x2a28,
  830. .mn = {
  831. .mnctr_en_bit = 8,
  832. .mnctr_reset_bit = 7,
  833. .mnctr_mode_shift = 5,
  834. .n_val_shift = 16,
  835. .m_val_shift = 16,
  836. .width = 8,
  837. },
  838. .p = {
  839. .pre_div_shift = 3,
  840. .pre_div_width = 2,
  841. },
  842. .s = {
  843. .src_sel_shift = 0,
  844. .parent_map = gcc_pxo_pll8_map,
  845. },
  846. .freq_tbl = clk_tbl_gsbi_qup,
  847. .clkr = {
  848. .enable_reg = 0x2a2c,
  849. .enable_mask = BIT(11),
  850. .hw.init = &(struct clk_init_data){
  851. .name = "gsbi4_qup_src",
  852. .parent_names = gcc_pxo_pll8,
  853. .num_parents = 2,
  854. .ops = &clk_rcg_ops,
  855. .flags = CLK_SET_PARENT_GATE,
  856. },
  857. },
  858. };
  859. static struct clk_branch gsbi4_qup_clk = {
  860. .halt_reg = 0x2fd0,
  861. .halt_bit = 24,
  862. .clkr = {
  863. .enable_reg = 0x2a2c,
  864. .enable_mask = BIT(9),
  865. .hw.init = &(struct clk_init_data){
  866. .name = "gsbi4_qup_clk",
  867. .parent_names = (const char *[]){ "gsbi4_qup_src" },
  868. .num_parents = 1,
  869. .ops = &clk_branch_ops,
  870. .flags = CLK_SET_RATE_PARENT,
  871. },
  872. },
  873. };
  874. static struct clk_rcg gsbi5_qup_src = {
  875. .ns_reg = 0x2a4c,
  876. .md_reg = 0x2a48,
  877. .mn = {
  878. .mnctr_en_bit = 8,
  879. .mnctr_reset_bit = 7,
  880. .mnctr_mode_shift = 5,
  881. .n_val_shift = 16,
  882. .m_val_shift = 16,
  883. .width = 8,
  884. },
  885. .p = {
  886. .pre_div_shift = 3,
  887. .pre_div_width = 2,
  888. },
  889. .s = {
  890. .src_sel_shift = 0,
  891. .parent_map = gcc_pxo_pll8_map,
  892. },
  893. .freq_tbl = clk_tbl_gsbi_qup,
  894. .clkr = {
  895. .enable_reg = 0x2a4c,
  896. .enable_mask = BIT(11),
  897. .hw.init = &(struct clk_init_data){
  898. .name = "gsbi5_qup_src",
  899. .parent_names = gcc_pxo_pll8,
  900. .num_parents = 2,
  901. .ops = &clk_rcg_ops,
  902. .flags = CLK_SET_PARENT_GATE,
  903. },
  904. },
  905. };
  906. static struct clk_branch gsbi5_qup_clk = {
  907. .halt_reg = 0x2fd0,
  908. .halt_bit = 20,
  909. .clkr = {
  910. .enable_reg = 0x2a4c,
  911. .enable_mask = BIT(9),
  912. .hw.init = &(struct clk_init_data){
  913. .name = "gsbi5_qup_clk",
  914. .parent_names = (const char *[]){ "gsbi5_qup_src" },
  915. .num_parents = 1,
  916. .ops = &clk_branch_ops,
  917. .flags = CLK_SET_RATE_PARENT,
  918. },
  919. },
  920. };
  921. static struct clk_rcg gsbi6_qup_src = {
  922. .ns_reg = 0x2a6c,
  923. .md_reg = 0x2a68,
  924. .mn = {
  925. .mnctr_en_bit = 8,
  926. .mnctr_reset_bit = 7,
  927. .mnctr_mode_shift = 5,
  928. .n_val_shift = 16,
  929. .m_val_shift = 16,
  930. .width = 8,
  931. },
  932. .p = {
  933. .pre_div_shift = 3,
  934. .pre_div_width = 2,
  935. },
  936. .s = {
  937. .src_sel_shift = 0,
  938. .parent_map = gcc_pxo_pll8_map,
  939. },
  940. .freq_tbl = clk_tbl_gsbi_qup,
  941. .clkr = {
  942. .enable_reg = 0x2a6c,
  943. .enable_mask = BIT(11),
  944. .hw.init = &(struct clk_init_data){
  945. .name = "gsbi6_qup_src",
  946. .parent_names = gcc_pxo_pll8,
  947. .num_parents = 2,
  948. .ops = &clk_rcg_ops,
  949. .flags = CLK_SET_PARENT_GATE,
  950. },
  951. },
  952. };
  953. static struct clk_branch gsbi6_qup_clk = {
  954. .halt_reg = 0x2fd0,
  955. .halt_bit = 16,
  956. .clkr = {
  957. .enable_reg = 0x2a6c,
  958. .enable_mask = BIT(9),
  959. .hw.init = &(struct clk_init_data){
  960. .name = "gsbi6_qup_clk",
  961. .parent_names = (const char *[]){ "gsbi6_qup_src" },
  962. .num_parents = 1,
  963. .ops = &clk_branch_ops,
  964. .flags = CLK_SET_RATE_PARENT,
  965. },
  966. },
  967. };
  968. static struct clk_rcg gsbi7_qup_src = {
  969. .ns_reg = 0x2a8c,
  970. .md_reg = 0x2a88,
  971. .mn = {
  972. .mnctr_en_bit = 8,
  973. .mnctr_reset_bit = 7,
  974. .mnctr_mode_shift = 5,
  975. .n_val_shift = 16,
  976. .m_val_shift = 16,
  977. .width = 8,
  978. },
  979. .p = {
  980. .pre_div_shift = 3,
  981. .pre_div_width = 2,
  982. },
  983. .s = {
  984. .src_sel_shift = 0,
  985. .parent_map = gcc_pxo_pll8_map,
  986. },
  987. .freq_tbl = clk_tbl_gsbi_qup,
  988. .clkr = {
  989. .enable_reg = 0x2a8c,
  990. .enable_mask = BIT(11),
  991. .hw.init = &(struct clk_init_data){
  992. .name = "gsbi7_qup_src",
  993. .parent_names = gcc_pxo_pll8,
  994. .num_parents = 2,
  995. .ops = &clk_rcg_ops,
  996. .flags = CLK_SET_PARENT_GATE,
  997. },
  998. },
  999. };
  1000. static struct clk_branch gsbi7_qup_clk = {
  1001. .halt_reg = 0x2fd0,
  1002. .halt_bit = 12,
  1003. .clkr = {
  1004. .enable_reg = 0x2a8c,
  1005. .enable_mask = BIT(9),
  1006. .hw.init = &(struct clk_init_data){
  1007. .name = "gsbi7_qup_clk",
  1008. .parent_names = (const char *[]){ "gsbi7_qup_src" },
  1009. .num_parents = 1,
  1010. .ops = &clk_branch_ops,
  1011. .flags = CLK_SET_RATE_PARENT,
  1012. },
  1013. },
  1014. };
  1015. static struct clk_rcg gsbi8_qup_src = {
  1016. .ns_reg = 0x2aac,
  1017. .md_reg = 0x2aa8,
  1018. .mn = {
  1019. .mnctr_en_bit = 8,
  1020. .mnctr_reset_bit = 7,
  1021. .mnctr_mode_shift = 5,
  1022. .n_val_shift = 16,
  1023. .m_val_shift = 16,
  1024. .width = 8,
  1025. },
  1026. .p = {
  1027. .pre_div_shift = 3,
  1028. .pre_div_width = 2,
  1029. },
  1030. .s = {
  1031. .src_sel_shift = 0,
  1032. .parent_map = gcc_pxo_pll8_map,
  1033. },
  1034. .freq_tbl = clk_tbl_gsbi_qup,
  1035. .clkr = {
  1036. .enable_reg = 0x2aac,
  1037. .enable_mask = BIT(11),
  1038. .hw.init = &(struct clk_init_data){
  1039. .name = "gsbi8_qup_src",
  1040. .parent_names = gcc_pxo_pll8,
  1041. .num_parents = 2,
  1042. .ops = &clk_rcg_ops,
  1043. .flags = CLK_SET_PARENT_GATE,
  1044. },
  1045. },
  1046. };
  1047. static struct clk_branch gsbi8_qup_clk = {
  1048. .halt_reg = 0x2fd0,
  1049. .halt_bit = 8,
  1050. .clkr = {
  1051. .enable_reg = 0x2aac,
  1052. .enable_mask = BIT(9),
  1053. .hw.init = &(struct clk_init_data){
  1054. .name = "gsbi8_qup_clk",
  1055. .parent_names = (const char *[]){ "gsbi8_qup_src" },
  1056. .num_parents = 1,
  1057. .ops = &clk_branch_ops,
  1058. .flags = CLK_SET_RATE_PARENT,
  1059. },
  1060. },
  1061. };
  1062. static struct clk_rcg gsbi9_qup_src = {
  1063. .ns_reg = 0x2acc,
  1064. .md_reg = 0x2ac8,
  1065. .mn = {
  1066. .mnctr_en_bit = 8,
  1067. .mnctr_reset_bit = 7,
  1068. .mnctr_mode_shift = 5,
  1069. .n_val_shift = 16,
  1070. .m_val_shift = 16,
  1071. .width = 8,
  1072. },
  1073. .p = {
  1074. .pre_div_shift = 3,
  1075. .pre_div_width = 2,
  1076. },
  1077. .s = {
  1078. .src_sel_shift = 0,
  1079. .parent_map = gcc_pxo_pll8_map,
  1080. },
  1081. .freq_tbl = clk_tbl_gsbi_qup,
  1082. .clkr = {
  1083. .enable_reg = 0x2acc,
  1084. .enable_mask = BIT(11),
  1085. .hw.init = &(struct clk_init_data){
  1086. .name = "gsbi9_qup_src",
  1087. .parent_names = gcc_pxo_pll8,
  1088. .num_parents = 2,
  1089. .ops = &clk_rcg_ops,
  1090. .flags = CLK_SET_PARENT_GATE,
  1091. },
  1092. },
  1093. };
  1094. static struct clk_branch gsbi9_qup_clk = {
  1095. .halt_reg = 0x2fd0,
  1096. .halt_bit = 4,
  1097. .clkr = {
  1098. .enable_reg = 0x2acc,
  1099. .enable_mask = BIT(9),
  1100. .hw.init = &(struct clk_init_data){
  1101. .name = "gsbi9_qup_clk",
  1102. .parent_names = (const char *[]){ "gsbi9_qup_src" },
  1103. .num_parents = 1,
  1104. .ops = &clk_branch_ops,
  1105. .flags = CLK_SET_RATE_PARENT,
  1106. },
  1107. },
  1108. };
  1109. static struct clk_rcg gsbi10_qup_src = {
  1110. .ns_reg = 0x2aec,
  1111. .md_reg = 0x2ae8,
  1112. .mn = {
  1113. .mnctr_en_bit = 8,
  1114. .mnctr_reset_bit = 7,
  1115. .mnctr_mode_shift = 5,
  1116. .n_val_shift = 16,
  1117. .m_val_shift = 16,
  1118. .width = 8,
  1119. },
  1120. .p = {
  1121. .pre_div_shift = 3,
  1122. .pre_div_width = 2,
  1123. },
  1124. .s = {
  1125. .src_sel_shift = 0,
  1126. .parent_map = gcc_pxo_pll8_map,
  1127. },
  1128. .freq_tbl = clk_tbl_gsbi_qup,
  1129. .clkr = {
  1130. .enable_reg = 0x2aec,
  1131. .enable_mask = BIT(11),
  1132. .hw.init = &(struct clk_init_data){
  1133. .name = "gsbi10_qup_src",
  1134. .parent_names = gcc_pxo_pll8,
  1135. .num_parents = 2,
  1136. .ops = &clk_rcg_ops,
  1137. .flags = CLK_SET_PARENT_GATE,
  1138. },
  1139. },
  1140. };
  1141. static struct clk_branch gsbi10_qup_clk = {
  1142. .halt_reg = 0x2fd0,
  1143. .halt_bit = 0,
  1144. .clkr = {
  1145. .enable_reg = 0x2aec,
  1146. .enable_mask = BIT(9),
  1147. .hw.init = &(struct clk_init_data){
  1148. .name = "gsbi10_qup_clk",
  1149. .parent_names = (const char *[]){ "gsbi10_qup_src" },
  1150. .num_parents = 1,
  1151. .ops = &clk_branch_ops,
  1152. .flags = CLK_SET_RATE_PARENT,
  1153. },
  1154. },
  1155. };
  1156. static struct clk_rcg gsbi11_qup_src = {
  1157. .ns_reg = 0x2b0c,
  1158. .md_reg = 0x2b08,
  1159. .mn = {
  1160. .mnctr_en_bit = 8,
  1161. .mnctr_reset_bit = 7,
  1162. .mnctr_mode_shift = 5,
  1163. .n_val_shift = 16,
  1164. .m_val_shift = 16,
  1165. .width = 8,
  1166. },
  1167. .p = {
  1168. .pre_div_shift = 3,
  1169. .pre_div_width = 2,
  1170. },
  1171. .s = {
  1172. .src_sel_shift = 0,
  1173. .parent_map = gcc_pxo_pll8_map,
  1174. },
  1175. .freq_tbl = clk_tbl_gsbi_qup,
  1176. .clkr = {
  1177. .enable_reg = 0x2b0c,
  1178. .enable_mask = BIT(11),
  1179. .hw.init = &(struct clk_init_data){
  1180. .name = "gsbi11_qup_src",
  1181. .parent_names = gcc_pxo_pll8,
  1182. .num_parents = 2,
  1183. .ops = &clk_rcg_ops,
  1184. .flags = CLK_SET_PARENT_GATE,
  1185. },
  1186. },
  1187. };
  1188. static struct clk_branch gsbi11_qup_clk = {
  1189. .halt_reg = 0x2fd4,
  1190. .halt_bit = 15,
  1191. .clkr = {
  1192. .enable_reg = 0x2b0c,
  1193. .enable_mask = BIT(9),
  1194. .hw.init = &(struct clk_init_data){
  1195. .name = "gsbi11_qup_clk",
  1196. .parent_names = (const char *[]){ "gsbi11_qup_src" },
  1197. .num_parents = 1,
  1198. .ops = &clk_branch_ops,
  1199. .flags = CLK_SET_RATE_PARENT,
  1200. },
  1201. },
  1202. };
  1203. static struct clk_rcg gsbi12_qup_src = {
  1204. .ns_reg = 0x2b2c,
  1205. .md_reg = 0x2b28,
  1206. .mn = {
  1207. .mnctr_en_bit = 8,
  1208. .mnctr_reset_bit = 7,
  1209. .mnctr_mode_shift = 5,
  1210. .n_val_shift = 16,
  1211. .m_val_shift = 16,
  1212. .width = 8,
  1213. },
  1214. .p = {
  1215. .pre_div_shift = 3,
  1216. .pre_div_width = 2,
  1217. },
  1218. .s = {
  1219. .src_sel_shift = 0,
  1220. .parent_map = gcc_pxo_pll8_map,
  1221. },
  1222. .freq_tbl = clk_tbl_gsbi_qup,
  1223. .clkr = {
  1224. .enable_reg = 0x2b2c,
  1225. .enable_mask = BIT(11),
  1226. .hw.init = &(struct clk_init_data){
  1227. .name = "gsbi12_qup_src",
  1228. .parent_names = gcc_pxo_pll8,
  1229. .num_parents = 2,
  1230. .ops = &clk_rcg_ops,
  1231. .flags = CLK_SET_PARENT_GATE,
  1232. },
  1233. },
  1234. };
  1235. static struct clk_branch gsbi12_qup_clk = {
  1236. .halt_reg = 0x2fd4,
  1237. .halt_bit = 11,
  1238. .clkr = {
  1239. .enable_reg = 0x2b2c,
  1240. .enable_mask = BIT(9),
  1241. .hw.init = &(struct clk_init_data){
  1242. .name = "gsbi12_qup_clk",
  1243. .parent_names = (const char *[]){ "gsbi12_qup_src" },
  1244. .num_parents = 1,
  1245. .ops = &clk_branch_ops,
  1246. .flags = CLK_SET_RATE_PARENT,
  1247. },
  1248. },
  1249. };
  1250. static const struct freq_tbl clk_tbl_gp[] = {
  1251. { 9600000, P_CXO, 2, 0, 0 },
  1252. { 13500000, P_PXO, 2, 0, 0 },
  1253. { 19200000, P_CXO, 1, 0, 0 },
  1254. { 27000000, P_PXO, 1, 0, 0 },
  1255. { 64000000, P_PLL8, 2, 1, 3 },
  1256. { 76800000, P_PLL8, 1, 1, 5 },
  1257. { 96000000, P_PLL8, 4, 0, 0 },
  1258. { 128000000, P_PLL8, 3, 0, 0 },
  1259. { 192000000, P_PLL8, 2, 0, 0 },
  1260. { }
  1261. };
  1262. static struct clk_rcg gp0_src = {
  1263. .ns_reg = 0x2d24,
  1264. .md_reg = 0x2d00,
  1265. .mn = {
  1266. .mnctr_en_bit = 8,
  1267. .mnctr_reset_bit = 7,
  1268. .mnctr_mode_shift = 5,
  1269. .n_val_shift = 16,
  1270. .m_val_shift = 16,
  1271. .width = 8,
  1272. },
  1273. .p = {
  1274. .pre_div_shift = 3,
  1275. .pre_div_width = 2,
  1276. },
  1277. .s = {
  1278. .src_sel_shift = 0,
  1279. .parent_map = gcc_pxo_pll8_cxo_map,
  1280. },
  1281. .freq_tbl = clk_tbl_gp,
  1282. .clkr = {
  1283. .enable_reg = 0x2d24,
  1284. .enable_mask = BIT(11),
  1285. .hw.init = &(struct clk_init_data){
  1286. .name = "gp0_src",
  1287. .parent_names = gcc_pxo_pll8_cxo,
  1288. .num_parents = 3,
  1289. .ops = &clk_rcg_ops,
  1290. .flags = CLK_SET_PARENT_GATE,
  1291. },
  1292. }
  1293. };
  1294. static struct clk_branch gp0_clk = {
  1295. .halt_reg = 0x2fd8,
  1296. .halt_bit = 7,
  1297. .clkr = {
  1298. .enable_reg = 0x2d24,
  1299. .enable_mask = BIT(9),
  1300. .hw.init = &(struct clk_init_data){
  1301. .name = "gp0_clk",
  1302. .parent_names = (const char *[]){ "gp0_src" },
  1303. .num_parents = 1,
  1304. .ops = &clk_branch_ops,
  1305. .flags = CLK_SET_RATE_PARENT,
  1306. },
  1307. },
  1308. };
  1309. static struct clk_rcg gp1_src = {
  1310. .ns_reg = 0x2d44,
  1311. .md_reg = 0x2d40,
  1312. .mn = {
  1313. .mnctr_en_bit = 8,
  1314. .mnctr_reset_bit = 7,
  1315. .mnctr_mode_shift = 5,
  1316. .n_val_shift = 16,
  1317. .m_val_shift = 16,
  1318. .width = 8,
  1319. },
  1320. .p = {
  1321. .pre_div_shift = 3,
  1322. .pre_div_width = 2,
  1323. },
  1324. .s = {
  1325. .src_sel_shift = 0,
  1326. .parent_map = gcc_pxo_pll8_cxo_map,
  1327. },
  1328. .freq_tbl = clk_tbl_gp,
  1329. .clkr = {
  1330. .enable_reg = 0x2d44,
  1331. .enable_mask = BIT(11),
  1332. .hw.init = &(struct clk_init_data){
  1333. .name = "gp1_src",
  1334. .parent_names = gcc_pxo_pll8_cxo,
  1335. .num_parents = 3,
  1336. .ops = &clk_rcg_ops,
  1337. .flags = CLK_SET_RATE_GATE,
  1338. },
  1339. }
  1340. };
  1341. static struct clk_branch gp1_clk = {
  1342. .halt_reg = 0x2fd8,
  1343. .halt_bit = 6,
  1344. .clkr = {
  1345. .enable_reg = 0x2d44,
  1346. .enable_mask = BIT(9),
  1347. .hw.init = &(struct clk_init_data){
  1348. .name = "gp1_clk",
  1349. .parent_names = (const char *[]){ "gp1_src" },
  1350. .num_parents = 1,
  1351. .ops = &clk_branch_ops,
  1352. .flags = CLK_SET_RATE_PARENT,
  1353. },
  1354. },
  1355. };
  1356. static struct clk_rcg gp2_src = {
  1357. .ns_reg = 0x2d64,
  1358. .md_reg = 0x2d60,
  1359. .mn = {
  1360. .mnctr_en_bit = 8,
  1361. .mnctr_reset_bit = 7,
  1362. .mnctr_mode_shift = 5,
  1363. .n_val_shift = 16,
  1364. .m_val_shift = 16,
  1365. .width = 8,
  1366. },
  1367. .p = {
  1368. .pre_div_shift = 3,
  1369. .pre_div_width = 2,
  1370. },
  1371. .s = {
  1372. .src_sel_shift = 0,
  1373. .parent_map = gcc_pxo_pll8_cxo_map,
  1374. },
  1375. .freq_tbl = clk_tbl_gp,
  1376. .clkr = {
  1377. .enable_reg = 0x2d64,
  1378. .enable_mask = BIT(11),
  1379. .hw.init = &(struct clk_init_data){
  1380. .name = "gp2_src",
  1381. .parent_names = gcc_pxo_pll8_cxo,
  1382. .num_parents = 3,
  1383. .ops = &clk_rcg_ops,
  1384. .flags = CLK_SET_RATE_GATE,
  1385. },
  1386. }
  1387. };
  1388. static struct clk_branch gp2_clk = {
  1389. .halt_reg = 0x2fd8,
  1390. .halt_bit = 5,
  1391. .clkr = {
  1392. .enable_reg = 0x2d64,
  1393. .enable_mask = BIT(9),
  1394. .hw.init = &(struct clk_init_data){
  1395. .name = "gp2_clk",
  1396. .parent_names = (const char *[]){ "gp2_src" },
  1397. .num_parents = 1,
  1398. .ops = &clk_branch_ops,
  1399. .flags = CLK_SET_RATE_PARENT,
  1400. },
  1401. },
  1402. };
  1403. static struct clk_branch pmem_clk = {
  1404. .hwcg_reg = 0x25a0,
  1405. .hwcg_bit = 6,
  1406. .halt_reg = 0x2fc8,
  1407. .halt_bit = 20,
  1408. .clkr = {
  1409. .enable_reg = 0x25a0,
  1410. .enable_mask = BIT(4),
  1411. .hw.init = &(struct clk_init_data){
  1412. .name = "pmem_clk",
  1413. .ops = &clk_branch_ops,
  1414. },
  1415. },
  1416. };
  1417. static struct clk_rcg prng_src = {
  1418. .ns_reg = 0x2e80,
  1419. .p = {
  1420. .pre_div_shift = 3,
  1421. .pre_div_width = 4,
  1422. },
  1423. .s = {
  1424. .src_sel_shift = 0,
  1425. .parent_map = gcc_pxo_pll8_map,
  1426. },
  1427. .clkr.hw = {
  1428. .init = &(struct clk_init_data){
  1429. .name = "prng_src",
  1430. .parent_names = gcc_pxo_pll8,
  1431. .num_parents = 2,
  1432. .ops = &clk_rcg_ops,
  1433. },
  1434. },
  1435. };
  1436. static struct clk_branch prng_clk = {
  1437. .halt_reg = 0x2fd8,
  1438. .halt_check = BRANCH_HALT_VOTED,
  1439. .halt_bit = 10,
  1440. .clkr = {
  1441. .enable_reg = 0x3080,
  1442. .enable_mask = BIT(10),
  1443. .hw.init = &(struct clk_init_data){
  1444. .name = "prng_clk",
  1445. .parent_names = (const char *[]){ "prng_src" },
  1446. .num_parents = 1,
  1447. .ops = &clk_branch_ops,
  1448. },
  1449. },
  1450. };
  1451. static const struct freq_tbl clk_tbl_sdc[] = {
  1452. { 144000, P_PXO, 3, 2, 125 },
  1453. { 400000, P_PLL8, 4, 1, 240 },
  1454. { 16000000, P_PLL8, 4, 1, 6 },
  1455. { 17070000, P_PLL8, 1, 2, 45 },
  1456. { 20210000, P_PLL8, 1, 1, 19 },
  1457. { 24000000, P_PLL8, 4, 1, 4 },
  1458. { 48000000, P_PLL8, 4, 1, 2 },
  1459. { }
  1460. };
  1461. static struct clk_rcg sdc1_src = {
  1462. .ns_reg = 0x282c,
  1463. .md_reg = 0x2828,
  1464. .mn = {
  1465. .mnctr_en_bit = 8,
  1466. .mnctr_reset_bit = 7,
  1467. .mnctr_mode_shift = 5,
  1468. .n_val_shift = 16,
  1469. .m_val_shift = 16,
  1470. .width = 8,
  1471. },
  1472. .p = {
  1473. .pre_div_shift = 3,
  1474. .pre_div_width = 2,
  1475. },
  1476. .s = {
  1477. .src_sel_shift = 0,
  1478. .parent_map = gcc_pxo_pll8_map,
  1479. },
  1480. .freq_tbl = clk_tbl_sdc,
  1481. .clkr = {
  1482. .enable_reg = 0x282c,
  1483. .enable_mask = BIT(11),
  1484. .hw.init = &(struct clk_init_data){
  1485. .name = "sdc1_src",
  1486. .parent_names = gcc_pxo_pll8,
  1487. .num_parents = 2,
  1488. .ops = &clk_rcg_ops,
  1489. .flags = CLK_SET_RATE_GATE,
  1490. },
  1491. }
  1492. };
  1493. static struct clk_branch sdc1_clk = {
  1494. .halt_reg = 0x2fc8,
  1495. .halt_bit = 6,
  1496. .clkr = {
  1497. .enable_reg = 0x282c,
  1498. .enable_mask = BIT(9),
  1499. .hw.init = &(struct clk_init_data){
  1500. .name = "sdc1_clk",
  1501. .parent_names = (const char *[]){ "sdc1_src" },
  1502. .num_parents = 1,
  1503. .ops = &clk_branch_ops,
  1504. .flags = CLK_SET_RATE_PARENT,
  1505. },
  1506. },
  1507. };
  1508. static struct clk_rcg sdc2_src = {
  1509. .ns_reg = 0x284c,
  1510. .md_reg = 0x2848,
  1511. .mn = {
  1512. .mnctr_en_bit = 8,
  1513. .mnctr_reset_bit = 7,
  1514. .mnctr_mode_shift = 5,
  1515. .n_val_shift = 16,
  1516. .m_val_shift = 16,
  1517. .width = 8,
  1518. },
  1519. .p = {
  1520. .pre_div_shift = 3,
  1521. .pre_div_width = 2,
  1522. },
  1523. .s = {
  1524. .src_sel_shift = 0,
  1525. .parent_map = gcc_pxo_pll8_map,
  1526. },
  1527. .freq_tbl = clk_tbl_sdc,
  1528. .clkr = {
  1529. .enable_reg = 0x284c,
  1530. .enable_mask = BIT(11),
  1531. .hw.init = &(struct clk_init_data){
  1532. .name = "sdc2_src",
  1533. .parent_names = gcc_pxo_pll8,
  1534. .num_parents = 2,
  1535. .ops = &clk_rcg_ops,
  1536. .flags = CLK_SET_RATE_GATE,
  1537. },
  1538. }
  1539. };
  1540. static struct clk_branch sdc2_clk = {
  1541. .halt_reg = 0x2fc8,
  1542. .halt_bit = 5,
  1543. .clkr = {
  1544. .enable_reg = 0x284c,
  1545. .enable_mask = BIT(9),
  1546. .hw.init = &(struct clk_init_data){
  1547. .name = "sdc2_clk",
  1548. .parent_names = (const char *[]){ "sdc2_src" },
  1549. .num_parents = 1,
  1550. .ops = &clk_branch_ops,
  1551. .flags = CLK_SET_RATE_PARENT,
  1552. },
  1553. },
  1554. };
  1555. static struct clk_rcg sdc3_src = {
  1556. .ns_reg = 0x286c,
  1557. .md_reg = 0x2868,
  1558. .mn = {
  1559. .mnctr_en_bit = 8,
  1560. .mnctr_reset_bit = 7,
  1561. .mnctr_mode_shift = 5,
  1562. .n_val_shift = 16,
  1563. .m_val_shift = 16,
  1564. .width = 8,
  1565. },
  1566. .p = {
  1567. .pre_div_shift = 3,
  1568. .pre_div_width = 2,
  1569. },
  1570. .s = {
  1571. .src_sel_shift = 0,
  1572. .parent_map = gcc_pxo_pll8_map,
  1573. },
  1574. .freq_tbl = clk_tbl_sdc,
  1575. .clkr = {
  1576. .enable_reg = 0x286c,
  1577. .enable_mask = BIT(11),
  1578. .hw.init = &(struct clk_init_data){
  1579. .name = "sdc3_src",
  1580. .parent_names = gcc_pxo_pll8,
  1581. .num_parents = 2,
  1582. .ops = &clk_rcg_ops,
  1583. .flags = CLK_SET_RATE_GATE,
  1584. },
  1585. }
  1586. };
  1587. static struct clk_branch sdc3_clk = {
  1588. .halt_reg = 0x2fc8,
  1589. .halt_bit = 4,
  1590. .clkr = {
  1591. .enable_reg = 0x286c,
  1592. .enable_mask = BIT(9),
  1593. .hw.init = &(struct clk_init_data){
  1594. .name = "sdc3_clk",
  1595. .parent_names = (const char *[]){ "sdc3_src" },
  1596. .num_parents = 1,
  1597. .ops = &clk_branch_ops,
  1598. .flags = CLK_SET_RATE_PARENT,
  1599. },
  1600. },
  1601. };
  1602. static struct clk_rcg sdc4_src = {
  1603. .ns_reg = 0x288c,
  1604. .md_reg = 0x2888,
  1605. .mn = {
  1606. .mnctr_en_bit = 8,
  1607. .mnctr_reset_bit = 7,
  1608. .mnctr_mode_shift = 5,
  1609. .n_val_shift = 16,
  1610. .m_val_shift = 16,
  1611. .width = 8,
  1612. },
  1613. .p = {
  1614. .pre_div_shift = 3,
  1615. .pre_div_width = 2,
  1616. },
  1617. .s = {
  1618. .src_sel_shift = 0,
  1619. .parent_map = gcc_pxo_pll8_map,
  1620. },
  1621. .freq_tbl = clk_tbl_sdc,
  1622. .clkr = {
  1623. .enable_reg = 0x288c,
  1624. .enable_mask = BIT(11),
  1625. .hw.init = &(struct clk_init_data){
  1626. .name = "sdc4_src",
  1627. .parent_names = gcc_pxo_pll8,
  1628. .num_parents = 2,
  1629. .ops = &clk_rcg_ops,
  1630. .flags = CLK_SET_RATE_GATE,
  1631. },
  1632. }
  1633. };
  1634. static struct clk_branch sdc4_clk = {
  1635. .halt_reg = 0x2fc8,
  1636. .halt_bit = 3,
  1637. .clkr = {
  1638. .enable_reg = 0x288c,
  1639. .enable_mask = BIT(9),
  1640. .hw.init = &(struct clk_init_data){
  1641. .name = "sdc4_clk",
  1642. .parent_names = (const char *[]){ "sdc4_src" },
  1643. .num_parents = 1,
  1644. .ops = &clk_branch_ops,
  1645. .flags = CLK_SET_RATE_PARENT,
  1646. },
  1647. },
  1648. };
  1649. static struct clk_rcg sdc5_src = {
  1650. .ns_reg = 0x28ac,
  1651. .md_reg = 0x28a8,
  1652. .mn = {
  1653. .mnctr_en_bit = 8,
  1654. .mnctr_reset_bit = 7,
  1655. .mnctr_mode_shift = 5,
  1656. .n_val_shift = 16,
  1657. .m_val_shift = 16,
  1658. .width = 8,
  1659. },
  1660. .p = {
  1661. .pre_div_shift = 3,
  1662. .pre_div_width = 2,
  1663. },
  1664. .s = {
  1665. .src_sel_shift = 0,
  1666. .parent_map = gcc_pxo_pll8_map,
  1667. },
  1668. .freq_tbl = clk_tbl_sdc,
  1669. .clkr = {
  1670. .enable_reg = 0x28ac,
  1671. .enable_mask = BIT(11),
  1672. .hw.init = &(struct clk_init_data){
  1673. .name = "sdc5_src",
  1674. .parent_names = gcc_pxo_pll8,
  1675. .num_parents = 2,
  1676. .ops = &clk_rcg_ops,
  1677. .flags = CLK_SET_RATE_GATE,
  1678. },
  1679. }
  1680. };
  1681. static struct clk_branch sdc5_clk = {
  1682. .halt_reg = 0x2fc8,
  1683. .halt_bit = 2,
  1684. .clkr = {
  1685. .enable_reg = 0x28ac,
  1686. .enable_mask = BIT(9),
  1687. .hw.init = &(struct clk_init_data){
  1688. .name = "sdc5_clk",
  1689. .parent_names = (const char *[]){ "sdc5_src" },
  1690. .num_parents = 1,
  1691. .ops = &clk_branch_ops,
  1692. .flags = CLK_SET_RATE_PARENT,
  1693. },
  1694. },
  1695. };
  1696. static const struct freq_tbl clk_tbl_tsif_ref[] = {
  1697. { 105000, P_PXO, 1, 1, 256 },
  1698. { }
  1699. };
  1700. static struct clk_rcg tsif_ref_src = {
  1701. .ns_reg = 0x2710,
  1702. .md_reg = 0x270c,
  1703. .mn = {
  1704. .mnctr_en_bit = 8,
  1705. .mnctr_reset_bit = 7,
  1706. .mnctr_mode_shift = 5,
  1707. .n_val_shift = 16,
  1708. .m_val_shift = 16,
  1709. .width = 16,
  1710. },
  1711. .p = {
  1712. .pre_div_shift = 3,
  1713. .pre_div_width = 2,
  1714. },
  1715. .s = {
  1716. .src_sel_shift = 0,
  1717. .parent_map = gcc_pxo_pll8_map,
  1718. },
  1719. .freq_tbl = clk_tbl_tsif_ref,
  1720. .clkr = {
  1721. .enable_reg = 0x2710,
  1722. .enable_mask = BIT(11),
  1723. .hw.init = &(struct clk_init_data){
  1724. .name = "tsif_ref_src",
  1725. .parent_names = gcc_pxo_pll8,
  1726. .num_parents = 2,
  1727. .ops = &clk_rcg_ops,
  1728. .flags = CLK_SET_RATE_GATE,
  1729. },
  1730. }
  1731. };
  1732. static struct clk_branch tsif_ref_clk = {
  1733. .halt_reg = 0x2fd4,
  1734. .halt_bit = 5,
  1735. .clkr = {
  1736. .enable_reg = 0x2710,
  1737. .enable_mask = BIT(9),
  1738. .hw.init = &(struct clk_init_data){
  1739. .name = "tsif_ref_clk",
  1740. .parent_names = (const char *[]){ "tsif_ref_src" },
  1741. .num_parents = 1,
  1742. .ops = &clk_branch_ops,
  1743. .flags = CLK_SET_RATE_PARENT,
  1744. },
  1745. },
  1746. };
  1747. static const struct freq_tbl clk_tbl_usb[] = {
  1748. { 60000000, P_PLL8, 1, 5, 32 },
  1749. { }
  1750. };
  1751. static struct clk_rcg usb_hs1_xcvr_src = {
  1752. .ns_reg = 0x290c,
  1753. .md_reg = 0x2908,
  1754. .mn = {
  1755. .mnctr_en_bit = 8,
  1756. .mnctr_reset_bit = 7,
  1757. .mnctr_mode_shift = 5,
  1758. .n_val_shift = 16,
  1759. .m_val_shift = 16,
  1760. .width = 8,
  1761. },
  1762. .p = {
  1763. .pre_div_shift = 3,
  1764. .pre_div_width = 2,
  1765. },
  1766. .s = {
  1767. .src_sel_shift = 0,
  1768. .parent_map = gcc_pxo_pll8_map,
  1769. },
  1770. .freq_tbl = clk_tbl_usb,
  1771. .clkr = {
  1772. .enable_reg = 0x290c,
  1773. .enable_mask = BIT(11),
  1774. .hw.init = &(struct clk_init_data){
  1775. .name = "usb_hs1_xcvr_src",
  1776. .parent_names = gcc_pxo_pll8,
  1777. .num_parents = 2,
  1778. .ops = &clk_rcg_ops,
  1779. .flags = CLK_SET_RATE_GATE,
  1780. },
  1781. }
  1782. };
  1783. static struct clk_branch usb_hs1_xcvr_clk = {
  1784. .halt_reg = 0x2fc8,
  1785. .halt_bit = 0,
  1786. .clkr = {
  1787. .enable_reg = 0x290c,
  1788. .enable_mask = BIT(9),
  1789. .hw.init = &(struct clk_init_data){
  1790. .name = "usb_hs1_xcvr_clk",
  1791. .parent_names = (const char *[]){ "usb_hs1_xcvr_src" },
  1792. .num_parents = 1,
  1793. .ops = &clk_branch_ops,
  1794. .flags = CLK_SET_RATE_PARENT,
  1795. },
  1796. },
  1797. };
  1798. static struct clk_rcg usb_fs1_xcvr_fs_src = {
  1799. .ns_reg = 0x2968,
  1800. .md_reg = 0x2964,
  1801. .mn = {
  1802. .mnctr_en_bit = 8,
  1803. .mnctr_reset_bit = 7,
  1804. .mnctr_mode_shift = 5,
  1805. .n_val_shift = 16,
  1806. .m_val_shift = 16,
  1807. .width = 8,
  1808. },
  1809. .p = {
  1810. .pre_div_shift = 3,
  1811. .pre_div_width = 2,
  1812. },
  1813. .s = {
  1814. .src_sel_shift = 0,
  1815. .parent_map = gcc_pxo_pll8_map,
  1816. },
  1817. .freq_tbl = clk_tbl_usb,
  1818. .clkr = {
  1819. .enable_reg = 0x2968,
  1820. .enable_mask = BIT(11),
  1821. .hw.init = &(struct clk_init_data){
  1822. .name = "usb_fs1_xcvr_fs_src",
  1823. .parent_names = gcc_pxo_pll8,
  1824. .num_parents = 2,
  1825. .ops = &clk_rcg_ops,
  1826. .flags = CLK_SET_RATE_GATE,
  1827. },
  1828. }
  1829. };
  1830. static const char * const usb_fs1_xcvr_fs_src_p[] = { "usb_fs1_xcvr_fs_src" };
  1831. static struct clk_branch usb_fs1_xcvr_fs_clk = {
  1832. .halt_reg = 0x2fcc,
  1833. .halt_bit = 15,
  1834. .clkr = {
  1835. .enable_reg = 0x2968,
  1836. .enable_mask = BIT(9),
  1837. .hw.init = &(struct clk_init_data){
  1838. .name = "usb_fs1_xcvr_fs_clk",
  1839. .parent_names = usb_fs1_xcvr_fs_src_p,
  1840. .num_parents = 1,
  1841. .ops = &clk_branch_ops,
  1842. .flags = CLK_SET_RATE_PARENT,
  1843. },
  1844. },
  1845. };
  1846. static struct clk_branch usb_fs1_system_clk = {
  1847. .halt_reg = 0x2fcc,
  1848. .halt_bit = 16,
  1849. .clkr = {
  1850. .enable_reg = 0x296c,
  1851. .enable_mask = BIT(4),
  1852. .hw.init = &(struct clk_init_data){
  1853. .parent_names = usb_fs1_xcvr_fs_src_p,
  1854. .num_parents = 1,
  1855. .name = "usb_fs1_system_clk",
  1856. .ops = &clk_branch_ops,
  1857. .flags = CLK_SET_RATE_PARENT,
  1858. },
  1859. },
  1860. };
  1861. static struct clk_rcg usb_fs2_xcvr_fs_src = {
  1862. .ns_reg = 0x2988,
  1863. .md_reg = 0x2984,
  1864. .mn = {
  1865. .mnctr_en_bit = 8,
  1866. .mnctr_reset_bit = 7,
  1867. .mnctr_mode_shift = 5,
  1868. .n_val_shift = 16,
  1869. .m_val_shift = 16,
  1870. .width = 8,
  1871. },
  1872. .p = {
  1873. .pre_div_shift = 3,
  1874. .pre_div_width = 2,
  1875. },
  1876. .s = {
  1877. .src_sel_shift = 0,
  1878. .parent_map = gcc_pxo_pll8_map,
  1879. },
  1880. .freq_tbl = clk_tbl_usb,
  1881. .clkr = {
  1882. .enable_reg = 0x2988,
  1883. .enable_mask = BIT(11),
  1884. .hw.init = &(struct clk_init_data){
  1885. .name = "usb_fs2_xcvr_fs_src",
  1886. .parent_names = gcc_pxo_pll8,
  1887. .num_parents = 2,
  1888. .ops = &clk_rcg_ops,
  1889. .flags = CLK_SET_RATE_GATE,
  1890. },
  1891. }
  1892. };
  1893. static const char * const usb_fs2_xcvr_fs_src_p[] = { "usb_fs2_xcvr_fs_src" };
  1894. static struct clk_branch usb_fs2_xcvr_fs_clk = {
  1895. .halt_reg = 0x2fcc,
  1896. .halt_bit = 12,
  1897. .clkr = {
  1898. .enable_reg = 0x2988,
  1899. .enable_mask = BIT(9),
  1900. .hw.init = &(struct clk_init_data){
  1901. .name = "usb_fs2_xcvr_fs_clk",
  1902. .parent_names = usb_fs2_xcvr_fs_src_p,
  1903. .num_parents = 1,
  1904. .ops = &clk_branch_ops,
  1905. .flags = CLK_SET_RATE_PARENT,
  1906. },
  1907. },
  1908. };
  1909. static struct clk_branch usb_fs2_system_clk = {
  1910. .halt_reg = 0x2fcc,
  1911. .halt_bit = 13,
  1912. .clkr = {
  1913. .enable_reg = 0x298c,
  1914. .enable_mask = BIT(4),
  1915. .hw.init = &(struct clk_init_data){
  1916. .name = "usb_fs2_system_clk",
  1917. .parent_names = usb_fs2_xcvr_fs_src_p,
  1918. .num_parents = 1,
  1919. .ops = &clk_branch_ops,
  1920. .flags = CLK_SET_RATE_PARENT,
  1921. },
  1922. },
  1923. };
  1924. static struct clk_branch gsbi1_h_clk = {
  1925. .halt_reg = 0x2fcc,
  1926. .halt_bit = 11,
  1927. .clkr = {
  1928. .enable_reg = 0x29c0,
  1929. .enable_mask = BIT(4),
  1930. .hw.init = &(struct clk_init_data){
  1931. .name = "gsbi1_h_clk",
  1932. .ops = &clk_branch_ops,
  1933. },
  1934. },
  1935. };
  1936. static struct clk_branch gsbi2_h_clk = {
  1937. .halt_reg = 0x2fcc,
  1938. .halt_bit = 7,
  1939. .clkr = {
  1940. .enable_reg = 0x29e0,
  1941. .enable_mask = BIT(4),
  1942. .hw.init = &(struct clk_init_data){
  1943. .name = "gsbi2_h_clk",
  1944. .ops = &clk_branch_ops,
  1945. },
  1946. },
  1947. };
  1948. static struct clk_branch gsbi3_h_clk = {
  1949. .halt_reg = 0x2fcc,
  1950. .halt_bit = 3,
  1951. .clkr = {
  1952. .enable_reg = 0x2a00,
  1953. .enable_mask = BIT(4),
  1954. .hw.init = &(struct clk_init_data){
  1955. .name = "gsbi3_h_clk",
  1956. .ops = &clk_branch_ops,
  1957. },
  1958. },
  1959. };
  1960. static struct clk_branch gsbi4_h_clk = {
  1961. .halt_reg = 0x2fd0,
  1962. .halt_bit = 27,
  1963. .clkr = {
  1964. .enable_reg = 0x2a20,
  1965. .enable_mask = BIT(4),
  1966. .hw.init = &(struct clk_init_data){
  1967. .name = "gsbi4_h_clk",
  1968. .ops = &clk_branch_ops,
  1969. },
  1970. },
  1971. };
  1972. static struct clk_branch gsbi5_h_clk = {
  1973. .halt_reg = 0x2fd0,
  1974. .halt_bit = 23,
  1975. .clkr = {
  1976. .enable_reg = 0x2a40,
  1977. .enable_mask = BIT(4),
  1978. .hw.init = &(struct clk_init_data){
  1979. .name = "gsbi5_h_clk",
  1980. .ops = &clk_branch_ops,
  1981. },
  1982. },
  1983. };
  1984. static struct clk_branch gsbi6_h_clk = {
  1985. .halt_reg = 0x2fd0,
  1986. .halt_bit = 19,
  1987. .clkr = {
  1988. .enable_reg = 0x2a60,
  1989. .enable_mask = BIT(4),
  1990. .hw.init = &(struct clk_init_data){
  1991. .name = "gsbi6_h_clk",
  1992. .ops = &clk_branch_ops,
  1993. },
  1994. },
  1995. };
  1996. static struct clk_branch gsbi7_h_clk = {
  1997. .halt_reg = 0x2fd0,
  1998. .halt_bit = 15,
  1999. .clkr = {
  2000. .enable_reg = 0x2a80,
  2001. .enable_mask = BIT(4),
  2002. .hw.init = &(struct clk_init_data){
  2003. .name = "gsbi7_h_clk",
  2004. .ops = &clk_branch_ops,
  2005. },
  2006. },
  2007. };
  2008. static struct clk_branch gsbi8_h_clk = {
  2009. .halt_reg = 0x2fd0,
  2010. .halt_bit = 11,
  2011. .clkr = {
  2012. .enable_reg = 0x2aa0,
  2013. .enable_mask = BIT(4),
  2014. .hw.init = &(struct clk_init_data){
  2015. .name = "gsbi8_h_clk",
  2016. .ops = &clk_branch_ops,
  2017. },
  2018. },
  2019. };
  2020. static struct clk_branch gsbi9_h_clk = {
  2021. .halt_reg = 0x2fd0,
  2022. .halt_bit = 7,
  2023. .clkr = {
  2024. .enable_reg = 0x2ac0,
  2025. .enable_mask = BIT(4),
  2026. .hw.init = &(struct clk_init_data){
  2027. .name = "gsbi9_h_clk",
  2028. .ops = &clk_branch_ops,
  2029. },
  2030. },
  2031. };
  2032. static struct clk_branch gsbi10_h_clk = {
  2033. .halt_reg = 0x2fd0,
  2034. .halt_bit = 3,
  2035. .clkr = {
  2036. .enable_reg = 0x2ae0,
  2037. .enable_mask = BIT(4),
  2038. .hw.init = &(struct clk_init_data){
  2039. .name = "gsbi10_h_clk",
  2040. .ops = &clk_branch_ops,
  2041. },
  2042. },
  2043. };
  2044. static struct clk_branch gsbi11_h_clk = {
  2045. .halt_reg = 0x2fd4,
  2046. .halt_bit = 18,
  2047. .clkr = {
  2048. .enable_reg = 0x2b00,
  2049. .enable_mask = BIT(4),
  2050. .hw.init = &(struct clk_init_data){
  2051. .name = "gsbi11_h_clk",
  2052. .ops = &clk_branch_ops,
  2053. },
  2054. },
  2055. };
  2056. static struct clk_branch gsbi12_h_clk = {
  2057. .halt_reg = 0x2fd4,
  2058. .halt_bit = 14,
  2059. .clkr = {
  2060. .enable_reg = 0x2b20,
  2061. .enable_mask = BIT(4),
  2062. .hw.init = &(struct clk_init_data){
  2063. .name = "gsbi12_h_clk",
  2064. .ops = &clk_branch_ops,
  2065. },
  2066. },
  2067. };
  2068. static struct clk_branch tsif_h_clk = {
  2069. .halt_reg = 0x2fd4,
  2070. .halt_bit = 7,
  2071. .clkr = {
  2072. .enable_reg = 0x2700,
  2073. .enable_mask = BIT(4),
  2074. .hw.init = &(struct clk_init_data){
  2075. .name = "tsif_h_clk",
  2076. .ops = &clk_branch_ops,
  2077. },
  2078. },
  2079. };
  2080. static struct clk_branch usb_fs1_h_clk = {
  2081. .halt_reg = 0x2fcc,
  2082. .halt_bit = 17,
  2083. .clkr = {
  2084. .enable_reg = 0x2960,
  2085. .enable_mask = BIT(4),
  2086. .hw.init = &(struct clk_init_data){
  2087. .name = "usb_fs1_h_clk",
  2088. .ops = &clk_branch_ops,
  2089. },
  2090. },
  2091. };
  2092. static struct clk_branch usb_fs2_h_clk = {
  2093. .halt_reg = 0x2fcc,
  2094. .halt_bit = 14,
  2095. .clkr = {
  2096. .enable_reg = 0x2980,
  2097. .enable_mask = BIT(4),
  2098. .hw.init = &(struct clk_init_data){
  2099. .name = "usb_fs2_h_clk",
  2100. .ops = &clk_branch_ops,
  2101. },
  2102. },
  2103. };
  2104. static struct clk_branch usb_hs1_h_clk = {
  2105. .halt_reg = 0x2fc8,
  2106. .halt_bit = 1,
  2107. .clkr = {
  2108. .enable_reg = 0x2900,
  2109. .enable_mask = BIT(4),
  2110. .hw.init = &(struct clk_init_data){
  2111. .name = "usb_hs1_h_clk",
  2112. .ops = &clk_branch_ops,
  2113. },
  2114. },
  2115. };
  2116. static struct clk_branch sdc1_h_clk = {
  2117. .halt_reg = 0x2fc8,
  2118. .halt_bit = 11,
  2119. .clkr = {
  2120. .enable_reg = 0x2820,
  2121. .enable_mask = BIT(4),
  2122. .hw.init = &(struct clk_init_data){
  2123. .name = "sdc1_h_clk",
  2124. .ops = &clk_branch_ops,
  2125. },
  2126. },
  2127. };
  2128. static struct clk_branch sdc2_h_clk = {
  2129. .halt_reg = 0x2fc8,
  2130. .halt_bit = 10,
  2131. .clkr = {
  2132. .enable_reg = 0x2840,
  2133. .enable_mask = BIT(4),
  2134. .hw.init = &(struct clk_init_data){
  2135. .name = "sdc2_h_clk",
  2136. .ops = &clk_branch_ops,
  2137. },
  2138. },
  2139. };
  2140. static struct clk_branch sdc3_h_clk = {
  2141. .halt_reg = 0x2fc8,
  2142. .halt_bit = 9,
  2143. .clkr = {
  2144. .enable_reg = 0x2860,
  2145. .enable_mask = BIT(4),
  2146. .hw.init = &(struct clk_init_data){
  2147. .name = "sdc3_h_clk",
  2148. .ops = &clk_branch_ops,
  2149. },
  2150. },
  2151. };
  2152. static struct clk_branch sdc4_h_clk = {
  2153. .halt_reg = 0x2fc8,
  2154. .halt_bit = 8,
  2155. .clkr = {
  2156. .enable_reg = 0x2880,
  2157. .enable_mask = BIT(4),
  2158. .hw.init = &(struct clk_init_data){
  2159. .name = "sdc4_h_clk",
  2160. .ops = &clk_branch_ops,
  2161. },
  2162. },
  2163. };
  2164. static struct clk_branch sdc5_h_clk = {
  2165. .halt_reg = 0x2fc8,
  2166. .halt_bit = 7,
  2167. .clkr = {
  2168. .enable_reg = 0x28a0,
  2169. .enable_mask = BIT(4),
  2170. .hw.init = &(struct clk_init_data){
  2171. .name = "sdc5_h_clk",
  2172. .ops = &clk_branch_ops,
  2173. },
  2174. },
  2175. };
  2176. static struct clk_branch ebi2_2x_clk = {
  2177. .halt_reg = 0x2fcc,
  2178. .halt_bit = 18,
  2179. .clkr = {
  2180. .enable_reg = 0x2660,
  2181. .enable_mask = BIT(4),
  2182. .hw.init = &(struct clk_init_data){
  2183. .name = "ebi2_2x_clk",
  2184. .ops = &clk_branch_ops,
  2185. },
  2186. },
  2187. };
  2188. static struct clk_branch ebi2_clk = {
  2189. .halt_reg = 0x2fcc,
  2190. .halt_bit = 19,
  2191. .clkr = {
  2192. .enable_reg = 0x2664,
  2193. .enable_mask = BIT(4),
  2194. .hw.init = &(struct clk_init_data){
  2195. .name = "ebi2_clk",
  2196. .ops = &clk_branch_ops,
  2197. },
  2198. },
  2199. };
  2200. static struct clk_branch adm0_clk = {
  2201. .halt_reg = 0x2fdc,
  2202. .halt_check = BRANCH_HALT_VOTED,
  2203. .halt_bit = 14,
  2204. .clkr = {
  2205. .enable_reg = 0x3080,
  2206. .enable_mask = BIT(2),
  2207. .hw.init = &(struct clk_init_data){
  2208. .name = "adm0_clk",
  2209. .ops = &clk_branch_ops,
  2210. },
  2211. },
  2212. };
  2213. static struct clk_branch adm0_pbus_clk = {
  2214. .halt_reg = 0x2fdc,
  2215. .halt_check = BRANCH_HALT_VOTED,
  2216. .halt_bit = 13,
  2217. .clkr = {
  2218. .enable_reg = 0x3080,
  2219. .enable_mask = BIT(3),
  2220. .hw.init = &(struct clk_init_data){
  2221. .name = "adm0_pbus_clk",
  2222. .ops = &clk_branch_ops,
  2223. },
  2224. },
  2225. };
  2226. static struct clk_branch adm1_clk = {
  2227. .halt_reg = 0x2fdc,
  2228. .halt_bit = 12,
  2229. .halt_check = BRANCH_HALT_VOTED,
  2230. .clkr = {
  2231. .enable_reg = 0x3080,
  2232. .enable_mask = BIT(4),
  2233. .hw.init = &(struct clk_init_data){
  2234. .name = "adm1_clk",
  2235. .ops = &clk_branch_ops,
  2236. },
  2237. },
  2238. };
  2239. static struct clk_branch adm1_pbus_clk = {
  2240. .halt_reg = 0x2fdc,
  2241. .halt_bit = 11,
  2242. .halt_check = BRANCH_HALT_VOTED,
  2243. .clkr = {
  2244. .enable_reg = 0x3080,
  2245. .enable_mask = BIT(5),
  2246. .hw.init = &(struct clk_init_data){
  2247. .name = "adm1_pbus_clk",
  2248. .ops = &clk_branch_ops,
  2249. },
  2250. },
  2251. };
  2252. static struct clk_branch modem_ahb1_h_clk = {
  2253. .halt_reg = 0x2fdc,
  2254. .halt_bit = 8,
  2255. .halt_check = BRANCH_HALT_VOTED,
  2256. .clkr = {
  2257. .enable_reg = 0x3080,
  2258. .enable_mask = BIT(0),
  2259. .hw.init = &(struct clk_init_data){
  2260. .name = "modem_ahb1_h_clk",
  2261. .ops = &clk_branch_ops,
  2262. },
  2263. },
  2264. };
  2265. static struct clk_branch modem_ahb2_h_clk = {
  2266. .halt_reg = 0x2fdc,
  2267. .halt_bit = 7,
  2268. .halt_check = BRANCH_HALT_VOTED,
  2269. .clkr = {
  2270. .enable_reg = 0x3080,
  2271. .enable_mask = BIT(1),
  2272. .hw.init = &(struct clk_init_data){
  2273. .name = "modem_ahb2_h_clk",
  2274. .ops = &clk_branch_ops,
  2275. },
  2276. },
  2277. };
  2278. static struct clk_branch pmic_arb0_h_clk = {
  2279. .halt_reg = 0x2fd8,
  2280. .halt_check = BRANCH_HALT_VOTED,
  2281. .halt_bit = 22,
  2282. .clkr = {
  2283. .enable_reg = 0x3080,
  2284. .enable_mask = BIT(8),
  2285. .hw.init = &(struct clk_init_data){
  2286. .name = "pmic_arb0_h_clk",
  2287. .ops = &clk_branch_ops,
  2288. },
  2289. },
  2290. };
  2291. static struct clk_branch pmic_arb1_h_clk = {
  2292. .halt_reg = 0x2fd8,
  2293. .halt_check = BRANCH_HALT_VOTED,
  2294. .halt_bit = 21,
  2295. .clkr = {
  2296. .enable_reg = 0x3080,
  2297. .enable_mask = BIT(9),
  2298. .hw.init = &(struct clk_init_data){
  2299. .name = "pmic_arb1_h_clk",
  2300. .ops = &clk_branch_ops,
  2301. },
  2302. },
  2303. };
  2304. static struct clk_branch pmic_ssbi2_clk = {
  2305. .halt_reg = 0x2fd8,
  2306. .halt_check = BRANCH_HALT_VOTED,
  2307. .halt_bit = 23,
  2308. .clkr = {
  2309. .enable_reg = 0x3080,
  2310. .enable_mask = BIT(7),
  2311. .hw.init = &(struct clk_init_data){
  2312. .name = "pmic_ssbi2_clk",
  2313. .ops = &clk_branch_ops,
  2314. },
  2315. },
  2316. };
  2317. static struct clk_branch rpm_msg_ram_h_clk = {
  2318. .hwcg_reg = 0x27e0,
  2319. .hwcg_bit = 6,
  2320. .halt_reg = 0x2fd8,
  2321. .halt_check = BRANCH_HALT_VOTED,
  2322. .halt_bit = 12,
  2323. .clkr = {
  2324. .enable_reg = 0x3080,
  2325. .enable_mask = BIT(6),
  2326. .hw.init = &(struct clk_init_data){
  2327. .name = "rpm_msg_ram_h_clk",
  2328. .ops = &clk_branch_ops,
  2329. },
  2330. },
  2331. };
  2332. static struct clk_regmap *gcc_msm8660_clks[] = {
  2333. [PLL8] = &pll8.clkr,
  2334. [PLL8_VOTE] = &pll8_vote,
  2335. [GSBI1_UART_SRC] = &gsbi1_uart_src.clkr,
  2336. [GSBI1_UART_CLK] = &gsbi1_uart_clk.clkr,
  2337. [GSBI2_UART_SRC] = &gsbi2_uart_src.clkr,
  2338. [GSBI2_UART_CLK] = &gsbi2_uart_clk.clkr,
  2339. [GSBI3_UART_SRC] = &gsbi3_uart_src.clkr,
  2340. [GSBI3_UART_CLK] = &gsbi3_uart_clk.clkr,
  2341. [GSBI4_UART_SRC] = &gsbi4_uart_src.clkr,
  2342. [GSBI4_UART_CLK] = &gsbi4_uart_clk.clkr,
  2343. [GSBI5_UART_SRC] = &gsbi5_uart_src.clkr,
  2344. [GSBI5_UART_CLK] = &gsbi5_uart_clk.clkr,
  2345. [GSBI6_UART_SRC] = &gsbi6_uart_src.clkr,
  2346. [GSBI6_UART_CLK] = &gsbi6_uart_clk.clkr,
  2347. [GSBI7_UART_SRC] = &gsbi7_uart_src.clkr,
  2348. [GSBI7_UART_CLK] = &gsbi7_uart_clk.clkr,
  2349. [GSBI8_UART_SRC] = &gsbi8_uart_src.clkr,
  2350. [GSBI8_UART_CLK] = &gsbi8_uart_clk.clkr,
  2351. [GSBI9_UART_SRC] = &gsbi9_uart_src.clkr,
  2352. [GSBI9_UART_CLK] = &gsbi9_uart_clk.clkr,
  2353. [GSBI10_UART_SRC] = &gsbi10_uart_src.clkr,
  2354. [GSBI10_UART_CLK] = &gsbi10_uart_clk.clkr,
  2355. [GSBI11_UART_SRC] = &gsbi11_uart_src.clkr,
  2356. [GSBI11_UART_CLK] = &gsbi11_uart_clk.clkr,
  2357. [GSBI12_UART_SRC] = &gsbi12_uart_src.clkr,
  2358. [GSBI12_UART_CLK] = &gsbi12_uart_clk.clkr,
  2359. [GSBI1_QUP_SRC] = &gsbi1_qup_src.clkr,
  2360. [GSBI1_QUP_CLK] = &gsbi1_qup_clk.clkr,
  2361. [GSBI2_QUP_SRC] = &gsbi2_qup_src.clkr,
  2362. [GSBI2_QUP_CLK] = &gsbi2_qup_clk.clkr,
  2363. [GSBI3_QUP_SRC] = &gsbi3_qup_src.clkr,
  2364. [GSBI3_QUP_CLK] = &gsbi3_qup_clk.clkr,
  2365. [GSBI4_QUP_SRC] = &gsbi4_qup_src.clkr,
  2366. [GSBI4_QUP_CLK] = &gsbi4_qup_clk.clkr,
  2367. [GSBI5_QUP_SRC] = &gsbi5_qup_src.clkr,
  2368. [GSBI5_QUP_CLK] = &gsbi5_qup_clk.clkr,
  2369. [GSBI6_QUP_SRC] = &gsbi6_qup_src.clkr,
  2370. [GSBI6_QUP_CLK] = &gsbi6_qup_clk.clkr,
  2371. [GSBI7_QUP_SRC] = &gsbi7_qup_src.clkr,
  2372. [GSBI7_QUP_CLK] = &gsbi7_qup_clk.clkr,
  2373. [GSBI8_QUP_SRC] = &gsbi8_qup_src.clkr,
  2374. [GSBI8_QUP_CLK] = &gsbi8_qup_clk.clkr,
  2375. [GSBI9_QUP_SRC] = &gsbi9_qup_src.clkr,
  2376. [GSBI9_QUP_CLK] = &gsbi9_qup_clk.clkr,
  2377. [GSBI10_QUP_SRC] = &gsbi10_qup_src.clkr,
  2378. [GSBI10_QUP_CLK] = &gsbi10_qup_clk.clkr,
  2379. [GSBI11_QUP_SRC] = &gsbi11_qup_src.clkr,
  2380. [GSBI11_QUP_CLK] = &gsbi11_qup_clk.clkr,
  2381. [GSBI12_QUP_SRC] = &gsbi12_qup_src.clkr,
  2382. [GSBI12_QUP_CLK] = &gsbi12_qup_clk.clkr,
  2383. [GP0_SRC] = &gp0_src.clkr,
  2384. [GP0_CLK] = &gp0_clk.clkr,
  2385. [GP1_SRC] = &gp1_src.clkr,
  2386. [GP1_CLK] = &gp1_clk.clkr,
  2387. [GP2_SRC] = &gp2_src.clkr,
  2388. [GP2_CLK] = &gp2_clk.clkr,
  2389. [PMEM_CLK] = &pmem_clk.clkr,
  2390. [PRNG_SRC] = &prng_src.clkr,
  2391. [PRNG_CLK] = &prng_clk.clkr,
  2392. [SDC1_SRC] = &sdc1_src.clkr,
  2393. [SDC1_CLK] = &sdc1_clk.clkr,
  2394. [SDC2_SRC] = &sdc2_src.clkr,
  2395. [SDC2_CLK] = &sdc2_clk.clkr,
  2396. [SDC3_SRC] = &sdc3_src.clkr,
  2397. [SDC3_CLK] = &sdc3_clk.clkr,
  2398. [SDC4_SRC] = &sdc4_src.clkr,
  2399. [SDC4_CLK] = &sdc4_clk.clkr,
  2400. [SDC5_SRC] = &sdc5_src.clkr,
  2401. [SDC5_CLK] = &sdc5_clk.clkr,
  2402. [TSIF_REF_SRC] = &tsif_ref_src.clkr,
  2403. [TSIF_REF_CLK] = &tsif_ref_clk.clkr,
  2404. [USB_HS1_XCVR_SRC] = &usb_hs1_xcvr_src.clkr,
  2405. [USB_HS1_XCVR_CLK] = &usb_hs1_xcvr_clk.clkr,
  2406. [USB_FS1_XCVR_FS_SRC] = &usb_fs1_xcvr_fs_src.clkr,
  2407. [USB_FS1_XCVR_FS_CLK] = &usb_fs1_xcvr_fs_clk.clkr,
  2408. [USB_FS1_SYSTEM_CLK] = &usb_fs1_system_clk.clkr,
  2409. [USB_FS2_XCVR_FS_SRC] = &usb_fs2_xcvr_fs_src.clkr,
  2410. [USB_FS2_XCVR_FS_CLK] = &usb_fs2_xcvr_fs_clk.clkr,
  2411. [USB_FS2_SYSTEM_CLK] = &usb_fs2_system_clk.clkr,
  2412. [GSBI1_H_CLK] = &gsbi1_h_clk.clkr,
  2413. [GSBI2_H_CLK] = &gsbi2_h_clk.clkr,
  2414. [GSBI3_H_CLK] = &gsbi3_h_clk.clkr,
  2415. [GSBI4_H_CLK] = &gsbi4_h_clk.clkr,
  2416. [GSBI5_H_CLK] = &gsbi5_h_clk.clkr,
  2417. [GSBI6_H_CLK] = &gsbi6_h_clk.clkr,
  2418. [GSBI7_H_CLK] = &gsbi7_h_clk.clkr,
  2419. [GSBI8_H_CLK] = &gsbi8_h_clk.clkr,
  2420. [GSBI9_H_CLK] = &gsbi9_h_clk.clkr,
  2421. [GSBI10_H_CLK] = &gsbi10_h_clk.clkr,
  2422. [GSBI11_H_CLK] = &gsbi11_h_clk.clkr,
  2423. [GSBI12_H_CLK] = &gsbi12_h_clk.clkr,
  2424. [TSIF_H_CLK] = &tsif_h_clk.clkr,
  2425. [USB_FS1_H_CLK] = &usb_fs1_h_clk.clkr,
  2426. [USB_FS2_H_CLK] = &usb_fs2_h_clk.clkr,
  2427. [USB_HS1_H_CLK] = &usb_hs1_h_clk.clkr,
  2428. [SDC1_H_CLK] = &sdc1_h_clk.clkr,
  2429. [SDC2_H_CLK] = &sdc2_h_clk.clkr,
  2430. [SDC3_H_CLK] = &sdc3_h_clk.clkr,
  2431. [SDC4_H_CLK] = &sdc4_h_clk.clkr,
  2432. [SDC5_H_CLK] = &sdc5_h_clk.clkr,
  2433. [EBI2_2X_CLK] = &ebi2_2x_clk.clkr,
  2434. [EBI2_CLK] = &ebi2_clk.clkr,
  2435. [ADM0_CLK] = &adm0_clk.clkr,
  2436. [ADM0_PBUS_CLK] = &adm0_pbus_clk.clkr,
  2437. [ADM1_CLK] = &adm1_clk.clkr,
  2438. [ADM1_PBUS_CLK] = &adm1_pbus_clk.clkr,
  2439. [MODEM_AHB1_H_CLK] = &modem_ahb1_h_clk.clkr,
  2440. [MODEM_AHB2_H_CLK] = &modem_ahb2_h_clk.clkr,
  2441. [PMIC_ARB0_H_CLK] = &pmic_arb0_h_clk.clkr,
  2442. [PMIC_ARB1_H_CLK] = &pmic_arb1_h_clk.clkr,
  2443. [PMIC_SSBI2_CLK] = &pmic_ssbi2_clk.clkr,
  2444. [RPM_MSG_RAM_H_CLK] = &rpm_msg_ram_h_clk.clkr,
  2445. };
  2446. static const struct qcom_reset_map gcc_msm8660_resets[] = {
  2447. [AFAB_CORE_RESET] = { 0x2080, 7 },
  2448. [SCSS_SYS_RESET] = { 0x20b4, 1 },
  2449. [SCSS_SYS_POR_RESET] = { 0x20b4 },
  2450. [AFAB_SMPSS_S_RESET] = { 0x20b8, 2 },
  2451. [AFAB_SMPSS_M1_RESET] = { 0x20b8, 1 },
  2452. [AFAB_SMPSS_M0_RESET] = { 0x20b8 },
  2453. [AFAB_EBI1_S_RESET] = { 0x20c0, 7 },
  2454. [SFAB_CORE_RESET] = { 0x2120, 7 },
  2455. [SFAB_ADM0_M0_RESET] = { 0x21e0, 7 },
  2456. [SFAB_ADM0_M1_RESET] = { 0x21e4, 7 },
  2457. [SFAB_ADM0_M2_RESET] = { 0x21e4, 7 },
  2458. [ADM0_C2_RESET] = { 0x220c, 4 },
  2459. [ADM0_C1_RESET] = { 0x220c, 3 },
  2460. [ADM0_C0_RESET] = { 0x220c, 2 },
  2461. [ADM0_PBUS_RESET] = { 0x220c, 1 },
  2462. [ADM0_RESET] = { 0x220c },
  2463. [SFAB_ADM1_M0_RESET] = { 0x2220, 7 },
  2464. [SFAB_ADM1_M1_RESET] = { 0x2224, 7 },
  2465. [SFAB_ADM1_M2_RESET] = { 0x2228, 7 },
  2466. [MMFAB_ADM1_M3_RESET] = { 0x2240, 7 },
  2467. [ADM1_C3_RESET] = { 0x226c, 5 },
  2468. [ADM1_C2_RESET] = { 0x226c, 4 },
  2469. [ADM1_C1_RESET] = { 0x226c, 3 },
  2470. [ADM1_C0_RESET] = { 0x226c, 2 },
  2471. [ADM1_PBUS_RESET] = { 0x226c, 1 },
  2472. [ADM1_RESET] = { 0x226c },
  2473. [IMEM0_RESET] = { 0x2280, 7 },
  2474. [SFAB_LPASS_Q6_RESET] = { 0x23a0, 7 },
  2475. [SFAB_AFAB_M_RESET] = { 0x23e0, 7 },
  2476. [AFAB_SFAB_M0_RESET] = { 0x2420, 7 },
  2477. [AFAB_SFAB_M1_RESET] = { 0x2424, 7 },
  2478. [DFAB_CORE_RESET] = { 0x24ac, 7 },
  2479. [SFAB_DFAB_M_RESET] = { 0x2500, 7 },
  2480. [DFAB_SFAB_M_RESET] = { 0x2520, 7 },
  2481. [DFAB_SWAY0_RESET] = { 0x2540, 7 },
  2482. [DFAB_SWAY1_RESET] = { 0x2544, 7 },
  2483. [DFAB_ARB0_RESET] = { 0x2560, 7 },
  2484. [DFAB_ARB1_RESET] = { 0x2564, 7 },
  2485. [PPSS_PROC_RESET] = { 0x2594, 1 },
  2486. [PPSS_RESET] = { 0x2594 },
  2487. [PMEM_RESET] = { 0x25a0, 7 },
  2488. [DMA_BAM_RESET] = { 0x25c0, 7 },
  2489. [SIC_RESET] = { 0x25e0, 7 },
  2490. [SPS_TIC_RESET] = { 0x2600, 7 },
  2491. [CFBP0_RESET] = { 0x2650, 7 },
  2492. [CFBP1_RESET] = { 0x2654, 7 },
  2493. [CFBP2_RESET] = { 0x2658, 7 },
  2494. [EBI2_RESET] = { 0x2664, 7 },
  2495. [SFAB_CFPB_M_RESET] = { 0x2680, 7 },
  2496. [CFPB_MASTER_RESET] = { 0x26a0, 7 },
  2497. [SFAB_CFPB_S_RESET] = { 0x26c0, 7 },
  2498. [CFPB_SPLITTER_RESET] = { 0x26e0, 7 },
  2499. [TSIF_RESET] = { 0x2700, 7 },
  2500. [CE1_RESET] = { 0x2720, 7 },
  2501. [CE2_RESET] = { 0x2740, 7 },
  2502. [SFAB_SFPB_M_RESET] = { 0x2780, 7 },
  2503. [SFAB_SFPB_S_RESET] = { 0x27a0, 7 },
  2504. [RPM_PROC_RESET] = { 0x27c0, 7 },
  2505. [RPM_BUS_RESET] = { 0x27c4, 7 },
  2506. [RPM_MSG_RAM_RESET] = { 0x27e0, 7 },
  2507. [PMIC_ARB0_RESET] = { 0x2800, 7 },
  2508. [PMIC_ARB1_RESET] = { 0x2804, 7 },
  2509. [PMIC_SSBI2_RESET] = { 0x280c, 12 },
  2510. [SDC1_RESET] = { 0x2830 },
  2511. [SDC2_RESET] = { 0x2850 },
  2512. [SDC3_RESET] = { 0x2870 },
  2513. [SDC4_RESET] = { 0x2890 },
  2514. [SDC5_RESET] = { 0x28b0 },
  2515. [USB_HS1_RESET] = { 0x2910 },
  2516. [USB_HS2_XCVR_RESET] = { 0x2934, 1 },
  2517. [USB_HS2_RESET] = { 0x2934 },
  2518. [USB_FS1_XCVR_RESET] = { 0x2974, 1 },
  2519. [USB_FS1_RESET] = { 0x2974 },
  2520. [USB_FS2_XCVR_RESET] = { 0x2994, 1 },
  2521. [USB_FS2_RESET] = { 0x2994 },
  2522. [GSBI1_RESET] = { 0x29dc },
  2523. [GSBI2_RESET] = { 0x29fc },
  2524. [GSBI3_RESET] = { 0x2a1c },
  2525. [GSBI4_RESET] = { 0x2a3c },
  2526. [GSBI5_RESET] = { 0x2a5c },
  2527. [GSBI6_RESET] = { 0x2a7c },
  2528. [GSBI7_RESET] = { 0x2a9c },
  2529. [GSBI8_RESET] = { 0x2abc },
  2530. [GSBI9_RESET] = { 0x2adc },
  2531. [GSBI10_RESET] = { 0x2afc },
  2532. [GSBI11_RESET] = { 0x2b1c },
  2533. [GSBI12_RESET] = { 0x2b3c },
  2534. [SPDM_RESET] = { 0x2b6c },
  2535. [SEC_CTRL_RESET] = { 0x2b80, 7 },
  2536. [TLMM_H_RESET] = { 0x2ba0, 7 },
  2537. [TLMM_RESET] = { 0x2ba4, 7 },
  2538. [MARRM_PWRON_RESET] = { 0x2bd4, 1 },
  2539. [MARM_RESET] = { 0x2bd4 },
  2540. [MAHB1_RESET] = { 0x2be4, 7 },
  2541. [SFAB_MSS_S_RESET] = { 0x2c00, 7 },
  2542. [MAHB2_RESET] = { 0x2c20, 7 },
  2543. [MODEM_SW_AHB_RESET] = { 0x2c48, 1 },
  2544. [MODEM_RESET] = { 0x2c48 },
  2545. [SFAB_MSS_MDM1_RESET] = { 0x2c4c, 1 },
  2546. [SFAB_MSS_MDM0_RESET] = { 0x2c4c },
  2547. [MSS_SLP_RESET] = { 0x2c60, 7 },
  2548. [MSS_MARM_SAW_RESET] = { 0x2c68, 1 },
  2549. [MSS_WDOG_RESET] = { 0x2c68 },
  2550. [TSSC_RESET] = { 0x2ca0, 7 },
  2551. [PDM_RESET] = { 0x2cc0, 12 },
  2552. [SCSS_CORE0_RESET] = { 0x2d60, 1 },
  2553. [SCSS_CORE0_POR_RESET] = { 0x2d60 },
  2554. [SCSS_CORE1_RESET] = { 0x2d80, 1 },
  2555. [SCSS_CORE1_POR_RESET] = { 0x2d80 },
  2556. [MPM_RESET] = { 0x2da4, 1 },
  2557. [EBI1_1X_DIV_RESET] = { 0x2dec, 9 },
  2558. [EBI1_RESET] = { 0x2dec, 7 },
  2559. [SFAB_SMPSS_S_RESET] = { 0x2e00, 7 },
  2560. [USB_PHY0_RESET] = { 0x2e20 },
  2561. [USB_PHY1_RESET] = { 0x2e40 },
  2562. [PRNG_RESET] = { 0x2e80, 12 },
  2563. };
  2564. static const struct regmap_config gcc_msm8660_regmap_config = {
  2565. .reg_bits = 32,
  2566. .reg_stride = 4,
  2567. .val_bits = 32,
  2568. .max_register = 0x363c,
  2569. .fast_io = true,
  2570. };
  2571. static const struct qcom_cc_desc gcc_msm8660_desc = {
  2572. .config = &gcc_msm8660_regmap_config,
  2573. .clks = gcc_msm8660_clks,
  2574. .num_clks = ARRAY_SIZE(gcc_msm8660_clks),
  2575. .resets = gcc_msm8660_resets,
  2576. .num_resets = ARRAY_SIZE(gcc_msm8660_resets),
  2577. };
  2578. static const struct of_device_id gcc_msm8660_match_table[] = {
  2579. { .compatible = "qcom,gcc-msm8660" },
  2580. { }
  2581. };
  2582. MODULE_DEVICE_TABLE(of, gcc_msm8660_match_table);
  2583. static int gcc_msm8660_probe(struct platform_device *pdev)
  2584. {
  2585. int ret;
  2586. struct device *dev = &pdev->dev;
  2587. ret = qcom_cc_register_board_clk(dev, "cxo_board", "cxo", 19200000);
  2588. if (ret)
  2589. return ret;
  2590. ret = qcom_cc_register_board_clk(dev, "pxo_board", "pxo", 27000000);
  2591. if (ret)
  2592. return ret;
  2593. return qcom_cc_probe(pdev, &gcc_msm8660_desc);
  2594. }
  2595. static struct platform_driver gcc_msm8660_driver = {
  2596. .probe = gcc_msm8660_probe,
  2597. .driver = {
  2598. .name = "gcc-msm8660",
  2599. .of_match_table = gcc_msm8660_match_table,
  2600. },
  2601. };
  2602. static int __init gcc_msm8660_init(void)
  2603. {
  2604. return platform_driver_register(&gcc_msm8660_driver);
  2605. }
  2606. core_initcall(gcc_msm8660_init);
  2607. static void __exit gcc_msm8660_exit(void)
  2608. {
  2609. platform_driver_unregister(&gcc_msm8660_driver);
  2610. }
  2611. module_exit(gcc_msm8660_exit);
  2612. MODULE_DESCRIPTION("GCC MSM 8660 Driver");
  2613. MODULE_LICENSE("GPL v2");
  2614. MODULE_ALIAS("platform:gcc-msm8660");