se7343.h 4.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143
  1. #ifndef __ASM_SH_HITACHI_SE7343_H
  2. #define __ASM_SH_HITACHI_SE7343_H
  3. /*
  4. * include/asm-sh/se/se7343.h
  5. *
  6. * Copyright (C) 2003 Takashi Kusuda <kusuda-takashi@hitachi-ul.co.jp>
  7. *
  8. * SH-Mobile SolutionEngine 7343 support
  9. */
  10. #include <linux/sh_intc.h>
  11. /* Box specific addresses. */
  12. /* Area 0 */
  13. #define PA_ROM 0x00000000 /* EPROM */
  14. #define PA_ROM_SIZE 0x00400000 /* EPROM size 4M byte(Actually 2MB) */
  15. #define PA_FROM 0x00400000 /* Flash ROM */
  16. #define PA_FROM_SIZE 0x00400000 /* Flash size 4M byte */
  17. #define PA_SRAM 0x00800000 /* SRAM */
  18. #define PA_FROM_SIZE 0x00400000 /* SRAM size 4M byte */
  19. /* Area 1 */
  20. #define PA_EXT1 0x04000000
  21. #define PA_EXT1_SIZE 0x04000000
  22. /* Area 2 */
  23. #define PA_EXT2 0x08000000
  24. #define PA_EXT2_SIZE 0x04000000
  25. /* Area 3 */
  26. #define PA_SDRAM 0x0c000000
  27. #define PA_SDRAM_SIZE 0x04000000
  28. /* Area 4 */
  29. #define PA_PCIC 0x10000000 /* MR-SHPC-01 PCMCIA */
  30. #define PA_MRSHPC 0xb03fffe0 /* MR-SHPC-01 PCMCIA controller */
  31. #define PA_MRSHPC_MW1 0xb0400000 /* MR-SHPC-01 memory window base */
  32. #define PA_MRSHPC_MW2 0xb0500000 /* MR-SHPC-01 attribute window base */
  33. #define PA_MRSHPC_IO 0xb0600000 /* MR-SHPC-01 I/O window base */
  34. #define MRSHPC_OPTION (PA_MRSHPC + 6)
  35. #define MRSHPC_CSR (PA_MRSHPC + 8)
  36. #define MRSHPC_ISR (PA_MRSHPC + 10)
  37. #define MRSHPC_ICR (PA_MRSHPC + 12)
  38. #define MRSHPC_CPWCR (PA_MRSHPC + 14)
  39. #define MRSHPC_MW0CR1 (PA_MRSHPC + 16)
  40. #define MRSHPC_MW1CR1 (PA_MRSHPC + 18)
  41. #define MRSHPC_IOWCR1 (PA_MRSHPC + 20)
  42. #define MRSHPC_MW0CR2 (PA_MRSHPC + 22)
  43. #define MRSHPC_MW1CR2 (PA_MRSHPC + 24)
  44. #define MRSHPC_IOWCR2 (PA_MRSHPC + 26)
  45. #define MRSHPC_CDCR (PA_MRSHPC + 28)
  46. #define MRSHPC_PCIC_INFO (PA_MRSHPC + 30)
  47. #define PA_LED 0xb0C00000 /* LED */
  48. #define LED_SHIFT 0
  49. #define PA_DIPSW 0xb0900000 /* Dip switch 31 */
  50. /* Area 5 */
  51. #define PA_EXT5 0x14000000
  52. #define PA_EXT5_SIZE 0x04000000
  53. /* Area 6 */
  54. #define PA_LCD1 0xb8000000
  55. #define PA_LCD2 0xb8800000
  56. #define PORT_PACR 0xA4050100
  57. #define PORT_PBCR 0xA4050102
  58. #define PORT_PCCR 0xA4050104
  59. #define PORT_PDCR 0xA4050106
  60. #define PORT_PECR 0xA4050108
  61. #define PORT_PFCR 0xA405010A
  62. #define PORT_PGCR 0xA405010C
  63. #define PORT_PHCR 0xA405010E
  64. #define PORT_PJCR 0xA4050110
  65. #define PORT_PKCR 0xA4050112
  66. #define PORT_PLCR 0xA4050114
  67. #define PORT_PMCR 0xA4050116
  68. #define PORT_PNCR 0xA4050118
  69. #define PORT_PQCR 0xA405011A
  70. #define PORT_PRCR 0xA405011C
  71. #define PORT_PSCR 0xA405011E
  72. #define PORT_PTCR 0xA4050140
  73. #define PORT_PUCR 0xA4050142
  74. #define PORT_PVCR 0xA4050144
  75. #define PORT_PWCR 0xA4050146
  76. #define PORT_PYCR 0xA4050148
  77. #define PORT_PZCR 0xA405014A
  78. #define PORT_PSELA 0xA405014C
  79. #define PORT_PSELB 0xA405014E
  80. #define PORT_PSELC 0xA4050150
  81. #define PORT_PSELD 0xA4050152
  82. #define PORT_PSELE 0xA4050154
  83. #define PORT_HIZCRA 0xA4050156
  84. #define PORT_HIZCRB 0xA4050158
  85. #define PORT_HIZCRC 0xA405015C
  86. #define PORT_DRVCR 0xA4050180
  87. #define PORT_PADR 0xA4050120
  88. #define PORT_PBDR 0xA4050122
  89. #define PORT_PCDR 0xA4050124
  90. #define PORT_PDDR 0xA4050126
  91. #define PORT_PEDR 0xA4050128
  92. #define PORT_PFDR 0xA405012A
  93. #define PORT_PGDR 0xA405012C
  94. #define PORT_PHDR 0xA405012E
  95. #define PORT_PJDR 0xA4050130
  96. #define PORT_PKDR 0xA4050132
  97. #define PORT_PLDR 0xA4050134
  98. #define PORT_PMDR 0xA4050136
  99. #define PORT_PNDR 0xA4050138
  100. #define PORT_PQDR 0xA405013A
  101. #define PORT_PRDR 0xA405013C
  102. #define PORT_PTDR 0xA4050160
  103. #define PORT_PUDR 0xA4050162
  104. #define PORT_PVDR 0xA4050164
  105. #define PORT_PWDR 0xA4050166
  106. #define PORT_PYDR 0xA4050168
  107. #define FPGA_IN 0xb1400000
  108. #define FPGA_OUT 0xb1400002
  109. #define IRQ0_IRQ evt2irq(0x600)
  110. #define IRQ1_IRQ evt2irq(0x620)
  111. #define IRQ4_IRQ evt2irq(0x680)
  112. #define IRQ5_IRQ evt2irq(0x6a0)
  113. #define SE7343_FPGA_IRQ_MRSHPC0 0
  114. #define SE7343_FPGA_IRQ_MRSHPC1 1
  115. #define SE7343_FPGA_IRQ_MRSHPC2 2
  116. #define SE7343_FPGA_IRQ_MRSHPC3 3
  117. #define SE7343_FPGA_IRQ_SMC 6 /* EXT_IRQ2 */
  118. #define SE7343_FPGA_IRQ_USB 8
  119. #define SE7343_FPGA_IRQ_UARTA 10
  120. #define SE7343_FPGA_IRQ_UARTB 11
  121. #define SE7343_FPGA_IRQ_NR 12
  122. struct irq_domain;
  123. /* arch/sh/boards/se/7343/irq.c */
  124. extern struct irq_domain *se7343_irq_domain;
  125. void init_7343se_IRQ(void);
  126. #endif /* __ASM_SH_HITACHI_SE7343_H */