fdc37c93xapm.c 6.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161
  1. /*
  2. *
  3. * Setup for the SMSC FDC37C93xAPM
  4. *
  5. * Copyright (C) 2003 Sean McGoogan (Sean.McGoogan@superh.com)
  6. * Copyright (C) 2003, 2004 SuperH, Inc.
  7. * Copyright (C) 2004, 2005 Paul Mundt
  8. *
  9. * SuperH SH4-202 MicroDev board support.
  10. *
  11. * May be copied or modified under the terms of the GNU General Public
  12. * License. See linux/COPYING for more information.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/ioport.h>
  16. #include <linux/io.h>
  17. #include <linux/err.h>
  18. #include <mach/microdev.h>
  19. #define SMSC_CONFIG_PORT_ADDR (0x3F0)
  20. #define SMSC_INDEX_PORT_ADDR SMSC_CONFIG_PORT_ADDR
  21. #define SMSC_DATA_PORT_ADDR (SMSC_INDEX_PORT_ADDR + 1)
  22. #define SMSC_ENTER_CONFIG_KEY 0x55
  23. #define SMSC_EXIT_CONFIG_KEY 0xaa
  24. #define SMCS_LOGICAL_DEV_INDEX 0x07 /* Logical Device Number */
  25. #define SMSC_DEVICE_ID_INDEX 0x20 /* Device ID */
  26. #define SMSC_DEVICE_REV_INDEX 0x21 /* Device Revision */
  27. #define SMSC_ACTIVATE_INDEX 0x30 /* Activate */
  28. #define SMSC_PRIMARY_BASE_INDEX 0x60 /* Primary Base Address */
  29. #define SMSC_SECONDARY_BASE_INDEX 0x62 /* Secondary Base Address */
  30. #define SMSC_PRIMARY_INT_INDEX 0x70 /* Primary Interrupt Select */
  31. #define SMSC_SECONDARY_INT_INDEX 0x72 /* Secondary Interrupt Select */
  32. #define SMSC_HDCS0_INDEX 0xf0 /* HDCS0 Address Decoder */
  33. #define SMSC_HDCS1_INDEX 0xf1 /* HDCS1 Address Decoder */
  34. #define SMSC_IDE1_DEVICE 1 /* IDE #1 logical device */
  35. #define SMSC_IDE2_DEVICE 2 /* IDE #2 logical device */
  36. #define SMSC_PARALLEL_DEVICE 3 /* Parallel Port logical device */
  37. #define SMSC_SERIAL1_DEVICE 4 /* Serial #1 logical device */
  38. #define SMSC_SERIAL2_DEVICE 5 /* Serial #2 logical device */
  39. #define SMSC_KEYBOARD_DEVICE 7 /* Keyboard logical device */
  40. #define SMSC_CONFIG_REGISTERS 8 /* Configuration Registers (Aux I/O) */
  41. #define SMSC_READ_INDEXED(index) ({ \
  42. outb((index), SMSC_INDEX_PORT_ADDR); \
  43. inb(SMSC_DATA_PORT_ADDR); })
  44. #define SMSC_WRITE_INDEXED(val, index) ({ \
  45. outb((index), SMSC_INDEX_PORT_ADDR); \
  46. outb((val), SMSC_DATA_PORT_ADDR); })
  47. #define IDE1_PRIMARY_BASE 0x01f0 /* Task File Registe base for IDE #1 */
  48. #define IDE1_SECONDARY_BASE 0x03f6 /* Miscellaneous AT registers for IDE #1 */
  49. #define IDE2_PRIMARY_BASE 0x0170 /* Task File Registe base for IDE #2 */
  50. #define IDE2_SECONDARY_BASE 0x0376 /* Miscellaneous AT registers for IDE #2 */
  51. #define SERIAL1_PRIMARY_BASE 0x03f8
  52. #define SERIAL2_PRIMARY_BASE 0x02f8
  53. #define MSB(x) ( (x) >> 8 )
  54. #define LSB(x) ( (x) & 0xff )
  55. /* General-Purpose base address on CPU-board FPGA */
  56. #define MICRODEV_FPGA_GP_BASE 0xa6100000ul
  57. static int __init smsc_superio_setup(void)
  58. {
  59. unsigned char devid, devrev;
  60. /* Initially the chip is in run state */
  61. /* Put it into configuration state */
  62. outb(SMSC_ENTER_CONFIG_KEY, SMSC_CONFIG_PORT_ADDR);
  63. /* Read device ID info */
  64. devid = SMSC_READ_INDEXED(SMSC_DEVICE_ID_INDEX);
  65. devrev = SMSC_READ_INDEXED(SMSC_DEVICE_REV_INDEX);
  66. if ((devid == 0x30) && (devrev == 0x01))
  67. printk("SMSC FDC37C93xAPM SuperIO device detected\n");
  68. else
  69. return -ENODEV;
  70. /* Select the keyboard device */
  71. SMSC_WRITE_INDEXED(SMSC_KEYBOARD_DEVICE, SMCS_LOGICAL_DEV_INDEX);
  72. /* enable it */
  73. SMSC_WRITE_INDEXED(1, SMSC_ACTIVATE_INDEX);
  74. /* enable the interrupts */
  75. SMSC_WRITE_INDEXED(MICRODEV_FPGA_IRQ_KEYBOARD, SMSC_PRIMARY_INT_INDEX);
  76. SMSC_WRITE_INDEXED(MICRODEV_FPGA_IRQ_MOUSE, SMSC_SECONDARY_INT_INDEX);
  77. /* Select the Serial #1 device */
  78. SMSC_WRITE_INDEXED(SMSC_SERIAL1_DEVICE, SMCS_LOGICAL_DEV_INDEX);
  79. /* enable it */
  80. SMSC_WRITE_INDEXED(1, SMSC_ACTIVATE_INDEX);
  81. /* program with port addresses */
  82. SMSC_WRITE_INDEXED(MSB(SERIAL1_PRIMARY_BASE), SMSC_PRIMARY_BASE_INDEX+0);
  83. SMSC_WRITE_INDEXED(LSB(SERIAL1_PRIMARY_BASE), SMSC_PRIMARY_BASE_INDEX+1);
  84. SMSC_WRITE_INDEXED(0x00, SMSC_HDCS0_INDEX);
  85. /* enable the interrupts */
  86. SMSC_WRITE_INDEXED(MICRODEV_FPGA_IRQ_SERIAL1, SMSC_PRIMARY_INT_INDEX);
  87. /* Select the Serial #2 device */
  88. SMSC_WRITE_INDEXED(SMSC_SERIAL2_DEVICE, SMCS_LOGICAL_DEV_INDEX);
  89. /* enable it */
  90. SMSC_WRITE_INDEXED(1, SMSC_ACTIVATE_INDEX);
  91. /* program with port addresses */
  92. SMSC_WRITE_INDEXED(MSB(SERIAL2_PRIMARY_BASE), SMSC_PRIMARY_BASE_INDEX+0);
  93. SMSC_WRITE_INDEXED(LSB(SERIAL2_PRIMARY_BASE), SMSC_PRIMARY_BASE_INDEX+1);
  94. SMSC_WRITE_INDEXED(0x00, SMSC_HDCS0_INDEX);
  95. /* enable the interrupts */
  96. SMSC_WRITE_INDEXED(MICRODEV_FPGA_IRQ_SERIAL2, SMSC_PRIMARY_INT_INDEX);
  97. /* Select the IDE#1 device */
  98. SMSC_WRITE_INDEXED(SMSC_IDE1_DEVICE, SMCS_LOGICAL_DEV_INDEX);
  99. /* enable it */
  100. SMSC_WRITE_INDEXED(1, SMSC_ACTIVATE_INDEX);
  101. /* program with port addresses */
  102. SMSC_WRITE_INDEXED(MSB(IDE1_PRIMARY_BASE), SMSC_PRIMARY_BASE_INDEX+0);
  103. SMSC_WRITE_INDEXED(LSB(IDE1_PRIMARY_BASE), SMSC_PRIMARY_BASE_INDEX+1);
  104. SMSC_WRITE_INDEXED(MSB(IDE1_SECONDARY_BASE), SMSC_SECONDARY_BASE_INDEX+0);
  105. SMSC_WRITE_INDEXED(LSB(IDE1_SECONDARY_BASE), SMSC_SECONDARY_BASE_INDEX+1);
  106. SMSC_WRITE_INDEXED(0x0c, SMSC_HDCS0_INDEX);
  107. SMSC_WRITE_INDEXED(0x00, SMSC_HDCS1_INDEX);
  108. /* select the interrupt */
  109. SMSC_WRITE_INDEXED(MICRODEV_FPGA_IRQ_IDE1, SMSC_PRIMARY_INT_INDEX);
  110. /* Select the IDE#2 device */
  111. SMSC_WRITE_INDEXED(SMSC_IDE2_DEVICE, SMCS_LOGICAL_DEV_INDEX);
  112. /* enable it */
  113. SMSC_WRITE_INDEXED(1, SMSC_ACTIVATE_INDEX);
  114. /* program with port addresses */
  115. SMSC_WRITE_INDEXED(MSB(IDE2_PRIMARY_BASE), SMSC_PRIMARY_BASE_INDEX+0);
  116. SMSC_WRITE_INDEXED(LSB(IDE2_PRIMARY_BASE), SMSC_PRIMARY_BASE_INDEX+1);
  117. SMSC_WRITE_INDEXED(MSB(IDE2_SECONDARY_BASE), SMSC_SECONDARY_BASE_INDEX+0);
  118. SMSC_WRITE_INDEXED(LSB(IDE2_SECONDARY_BASE), SMSC_SECONDARY_BASE_INDEX+1);
  119. /* select the interrupt */
  120. SMSC_WRITE_INDEXED(MICRODEV_FPGA_IRQ_IDE2, SMSC_PRIMARY_INT_INDEX);
  121. /* Select the configuration registers */
  122. SMSC_WRITE_INDEXED(SMSC_CONFIG_REGISTERS, SMCS_LOGICAL_DEV_INDEX);
  123. /* enable the appropriate GPIO pins for IDE functionality:
  124. * bit[0] In/Out 1==input; 0==output
  125. * bit[1] Polarity 1==invert; 0==no invert
  126. * bit[2] Int Enb #1 1==Enable Combined IRQ #1; 0==disable
  127. * bit[3:4] Function Select 00==original; 01==Alternate Function #1
  128. */
  129. SMSC_WRITE_INDEXED(0x00, 0xc2); /* GP42 = nIDE1_OE */
  130. SMSC_WRITE_INDEXED(0x01, 0xc5); /* GP45 = IDE1_IRQ */
  131. SMSC_WRITE_INDEXED(0x00, 0xc6); /* GP46 = nIOROP */
  132. SMSC_WRITE_INDEXED(0x00, 0xc7); /* GP47 = nIOWOP */
  133. SMSC_WRITE_INDEXED(0x08, 0xe8); /* GP20 = nIDE2_OE */
  134. /* Exit the configuration state */
  135. outb(SMSC_EXIT_CONFIG_KEY, SMSC_CONFIG_PORT_ADDR);
  136. return 0;
  137. }
  138. device_initcall(smsc_superio_setup);