cpu_setup_44x.S 1.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475
  1. /*
  2. * This file contains low level CPU setup functions.
  3. * Valentine Barshak <vbarshak@ru.mvista.com>
  4. * MontaVista Software, Inc (c) 2007
  5. *
  6. * Based on cpu_setup_6xx code by
  7. * Benjamin Herrenschmidt <benh@kernel.crashing.org>
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * as published by the Free Software Foundation; either version
  12. * 2 of the License, or (at your option) any later version.
  13. *
  14. */
  15. #include <asm/processor.h>
  16. #include <asm/cputable.h>
  17. #include <asm/ppc_asm.h>
  18. _GLOBAL(__setup_cpu_440ep)
  19. b __init_fpu_44x
  20. _GLOBAL(__setup_cpu_440epx)
  21. mflr r4
  22. bl __init_fpu_44x
  23. bl __plb_disable_wrp
  24. bl __fixup_440A_mcheck
  25. mtlr r4
  26. blr
  27. _GLOBAL(__setup_cpu_440grx)
  28. mflr r4
  29. bl __plb_disable_wrp
  30. bl __fixup_440A_mcheck
  31. mtlr r4
  32. blr
  33. _GLOBAL(__setup_cpu_460ex)
  34. _GLOBAL(__setup_cpu_460gt)
  35. _GLOBAL(__setup_cpu_460sx)
  36. _GLOBAL(__setup_cpu_apm821xx)
  37. mflr r4
  38. bl __init_fpu_44x
  39. bl __fixup_440A_mcheck
  40. mtlr r4
  41. blr
  42. _GLOBAL(__setup_cpu_440x5)
  43. _GLOBAL(__setup_cpu_440gx)
  44. _GLOBAL(__setup_cpu_440spe)
  45. b __fixup_440A_mcheck
  46. /* enable APU between CPU and FPU */
  47. _GLOBAL(__init_fpu_44x)
  48. mfspr r3,SPRN_CCR0
  49. /* Clear DAPUIB flag in CCR0 */
  50. rlwinm r3,r3,0,12,10
  51. mtspr SPRN_CCR0,r3
  52. isync
  53. blr
  54. /*
  55. * Workaround for the incorrect write to DDR SDRAM errata.
  56. * The write address can be corrupted during writes to
  57. * DDR SDRAM when write pipelining is enabled on PLB0.
  58. * Disable write pipelining here.
  59. */
  60. #define DCRN_PLB4A0_ACR 0x81
  61. _GLOBAL(__plb_disable_wrp)
  62. mfdcr r3,DCRN_PLB4A0_ACR
  63. /* clear WRP bit in PLB4A0_ACR */
  64. rlwinm r3,r3,0,8,6
  65. mtdcr DCRN_PLB4A0_ACR,r3
  66. isync
  67. blr