t208xrdb.dtsi 5.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212
  1. /*
  2. * T2080PCIe-RDB Board Device Tree Source
  3. *
  4. * Copyright 2014 Freescale Semiconductor Inc.
  5. *
  6. * Redistribution and use in source and binary forms, with or without
  7. * modification, are permitted provided that the following conditions are met:
  8. * * Redistributions of source code must retain the above copyright
  9. * notice, this list of conditions and the following disclaimer.
  10. * * Redistributions in binary form must reproduce the above copyright
  11. * notice, this list of conditions and the following disclaimer in the
  12. * documentation and/or other materials provided with the distribution.
  13. * * Neither the name of Freescale Semiconductor nor the
  14. * names of its contributors may be used to endorse or promote products
  15. * derived from this software without specific prior written permission.
  16. *
  17. *
  18. * ALTERNATIVELY, this software may be distributed under the terms of the
  19. * GNU General Public License ("GPL") as published by the Free Software
  20. * Foundation, either version 2 of that License or (at your option) any
  21. * later version.
  22. *
  23. * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor "AS IS" AND ANY
  24. * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
  25. * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  26. * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY
  27. * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  28. * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
  29. * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
  30. * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  31. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  32. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  33. */
  34. / {
  35. model = "fsl,T2080RDB";
  36. compatible = "fsl,T2080RDB";
  37. #address-cells = <2>;
  38. #size-cells = <2>;
  39. interrupt-parent = <&mpic>;
  40. reserved-memory {
  41. #address-cells = <2>;
  42. #size-cells = <2>;
  43. ranges;
  44. bman_fbpr: bman-fbpr {
  45. size = <0 0x1000000>;
  46. alignment = <0 0x1000000>;
  47. };
  48. qman_fqd: qman-fqd {
  49. size = <0 0x400000>;
  50. alignment = <0 0x400000>;
  51. };
  52. qman_pfdr: qman-pfdr {
  53. size = <0 0x2000000>;
  54. alignment = <0 0x2000000>;
  55. };
  56. };
  57. ifc: localbus@ffe124000 {
  58. reg = <0xf 0xfe124000 0 0x2000>;
  59. ranges = <0 0 0xf 0xe8000000 0x08000000
  60. 2 0 0xf 0xff800000 0x00010000
  61. 3 0 0xf 0xffdf0000 0x00008000>;
  62. nor@0,0 {
  63. #address-cells = <1>;
  64. #size-cells = <1>;
  65. compatible = "cfi-flash";
  66. reg = <0x0 0x0 0x8000000>;
  67. bank-width = <2>;
  68. device-width = <1>;
  69. };
  70. nand@1,0 {
  71. #address-cells = <1>;
  72. #size-cells = <1>;
  73. compatible = "fsl,ifc-nand";
  74. reg = <0x2 0x0 0x10000>;
  75. };
  76. boardctrl: board-control@2,0 {
  77. #address-cells = <1>;
  78. #size-cells = <1>;
  79. compatible = "fsl,t2080-cpld";
  80. reg = <3 0 0x300>;
  81. ranges = <0 3 0 0x300>;
  82. };
  83. };
  84. memory {
  85. device_type = "memory";
  86. };
  87. dcsr: dcsr@f00000000 {
  88. ranges = <0x00000000 0xf 0x00000000 0x01072000>;
  89. };
  90. bportals: bman-portals@ff4000000 {
  91. ranges = <0x0 0xf 0xf4000000 0x2000000>;
  92. };
  93. qportals: qman-portals@ff6000000 {
  94. ranges = <0x0 0xf 0xf6000000 0x2000000>;
  95. };
  96. soc: soc@ffe000000 {
  97. ranges = <0x00000000 0xf 0xfe000000 0x1000000>;
  98. reg = <0xf 0xfe000000 0 0x00001000>;
  99. spi@110000 {
  100. flash@0 {
  101. #address-cells = <1>;
  102. #size-cells = <1>;
  103. compatible = "micron,n25q512ax3", "jedec,spi-nor";
  104. reg = <0>;
  105. spi-max-frequency = <10000000>; /* input clock */
  106. };
  107. };
  108. i2c@118000 {
  109. adt7481@4c {
  110. compatible = "adi,adt7481";
  111. reg = <0x4c>;
  112. };
  113. rtc@68 {
  114. compatible = "dallas,ds1339";
  115. reg = <0x68>;
  116. interrupts = <0x1 0x1 0 0>;
  117. };
  118. eeprom@50 {
  119. compatible = "atmel,24c256";
  120. reg = <0x50>;
  121. };
  122. };
  123. i2c@118100 {
  124. pca9546@77 {
  125. compatible = "nxp,pca9546";
  126. reg = <0x77>;
  127. };
  128. };
  129. sdhc@114000 {
  130. voltage-ranges = <1800 1800 3300 3300>;
  131. };
  132. };
  133. pci0: pcie@ffe240000 {
  134. reg = <0xf 0xfe240000 0 0x10000>;
  135. ranges = <0x02000000 0 0xe0000000 0xc 0x00000000 0x0 0x20000000
  136. 0x01000000 0 0x00000000 0xf 0xf8000000 0x0 0x00010000>;
  137. pcie@0 {
  138. ranges = <0x02000000 0 0xe0000000
  139. 0x02000000 0 0xe0000000
  140. 0 0x20000000
  141. 0x01000000 0 0x00000000
  142. 0x01000000 0 0x00000000
  143. 0 0x00010000>;
  144. };
  145. };
  146. pci1: pcie@ffe250000 {
  147. reg = <0xf 0xfe250000 0 0x10000>;
  148. ranges = <0x02000000 0x0 0xe0000000 0xc 0x20000000 0x0 0x10000000
  149. 0x01000000 0x0 0x00000000 0xf 0xf8010000 0x0 0x00010000>;
  150. pcie@0 {
  151. ranges = <0x02000000 0 0xe0000000
  152. 0x02000000 0 0xe0000000
  153. 0 0x20000000
  154. 0x01000000 0 0x00000000
  155. 0x01000000 0 0x00000000
  156. 0 0x00010000>;
  157. };
  158. };
  159. pci2: pcie@ffe260000 {
  160. reg = <0xf 0xfe260000 0 0x1000>;
  161. ranges = <0x02000000 0 0xe0000000 0xc 0x30000000 0 0x10000000
  162. 0x01000000 0 0x00000000 0xf 0xf8020000 0 0x00010000>;
  163. pcie@0 {
  164. ranges = <0x02000000 0 0xe0000000
  165. 0x02000000 0 0xe0000000
  166. 0 0x20000000
  167. 0x01000000 0 0x00000000
  168. 0x01000000 0 0x00000000
  169. 0 0x00010000>;
  170. };
  171. };
  172. pci3: pcie@ffe270000 {
  173. reg = <0xf 0xfe270000 0 0x10000>;
  174. ranges = <0x02000000 0 0xe0000000 0xc 0x40000000 0 0x10000000
  175. 0x01000000 0 0x00000000 0xf 0xf8030000 0 0x00010000>;
  176. pcie@0 {
  177. ranges = <0x02000000 0 0xe0000000
  178. 0x02000000 0 0xe0000000
  179. 0 0x20000000
  180. 0x01000000 0 0x00000000
  181. 0x01000000 0 0x00000000
  182. 0 0x00010000>;
  183. };
  184. };
  185. };