t1040si-post.dtsi 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721
  1. /*
  2. * T1040 Silicon/SoC Device Tree Source (post include)
  3. *
  4. * Copyright 2013 - 2014 Freescale Semiconductor Inc.
  5. *
  6. * Redistribution and use in source and binary forms, with or without
  7. * modification, are permitted provided that the following conditions are met:
  8. * * Redistributions of source code must retain the above copyright
  9. * notice, this list of conditions and the following disclaimer.
  10. * * Redistributions in binary form must reproduce the above copyright
  11. * notice, this list of conditions and the following disclaimer in the
  12. * documentation and/or other materials provided with the distribution.
  13. * * Neither the name of Freescale Semiconductor nor the
  14. * names of its contributors may be used to endorse or promote products
  15. * derived from this software without specific prior written permission.
  16. *
  17. *
  18. * ALTERNATIVELY, this software may be distributed under the terms of the
  19. * GNU General Public License ("GPL") as published by the Free Software
  20. * Foundation, either version 2 of that License or (at your option) any
  21. * later version.
  22. *
  23. * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY
  24. * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
  25. * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  26. * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY
  27. * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  28. * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
  29. * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
  30. * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  31. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  32. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  33. */
  34. #include <dt-bindings/thermal/thermal.h>
  35. &bman_fbpr {
  36. compatible = "fsl,bman-fbpr";
  37. alloc-ranges = <0 0 0x10000 0>;
  38. };
  39. &qman_fqd {
  40. compatible = "fsl,qman-fqd";
  41. alloc-ranges = <0 0 0x10000 0>;
  42. };
  43. &qman_pfdr {
  44. compatible = "fsl,qman-pfdr";
  45. alloc-ranges = <0 0 0x10000 0>;
  46. };
  47. &ifc {
  48. #address-cells = <2>;
  49. #size-cells = <1>;
  50. compatible = "fsl,ifc", "simple-bus";
  51. interrupts = <25 2 0 0>;
  52. };
  53. &pci0 {
  54. compatible = "fsl,t1040-pcie", "fsl,qoriq-pcie-v2.4", "fsl,qoriq-pcie";
  55. device_type = "pci";
  56. #size-cells = <2>;
  57. #address-cells = <3>;
  58. bus-range = <0x0 0xff>;
  59. interrupts = <20 2 0 0>;
  60. fsl,iommu-parent = <&pamu0>;
  61. pcie@0 {
  62. reg = <0 0 0 0 0>;
  63. #interrupt-cells = <1>;
  64. #size-cells = <2>;
  65. #address-cells = <3>;
  66. device_type = "pci";
  67. interrupts = <20 2 0 0>;
  68. interrupt-map-mask = <0xf800 0 0 7>;
  69. interrupt-map = <
  70. /* IDSEL 0x0 */
  71. 0000 0 0 1 &mpic 40 1 0 0
  72. 0000 0 0 2 &mpic 1 1 0 0
  73. 0000 0 0 3 &mpic 2 1 0 0
  74. 0000 0 0 4 &mpic 3 1 0 0
  75. >;
  76. };
  77. };
  78. &pci1 {
  79. compatible = "fsl,t1040-pcie", "fsl,qoriq-pcie-v2.4", "fsl,qoriq-pcie";
  80. device_type = "pci";
  81. #size-cells = <2>;
  82. #address-cells = <3>;
  83. bus-range = <0 0xff>;
  84. interrupts = <21 2 0 0>;
  85. fsl,iommu-parent = <&pamu0>;
  86. pcie@0 {
  87. reg = <0 0 0 0 0>;
  88. #interrupt-cells = <1>;
  89. #size-cells = <2>;
  90. #address-cells = <3>;
  91. device_type = "pci";
  92. interrupts = <21 2 0 0>;
  93. interrupt-map-mask = <0xf800 0 0 7>;
  94. interrupt-map = <
  95. /* IDSEL 0x0 */
  96. 0000 0 0 1 &mpic 41 1 0 0
  97. 0000 0 0 2 &mpic 5 1 0 0
  98. 0000 0 0 3 &mpic 6 1 0 0
  99. 0000 0 0 4 &mpic 7 1 0 0
  100. >;
  101. };
  102. };
  103. &pci2 {
  104. compatible = "fsl,t1040-pcie", "fsl,qoriq-pcie-v2.4", "fsl,qoriq-pcie";
  105. device_type = "pci";
  106. #size-cells = <2>;
  107. #address-cells = <3>;
  108. bus-range = <0x0 0xff>;
  109. interrupts = <22 2 0 0>;
  110. fsl,iommu-parent = <&pamu0>;
  111. pcie@0 {
  112. reg = <0 0 0 0 0>;
  113. #interrupt-cells = <1>;
  114. #size-cells = <2>;
  115. #address-cells = <3>;
  116. device_type = "pci";
  117. interrupts = <22 2 0 0>;
  118. interrupt-map-mask = <0xf800 0 0 7>;
  119. interrupt-map = <
  120. /* IDSEL 0x0 */
  121. 0000 0 0 1 &mpic 42 1 0 0
  122. 0000 0 0 2 &mpic 9 1 0 0
  123. 0000 0 0 3 &mpic 10 1 0 0
  124. 0000 0 0 4 &mpic 11 1 0 0
  125. >;
  126. };
  127. };
  128. &pci3 {
  129. compatible = "fsl,t1040-pcie", "fsl,qoriq-pcie-v2.4", "fsl,qoriq-pcie";
  130. device_type = "pci";
  131. #size-cells = <2>;
  132. #address-cells = <3>;
  133. bus-range = <0x0 0xff>;
  134. interrupts = <23 2 0 0>;
  135. fsl,iommu-parent = <&pamu0>;
  136. pcie@0 {
  137. reg = <0 0 0 0 0>;
  138. #interrupt-cells = <1>;
  139. #size-cells = <2>;
  140. #address-cells = <3>;
  141. device_type = "pci";
  142. interrupts = <23 2 0 0>;
  143. interrupt-map-mask = <0xf800 0 0 7>;
  144. interrupt-map = <
  145. /* IDSEL 0x0 */
  146. 0000 0 0 1 &mpic 43 1 0 0
  147. 0000 0 0 2 &mpic 0 1 0 0
  148. 0000 0 0 3 &mpic 4 1 0 0
  149. 0000 0 0 4 &mpic 8 1 0 0
  150. >;
  151. };
  152. };
  153. &dcsr {
  154. #address-cells = <1>;
  155. #size-cells = <1>;
  156. compatible = "fsl,dcsr", "simple-bus";
  157. dcsr-epu@0 {
  158. compatible = "fsl,t1040-dcsr-epu", "fsl,dcsr-epu";
  159. interrupts = <52 2 0 0
  160. 84 2 0 0
  161. 85 2 0 0>;
  162. reg = <0x0 0x1000>;
  163. };
  164. dcsr-npc {
  165. compatible = "fsl,t1040-dcsr-cnpc", "fsl,dcsr-cnpc";
  166. reg = <0x1000 0x1000 0x1002000 0x10000>;
  167. };
  168. dcsr-nxc@2000 {
  169. compatible = "fsl,dcsr-nxc";
  170. reg = <0x2000 0x1000>;
  171. };
  172. dcsr-corenet {
  173. compatible = "fsl,dcsr-corenet";
  174. reg = <0x8000 0x1000 0x1A000 0x1000>;
  175. };
  176. dcsr-dpaa@9000 {
  177. compatible = "fsl,t1040-dcsr-dpaa", "fsl,dcsr-dpaa";
  178. reg = <0x9000 0x1000>;
  179. };
  180. dcsr-ocn@11000 {
  181. compatible = "fsl,t1040-dcsr-ocn", "fsl,dcsr-ocn";
  182. reg = <0x11000 0x1000>;
  183. };
  184. dcsr-ddr@12000 {
  185. compatible = "fsl,dcsr-ddr";
  186. dev-handle = <&ddr1>;
  187. reg = <0x12000 0x1000>;
  188. };
  189. dcsr-nal@18000 {
  190. compatible = "fsl,t1040-dcsr-nal", "fsl,dcsr-nal";
  191. reg = <0x18000 0x1000>;
  192. };
  193. dcsr-rcpm@22000 {
  194. compatible = "fsl,t1040-dcsr-rcpm", "fsl,dcsr-rcpm";
  195. reg = <0x22000 0x1000>;
  196. };
  197. dcsr-snpc@30000 {
  198. compatible = "fsl,t1040-dcsr-snpc", "fsl,dcsr-snpc";
  199. reg = <0x30000 0x1000 0x1022000 0x10000>;
  200. };
  201. dcsr-snpc@31000 {
  202. compatible = "fsl,t1040-dcsr-snpc", "fsl,dcsr-snpc";
  203. reg = <0x31000 0x1000 0x1042000 0x10000>;
  204. };
  205. dcsr-cpu-sb-proxy@100000 {
  206. compatible = "fsl,dcsr-e5500-sb-proxy", "fsl,dcsr-cpu-sb-proxy";
  207. cpu-handle = <&cpu0>;
  208. reg = <0x100000 0x1000 0x101000 0x1000>;
  209. };
  210. dcsr-cpu-sb-proxy@108000 {
  211. compatible = "fsl,dcsr-e5500-sb-proxy", "fsl,dcsr-cpu-sb-proxy";
  212. cpu-handle = <&cpu1>;
  213. reg = <0x108000 0x1000 0x109000 0x1000>;
  214. };
  215. dcsr-cpu-sb-proxy@110000 {
  216. compatible = "fsl,dcsr-e5500-sb-proxy", "fsl,dcsr-cpu-sb-proxy";
  217. cpu-handle = <&cpu2>;
  218. reg = <0x110000 0x1000 0x111000 0x1000>;
  219. };
  220. dcsr-cpu-sb-proxy@118000 {
  221. compatible = "fsl,dcsr-e5500-sb-proxy", "fsl,dcsr-cpu-sb-proxy";
  222. cpu-handle = <&cpu3>;
  223. reg = <0x118000 0x1000 0x119000 0x1000>;
  224. };
  225. };
  226. &bportals {
  227. #address-cells = <0x1>;
  228. #size-cells = <0x1>;
  229. compatible = "simple-bus";
  230. bman-portal@0 {
  231. compatible = "fsl,bman-portal";
  232. reg = <0x0 0x4000>, <0x1000000 0x1000>;
  233. interrupts = <105 2 0 0>;
  234. };
  235. bman-portal@4000 {
  236. compatible = "fsl,bman-portal";
  237. reg = <0x4000 0x4000>, <0x1001000 0x1000>;
  238. interrupts = <107 2 0 0>;
  239. };
  240. bman-portal@8000 {
  241. compatible = "fsl,bman-portal";
  242. reg = <0x8000 0x4000>, <0x1002000 0x1000>;
  243. interrupts = <109 2 0 0>;
  244. };
  245. bman-portal@c000 {
  246. compatible = "fsl,bman-portal";
  247. reg = <0xc000 0x4000>, <0x1003000 0x1000>;
  248. interrupts = <111 2 0 0>;
  249. };
  250. bman-portal@10000 {
  251. compatible = "fsl,bman-portal";
  252. reg = <0x10000 0x4000>, <0x1004000 0x1000>;
  253. interrupts = <113 2 0 0>;
  254. };
  255. bman-portal@14000 {
  256. compatible = "fsl,bman-portal";
  257. reg = <0x14000 0x4000>, <0x1005000 0x1000>;
  258. interrupts = <115 2 0 0>;
  259. };
  260. bman-portal@18000 {
  261. compatible = "fsl,bman-portal";
  262. reg = <0x18000 0x4000>, <0x1006000 0x1000>;
  263. interrupts = <117 2 0 0>;
  264. };
  265. bman-portal@1c000 {
  266. compatible = "fsl,bman-portal";
  267. reg = <0x1c000 0x4000>, <0x1007000 0x1000>;
  268. interrupts = <119 2 0 0>;
  269. };
  270. bman-portal@20000 {
  271. compatible = "fsl,bman-portal";
  272. reg = <0x20000 0x4000>, <0x1008000 0x1000>;
  273. interrupts = <121 2 0 0>;
  274. };
  275. bman-portal@24000 {
  276. compatible = "fsl,bman-portal";
  277. reg = <0x24000 0x4000>, <0x1009000 0x1000>;
  278. interrupts = <123 2 0 0>;
  279. };
  280. };
  281. &qportals {
  282. #address-cells = <0x1>;
  283. #size-cells = <0x1>;
  284. compatible = "simple-bus";
  285. qportal0: qman-portal@0 {
  286. compatible = "fsl,qman-portal";
  287. reg = <0x0 0x4000>, <0x1000000 0x1000>;
  288. interrupts = <104 0x2 0 0>;
  289. cell-index = <0x0>;
  290. };
  291. qportal1: qman-portal@4000 {
  292. compatible = "fsl,qman-portal";
  293. reg = <0x4000 0x4000>, <0x1001000 0x1000>;
  294. interrupts = <106 0x2 0 0>;
  295. cell-index = <0x1>;
  296. };
  297. qportal2: qman-portal@8000 {
  298. compatible = "fsl,qman-portal";
  299. reg = <0x8000 0x4000>, <0x1002000 0x1000>;
  300. interrupts = <108 0x2 0 0>;
  301. cell-index = <0x2>;
  302. };
  303. qportal3: qman-portal@c000 {
  304. compatible = "fsl,qman-portal";
  305. reg = <0xc000 0x4000>, <0x1003000 0x1000>;
  306. interrupts = <110 0x2 0 0>;
  307. cell-index = <0x3>;
  308. };
  309. qportal4: qman-portal@10000 {
  310. compatible = "fsl,qman-portal";
  311. reg = <0x10000 0x4000>, <0x1004000 0x1000>;
  312. interrupts = <112 0x2 0 0>;
  313. cell-index = <0x4>;
  314. };
  315. qportal5: qman-portal@14000 {
  316. compatible = "fsl,qman-portal";
  317. reg = <0x14000 0x4000>, <0x1005000 0x1000>;
  318. interrupts = <114 0x2 0 0>;
  319. cell-index = <0x5>;
  320. };
  321. qportal6: qman-portal@18000 {
  322. compatible = "fsl,qman-portal";
  323. reg = <0x18000 0x4000>, <0x1006000 0x1000>;
  324. interrupts = <116 0x2 0 0>;
  325. cell-index = <0x6>;
  326. };
  327. qportal7: qman-portal@1c000 {
  328. compatible = "fsl,qman-portal";
  329. reg = <0x1c000 0x4000>, <0x1007000 0x1000>;
  330. interrupts = <118 0x2 0 0>;
  331. cell-index = <0x7>;
  332. };
  333. qportal8: qman-portal@20000 {
  334. compatible = "fsl,qman-portal";
  335. reg = <0x20000 0x4000>, <0x1008000 0x1000>;
  336. interrupts = <120 0x2 0 0>;
  337. cell-index = <0x8>;
  338. };
  339. qportal9: qman-portal@24000 {
  340. compatible = "fsl,qman-portal";
  341. reg = <0x24000 0x4000>, <0x1009000 0x1000>;
  342. interrupts = <122 0x2 0 0>;
  343. cell-index = <0x9>;
  344. };
  345. };
  346. &soc {
  347. #address-cells = <1>;
  348. #size-cells = <1>;
  349. device_type = "soc";
  350. compatible = "simple-bus";
  351. soc-sram-error {
  352. compatible = "fsl,soc-sram-error";
  353. interrupts = <16 2 1 29>;
  354. };
  355. corenet-law@0 {
  356. compatible = "fsl,corenet-law";
  357. reg = <0x0 0x1000>;
  358. fsl,num-laws = <16>;
  359. };
  360. ddr1: memory-controller@8000 {
  361. compatible = "fsl,qoriq-memory-controller-v5.0",
  362. "fsl,qoriq-memory-controller";
  363. reg = <0x8000 0x1000>;
  364. interrupts = <16 2 1 23>;
  365. };
  366. cpc: l3-cache-controller@10000 {
  367. compatible = "fsl,t1040-l3-cache-controller", "cache";
  368. reg = <0x10000 0x1000>;
  369. interrupts = <16 2 1 27>;
  370. };
  371. corenet-cf@18000 {
  372. compatible = "fsl,corenet2-cf", "fsl,corenet-cf";
  373. reg = <0x18000 0x1000>;
  374. interrupts = <16 2 1 31>;
  375. fsl,ccf-num-csdids = <32>;
  376. fsl,ccf-num-snoopids = <32>;
  377. };
  378. iommu@20000 {
  379. compatible = "fsl,pamu-v1.0", "fsl,pamu";
  380. reg = <0x20000 0x1000>;
  381. ranges = <0 0x20000 0x1000>;
  382. #address-cells = <1>;
  383. #size-cells = <1>;
  384. interrupts = <
  385. 24 2 0 0
  386. 16 2 1 30>;
  387. pamu0: pamu@0 {
  388. reg = <0 0x1000>;
  389. fsl,primary-cache-geometry = <128 1>;
  390. fsl,secondary-cache-geometry = <16 2>;
  391. };
  392. };
  393. /include/ "qoriq-mpic.dtsi"
  394. guts: global-utilities@e0000 {
  395. compatible = "fsl,t1040-device-config", "fsl,qoriq-device-config-2.0";
  396. reg = <0xe0000 0xe00>;
  397. fsl,has-rstcr;
  398. fsl,liodn-bits = <12>;
  399. };
  400. /include/ "qoriq-clockgen2.dtsi"
  401. global-utilities@e1000 {
  402. compatible = "fsl,t1040-clockgen", "fsl,qoriq-clockgen-2.0";
  403. mux0: mux0@0 {
  404. #clock-cells = <0>;
  405. reg = <0x0 4>;
  406. compatible = "fsl,qoriq-core-mux-2.0";
  407. clocks = <&pll0 0>, <&pll0 1>, <&pll0 2>,
  408. <&pll1 0>, <&pll1 1>, <&pll1 2>;
  409. clock-names = "pll0", "pll0-div2", "pll1-div4",
  410. "pll1", "pll1-div2", "pll1-div4";
  411. clock-output-names = "cmux0";
  412. };
  413. mux1: mux1@20 {
  414. #clock-cells = <0>;
  415. reg = <0x20 4>;
  416. compatible = "fsl,qoriq-core-mux-2.0";
  417. clocks = <&pll0 0>, <&pll0 1>, <&pll0 2>,
  418. <&pll1 0>, <&pll1 1>, <&pll1 2>;
  419. clock-names = "pll0", "pll0-div2", "pll1-div4",
  420. "pll1", "pll1-div2", "pll1-div4";
  421. clock-output-names = "cmux1";
  422. };
  423. mux2: mux2@40 {
  424. #clock-cells = <0>;
  425. reg = <0x40 4>;
  426. compatible = "fsl,qoriq-core-mux-2.0";
  427. clocks = <&pll0 0>, <&pll0 1>, <&pll0 2>,
  428. <&pll1 0>, <&pll1 1>, <&pll1 2>;
  429. clock-names = "pll0", "pll0-div2", "pll1-div4",
  430. "pll1", "pll1-div2", "pll1-div4";
  431. clock-output-names = "cmux2";
  432. };
  433. mux3: mux3@60 {
  434. #clock-cells = <0>;
  435. reg = <0x60 4>;
  436. compatible = "fsl,qoriq-core-mux-2.0";
  437. clocks = <&pll0 0>, <&pll0 1>, <&pll0 2>,
  438. <&pll1 0>, <&pll1 1>, <&pll1 2>;
  439. clock-names = "pll0_0", "pll0_1", "pll0_2",
  440. "pll1_0", "pll1_1", "pll1_2";
  441. clock-output-names = "cmux3";
  442. };
  443. };
  444. rcpm: global-utilities@e2000 {
  445. compatible = "fsl,t1040-rcpm", "fsl,qoriq-rcpm-2.1";
  446. reg = <0xe2000 0x1000>;
  447. };
  448. sfp: sfp@e8000 {
  449. compatible = "fsl,t1040-sfp";
  450. reg = <0xe8000 0x1000>;
  451. };
  452. serdes: serdes@ea000 {
  453. compatible = "fsl,t1040-serdes";
  454. reg = <0xea000 0x4000>;
  455. };
  456. tmu: tmu@f0000 {
  457. compatible = "fsl,qoriq-tmu";
  458. reg = <0xf0000 0x1000>;
  459. interrupts = <18 2 0 0>;
  460. fsl,tmu-range = <0xa0000 0x90026 0x8004a 0x1006a>;
  461. fsl,tmu-calibration = <0x00000000 0x00000025
  462. 0x00000001 0x00000028
  463. 0x00000002 0x0000002d
  464. 0x00000003 0x00000031
  465. 0x00000004 0x00000036
  466. 0x00000005 0x0000003a
  467. 0x00000006 0x00000040
  468. 0x00000007 0x00000044
  469. 0x00000008 0x0000004a
  470. 0x00000009 0x0000004f
  471. 0x0000000a 0x00000054
  472. 0x00010000 0x0000000d
  473. 0x00010001 0x00000013
  474. 0x00010002 0x00000019
  475. 0x00010003 0x0000001f
  476. 0x00010004 0x00000025
  477. 0x00010005 0x0000002d
  478. 0x00010006 0x00000033
  479. 0x00010007 0x00000043
  480. 0x00010008 0x0000004b
  481. 0x00010009 0x00000053
  482. 0x00020000 0x00000010
  483. 0x00020001 0x00000017
  484. 0x00020002 0x0000001f
  485. 0x00020003 0x00000029
  486. 0x00020004 0x00000031
  487. 0x00020005 0x0000003c
  488. 0x00020006 0x00000042
  489. 0x00020007 0x0000004d
  490. 0x00020008 0x00000056
  491. 0x00030000 0x00000012
  492. 0x00030001 0x0000001d>;
  493. #thermal-sensor-cells = <0>;
  494. };
  495. thermal-zones {
  496. cpu_thermal: cpu-thermal {
  497. polling-delay-passive = <1000>;
  498. polling-delay = <5000>;
  499. thermal-sensors = <&tmu>;
  500. trips {
  501. cpu_alert: cpu-alert {
  502. temperature = <85000>;
  503. hysteresis = <2000>;
  504. type = "passive";
  505. };
  506. cpu_crit: cpu-crit {
  507. temperature = <95000>;
  508. hysteresis = <2000>;
  509. type = "critical";
  510. };
  511. };
  512. cooling-maps {
  513. map0 {
  514. trip = <&cpu_alert>;
  515. cooling-device =
  516. <&cpu0 THERMAL_NO_LIMIT
  517. THERMAL_NO_LIMIT>;
  518. };
  519. map1 {
  520. trip = <&cpu_alert>;
  521. cooling-device =
  522. <&cpu1 THERMAL_NO_LIMIT
  523. THERMAL_NO_LIMIT>;
  524. };
  525. map2 {
  526. trip = <&cpu_alert>;
  527. cooling-device =
  528. <&cpu2 THERMAL_NO_LIMIT
  529. THERMAL_NO_LIMIT>;
  530. };
  531. map3 {
  532. trip = <&cpu_alert>;
  533. cooling-device =
  534. <&cpu3 THERMAL_NO_LIMIT
  535. THERMAL_NO_LIMIT>;
  536. };
  537. };
  538. };
  539. };
  540. scfg: global-utilities@fc000 {
  541. compatible = "fsl,t1040-scfg";
  542. reg = <0xfc000 0x1000>;
  543. };
  544. /include/ "elo3-dma-0.dtsi"
  545. /include/ "elo3-dma-1.dtsi"
  546. /include/ "qoriq-espi-0.dtsi"
  547. spi@110000 {
  548. fsl,espi-num-chipselects = <4>;
  549. };
  550. /include/ "qoriq-esdhc-0.dtsi"
  551. sdhc@114000 {
  552. compatible = "fsl,t1040-esdhc", "fsl,esdhc";
  553. fsl,iommu-parent = <&pamu0>;
  554. fsl,liodn-reg = <&guts 0x530>; /* eSDHCLIODNR */
  555. sdhci,auto-cmd12;
  556. };
  557. /include/ "qoriq-i2c-0.dtsi"
  558. /include/ "qoriq-i2c-1.dtsi"
  559. /include/ "qoriq-duart-0.dtsi"
  560. /include/ "qoriq-duart-1.dtsi"
  561. /include/ "qoriq-gpio-0.dtsi"
  562. /include/ "qoriq-gpio-1.dtsi"
  563. /include/ "qoriq-gpio-2.dtsi"
  564. /include/ "qoriq-gpio-3.dtsi"
  565. /include/ "qoriq-usb2-mph-0.dtsi"
  566. usb0: usb@210000 {
  567. compatible = "fsl-usb2-mph-v2.5", "fsl-usb2-mph";
  568. fsl,iommu-parent = <&pamu0>;
  569. fsl,liodn-reg = <&guts 0x520>; /* USB1LIODNR */
  570. phy_type = "utmi";
  571. port0;
  572. };
  573. /include/ "qoriq-usb2-dr-0.dtsi"
  574. usb1: usb@211000 {
  575. compatible = "fsl-usb2-dr-v2.5", "fsl-usb2-dr";
  576. fsl,iommu-parent = <&pamu0>;
  577. fsl,liodn-reg = <&guts 0x524>; /* USB2LIODNR */
  578. dr_mode = "host";
  579. phy_type = "utmi";
  580. };
  581. display@180000 {
  582. compatible = "fsl,t1040-diu", "fsl,diu";
  583. reg = <0x180000 1000>;
  584. interrupts = <74 2 0 0>;
  585. };
  586. /include/ "qoriq-sata2-0.dtsi"
  587. sata@220000 {
  588. fsl,iommu-parent = <&pamu0>;
  589. fsl,liodn-reg = <&guts 0x550>; /* SATA1LIODNR */
  590. };
  591. /include/ "qoriq-sata2-1.dtsi"
  592. sata@221000 {
  593. fsl,iommu-parent = <&pamu0>;
  594. fsl,liodn-reg = <&guts 0x554>; /* SATA2LIODNR */
  595. };
  596. /include/ "qoriq-sec5.0-0.dtsi"
  597. /include/ "qoriq-qman3.dtsi"
  598. /include/ "qoriq-bman1.dtsi"
  599. /include/ "qoriq-fman3l-0.dtsi"
  600. /include/ "qoriq-fman3-0-1g-0.dtsi"
  601. /include/ "qoriq-fman3-0-1g-1.dtsi"
  602. /include/ "qoriq-fman3-0-1g-2.dtsi"
  603. /include/ "qoriq-fman3-0-1g-3.dtsi"
  604. /include/ "qoriq-fman3-0-1g-4.dtsi"
  605. fman@400000 {
  606. enet0: ethernet@e0000 {
  607. };
  608. enet1: ethernet@e2000 {
  609. };
  610. enet2: ethernet@e4000 {
  611. };
  612. enet3: ethernet@e6000 {
  613. };
  614. enet4: ethernet@e8000 {
  615. };
  616. mdio@fc000 {
  617. interrupts = <100 1 0 0>;
  618. };
  619. mdio@fd000 {
  620. status = "disabled";
  621. };
  622. };
  623. };
  624. &qe {
  625. #address-cells = <1>;
  626. #size-cells = <1>;
  627. device_type = "qe";
  628. compatible = "fsl,qe";
  629. fsl,qe-num-riscs = <1>;
  630. fsl,qe-num-snums = <28>;
  631. qeic: interrupt-controller@80 {
  632. interrupt-controller;
  633. compatible = "fsl,qe-ic";
  634. #address-cells = <0>;
  635. #interrupt-cells = <1>;
  636. reg = <0x80 0x80>;
  637. interrupts = <95 2 0 0 94 2 0 0>; //high:79 low:78
  638. };
  639. ucc@2000 {
  640. cell-index = <1>;
  641. reg = <0x2000 0x200>;
  642. interrupts = <32>;
  643. interrupt-parent = <&qeic>;
  644. };
  645. ucc@2200 {
  646. cell-index = <3>;
  647. reg = <0x2200 0x200>;
  648. interrupts = <34>;
  649. interrupt-parent = <&qeic>;
  650. };
  651. muram@10000 {
  652. #address-cells = <1>;
  653. #size-cells = <1>;
  654. compatible = "fsl,qe-muram", "fsl,cpm-muram";
  655. ranges = <0x0 0x10000 0x6000>;
  656. data-only@0 {
  657. compatible = "fsl,qe-muram-data",
  658. "fsl,cpm-muram-data";
  659. reg = <0x0 0x6000>;
  660. };
  661. };
  662. };