t1024rdb.dts 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237
  1. /*
  2. * T1024 RDB Device Tree Source
  3. *
  4. * Copyright 2014 Freescale Semiconductor Inc.
  5. *
  6. * Redistribution and use in source and binary forms, with or without
  7. * modification, are permitted provided that the following conditions are met:
  8. * * Redistributions of source code must retain the above copyright
  9. * notice, this list of conditions and the following disclaimer.
  10. * * Redistributions in binary form must reproduce the above copyright
  11. * notice, this list of conditions and the following disclaimer in the
  12. * documentation and/or other materials provided with the distribution.
  13. * * Neither the name of Freescale Semiconductor nor the
  14. * names of its contributors may be used to endorse or promote products
  15. * derived from this software without specific prior written permission.
  16. *
  17. *
  18. * ALTERNATIVELY, this software may be distributed under the terms of the
  19. * GNU General Public License ("GPL") as published by the Free Software
  20. * Foundation, either version 2 of that License or (at your option) any
  21. * later version.
  22. *
  23. * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor "AS IS" AND ANY
  24. * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
  25. * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  26. * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY
  27. * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  28. * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
  29. * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
  30. * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  31. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  32. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  33. */
  34. /include/ "t102xsi-pre.dtsi"
  35. / {
  36. model = "fsl,T1024RDB";
  37. compatible = "fsl,T1024RDB";
  38. #address-cells = <2>;
  39. #size-cells = <2>;
  40. interrupt-parent = <&mpic>;
  41. ifc: localbus@ffe124000 {
  42. reg = <0xf 0xfe124000 0 0x2000>;
  43. ranges = <0 0 0xf 0xe8000000 0x08000000
  44. 2 0 0xf 0xff800000 0x00010000
  45. 3 0 0xf 0xffdf0000 0x00008000>;
  46. nor@0,0 {
  47. #address-cells = <1>;
  48. #size-cells = <1>;
  49. compatible = "cfi-flash";
  50. reg = <0x0 0x0 0x8000000>;
  51. bank-width = <2>;
  52. device-width = <1>;
  53. };
  54. nand@1,0 {
  55. #address-cells = <1>;
  56. #size-cells = <1>;
  57. compatible = "fsl,ifc-nand";
  58. reg = <0x2 0x0 0x10000>;
  59. };
  60. board-control@2,0 {
  61. #address-cells = <1>;
  62. #size-cells = <1>;
  63. compatible = "fsl,t1024-cpld";
  64. reg = <3 0 0x300>;
  65. ranges = <0 3 0 0x300>;
  66. bank-width = <1>;
  67. device-width = <1>;
  68. };
  69. };
  70. memory {
  71. device_type = "memory";
  72. };
  73. dcsr: dcsr@f00000000 {
  74. ranges = <0x00000000 0xf 0x00000000 0x01072000>;
  75. };
  76. soc: soc@ffe000000 {
  77. ranges = <0x00000000 0xf 0xfe000000 0x1000000>;
  78. reg = <0xf 0xfe000000 0 0x00001000>;
  79. spi@110000 {
  80. flash@0 {
  81. #address-cells = <1>;
  82. #size-cells = <1>;
  83. compatible = "micron,n25q512ax3", "jedec,spi-nor";
  84. reg = <0>;
  85. spi-max-frequency = <10000000>; /* input clk */
  86. };
  87. slic@1 {
  88. compatible = "maxim,ds26522";
  89. reg = <1>;
  90. spi-max-frequency = <2000000>;
  91. };
  92. slic@2 {
  93. compatible = "maxim,ds26522";
  94. reg = <2>;
  95. spi-max-frequency = <2000000>;
  96. };
  97. };
  98. i2c@118000 {
  99. adt7461@4c {
  100. /* Thermal Monitor */
  101. compatible = "adi,adt7461";
  102. reg = <0x4c>;
  103. };
  104. current-sensor@40 {
  105. compatible = "ti,ina220";
  106. reg = <0x40>;
  107. shunt-resistor = <1000>;
  108. };
  109. eeprom@50 {
  110. compatible = "atmel,24c256";
  111. reg = <0x50>;
  112. };
  113. rtc@68 {
  114. compatible = "dallas,ds1339";
  115. reg = <0x68>;
  116. interrupts = <0x1 0x1 0 0>;
  117. };
  118. };
  119. i2c@118100 {
  120. pca9546@77 {
  121. compatible = "nxp,pca9546";
  122. reg = <0x77>;
  123. #address-cells = <1>;
  124. #size-cells = <0>;
  125. };
  126. };
  127. fman@400000 {
  128. fm1mac1: ethernet@e0000 {
  129. phy-handle = <&xg_aqr105_phy3>;
  130. phy-connection-type = "xgmii";
  131. sleep = <&rcpm 0x80000000>;
  132. };
  133. fm1mac2: ethernet@e2000 {
  134. sleep = <&rcpm 0x40000000>;
  135. };
  136. fm1mac3: ethernet@e4000 {
  137. phy-handle = <&rgmii_phy2>;
  138. phy-connection-type = "rgmii";
  139. sleep = <&rcpm 0x20000000>;
  140. };
  141. fm1mac4: ethernet@e6000 {
  142. phy-handle = <&rgmii_phy1>;
  143. phy-connection-type = "rgmii";
  144. sleep = <&rcpm 0x10000000>;
  145. };
  146. mdio0: mdio@fc000 {
  147. rgmii_phy1: ethernet-phy@2 {
  148. reg = <0x2>;
  149. };
  150. rgmii_phy2: ethernet-phy@6 {
  151. reg = <0x6>;
  152. };
  153. };
  154. xmdio0: mdio@fd000 {
  155. xg_aqr105_phy3: ethernet-phy@1 {
  156. compatible = "ethernet-phy-ieee802.3-c45";
  157. reg = <0x1>;
  158. };
  159. sg_2500_aqr105_phy4: ethernet-phy@2 {
  160. compatible = "ethernet-phy-ieee802.3-c45";
  161. reg = <0x2>;
  162. };
  163. };
  164. };
  165. };
  166. pci0: pcie@ffe240000 {
  167. reg = <0xf 0xfe240000 0 0x10000>;
  168. ranges = <0x02000000 0 0xe0000000 0xc 0x00000000 0 0x10000000
  169. 0x01000000 0 0x00000000 0xf 0xf8000000 0 0x00010000>;
  170. pcie@0 {
  171. ranges = <0x02000000 0 0xe0000000
  172. 0x02000000 0 0xe0000000
  173. 0 0x10000000
  174. 0x01000000 0 0x00000000
  175. 0x01000000 0 0x00000000
  176. 0 0x00010000>;
  177. };
  178. };
  179. pci1: pcie@ffe250000 {
  180. reg = <0xf 0xfe250000 0 0x10000>;
  181. ranges = <0x02000000 0 0xe0000000 0xc 0x10000000 0 0x10000000
  182. 0x01000000 0 0x00000000 0xf 0xf8010000 0 0x00010000>;
  183. pcie@0 {
  184. ranges = <0x02000000 0 0xe0000000
  185. 0x02000000 0 0xe0000000
  186. 0 0x10000000
  187. 0x01000000 0 0x00000000
  188. 0x01000000 0 0x00000000
  189. 0 0x00010000>;
  190. };
  191. };
  192. pci2: pcie@ffe260000 {
  193. reg = <0xf 0xfe260000 0 0x10000>;
  194. ranges = <0x02000000 0 0xe0000000 0xc 0x20000000 0 0x10000000
  195. 0x01000000 0 0x00000000 0xf 0xf8020000 0 0x00010000>;
  196. pcie@0 {
  197. ranges = <0x02000000 0 0xe0000000
  198. 0x02000000 0 0xe0000000
  199. 0 0x10000000
  200. 0x01000000 0 0x00000000
  201. 0x01000000 0 0x00000000
  202. 0 0x00010000>;
  203. };
  204. };
  205. };
  206. #include "t1024si-post.dtsi"