p5040si-pre.dtsi 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144
  1. /*
  2. * P5040 Silicon/SoC Device Tree Source (pre include)
  3. *
  4. * Copyright 2012 - 2015 Freescale Semiconductor Inc.
  5. *
  6. * Redistribution and use in source and binary forms, with or without
  7. * modification, are permitted provided that the following conditions are met:
  8. * * Redistributions of source code must retain the above copyright
  9. * notice, this list of conditions and the following disclaimer.
  10. * * Redistributions in binary form must reproduce the above copyright
  11. * notice, this list of conditions and the following disclaimer in the
  12. * documentation and/or other materials provided with the distribution.
  13. * * Neither the name of Freescale Semiconductor nor the
  14. * names of its contributors may be used to endorse or promote products
  15. * derived from this software without specific prior written permission.
  16. *
  17. *
  18. * ALTERNATIVELY, this software may be distributed under the terms of the
  19. * GNU General Public License ("GPL") as published by the Free Software
  20. * Foundation, either version 2 of that License or (at your option) any
  21. * later version.
  22. *
  23. * This software is provided by Freescale Semiconductor "as is" and any
  24. * express or implied warranties, including, but not limited to, the implied
  25. * warranties of merchantability and fitness for a particular purpose are
  26. * disclaimed. In no event shall Freescale Semiconductor be liable for any
  27. * direct, indirect, incidental, special, exemplary, or consequential damages
  28. * (including, but not limited to, procurement of substitute goods or services;
  29. * loss of use, data, or profits; or business interruption) however caused and
  30. * on any theory of liability, whether in contract, strict liability, or tort
  31. * (including negligence or otherwise) arising in any way out of the use of this
  32. * software, even if advised of the possibility of such damage.
  33. */
  34. /dts-v1/;
  35. /include/ "e5500_power_isa.dtsi"
  36. / {
  37. compatible = "fsl,P5040";
  38. #address-cells = <2>;
  39. #size-cells = <2>;
  40. interrupt-parent = <&mpic>;
  41. aliases {
  42. ccsr = &soc;
  43. dcsr = &dcsr;
  44. serial0 = &serial0;
  45. serial1 = &serial1;
  46. serial2 = &serial2;
  47. serial3 = &serial3;
  48. pci0 = &pci0;
  49. pci1 = &pci1;
  50. pci2 = &pci2;
  51. usb0 = &usb0;
  52. usb1 = &usb1;
  53. dma0 = &dma0;
  54. dma1 = &dma1;
  55. sdhc = &sdhc;
  56. msi0 = &msi0;
  57. msi1 = &msi1;
  58. msi2 = &msi2;
  59. crypto = &crypto;
  60. sec_jr0 = &sec_jr0;
  61. sec_jr1 = &sec_jr1;
  62. sec_jr2 = &sec_jr2;
  63. sec_jr3 = &sec_jr3;
  64. rtic_a = &rtic_a;
  65. rtic_b = &rtic_b;
  66. rtic_c = &rtic_c;
  67. rtic_d = &rtic_d;
  68. sec_mon = &sec_mon;
  69. raideng = &raideng;
  70. raideng_jr0 = &raideng_jr0;
  71. raideng_jr1 = &raideng_jr1;
  72. raideng_jr2 = &raideng_jr2;
  73. raideng_jr3 = &raideng_jr3;
  74. fman0 = &fman0;
  75. fman1 = &fman1;
  76. ethernet0 = &enet0;
  77. ethernet1 = &enet1;
  78. ethernet2 = &enet2;
  79. ethernet3 = &enet3;
  80. ethernet4 = &enet4;
  81. ethernet5 = &enet5;
  82. ethernet6 = &enet6;
  83. ethernet7 = &enet7;
  84. ethernet8 = &enet8;
  85. ethernet9 = &enet9;
  86. ethernet10 = &enet10;
  87. ethernet11 = &enet11;
  88. };
  89. cpus {
  90. #address-cells = <1>;
  91. #size-cells = <0>;
  92. cpu0: PowerPC,e5500@0 {
  93. device_type = "cpu";
  94. reg = <0>;
  95. clocks = <&mux0>;
  96. next-level-cache = <&L2_0>;
  97. fsl,portid-mapping = <0x80000000>;
  98. L2_0: l2-cache {
  99. next-level-cache = <&cpc>;
  100. };
  101. };
  102. cpu1: PowerPC,e5500@1 {
  103. device_type = "cpu";
  104. reg = <1>;
  105. clocks = <&mux1>;
  106. next-level-cache = <&L2_1>;
  107. fsl,portid-mapping = <0x40000000>;
  108. L2_1: l2-cache {
  109. next-level-cache = <&cpc>;
  110. };
  111. };
  112. cpu2: PowerPC,e5500@2 {
  113. device_type = "cpu";
  114. reg = <2>;
  115. clocks = <&mux2>;
  116. next-level-cache = <&L2_2>;
  117. fsl,portid-mapping = <0x20000000>;
  118. L2_2: l2-cache {
  119. next-level-cache = <&cpc>;
  120. };
  121. };
  122. cpu3: PowerPC,e5500@3 {
  123. device_type = "cpu";
  124. reg = <3>;
  125. clocks = <&mux3>;
  126. next-level-cache = <&L2_3>;
  127. fsl,portid-mapping = <0x10000000>;
  128. L2_3: l2-cache {
  129. next-level-cache = <&cpc>;
  130. };
  131. };
  132. };
  133. };