mipsregs.h 84 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 1994, 1995, 1996, 1997, 2000, 2001 by Ralf Baechle
  7. * Copyright (C) 2000 Silicon Graphics, Inc.
  8. * Modified for further R[236]000 support by Paul M. Antoine, 1996.
  9. * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
  10. * Copyright (C) 2000, 07 MIPS Technologies, Inc.
  11. * Copyright (C) 2003, 2004 Maciej W. Rozycki
  12. */
  13. #ifndef _ASM_MIPSREGS_H
  14. #define _ASM_MIPSREGS_H
  15. #include <linux/linkage.h>
  16. #include <linux/types.h>
  17. #include <asm/hazards.h>
  18. #include <asm/war.h>
  19. /*
  20. * The following macros are especially useful for __asm__
  21. * inline assembler.
  22. */
  23. #ifndef __STR
  24. #define __STR(x) #x
  25. #endif
  26. #ifndef STR
  27. #define STR(x) __STR(x)
  28. #endif
  29. /*
  30. * Configure language
  31. */
  32. #ifdef __ASSEMBLY__
  33. #define _ULCAST_
  34. #else
  35. #define _ULCAST_ (unsigned long)
  36. #endif
  37. /*
  38. * Coprocessor 0 register names
  39. */
  40. #define CP0_INDEX $0
  41. #define CP0_RANDOM $1
  42. #define CP0_ENTRYLO0 $2
  43. #define CP0_ENTRYLO1 $3
  44. #define CP0_CONF $3
  45. #define CP0_CONTEXT $4
  46. #define CP0_PAGEMASK $5
  47. #define CP0_SEGCTL0 $5, 2
  48. #define CP0_SEGCTL1 $5, 3
  49. #define CP0_SEGCTL2 $5, 4
  50. #define CP0_WIRED $6
  51. #define CP0_INFO $7
  52. #define CP0_HWRENA $7
  53. #define CP0_BADVADDR $8
  54. #define CP0_BADINSTR $8, 1
  55. #define CP0_COUNT $9
  56. #define CP0_ENTRYHI $10
  57. #define CP0_GUESTCTL1 $10, 4
  58. #define CP0_GUESTCTL2 $10, 5
  59. #define CP0_GUESTCTL3 $10, 6
  60. #define CP0_COMPARE $11
  61. #define CP0_GUESTCTL0EXT $11, 4
  62. #define CP0_STATUS $12
  63. #define CP0_GUESTCTL0 $12, 6
  64. #define CP0_GTOFFSET $12, 7
  65. #define CP0_CAUSE $13
  66. #define CP0_EPC $14
  67. #define CP0_PRID $15
  68. #define CP0_EBASE $15, 1
  69. #define CP0_CMGCRBASE $15, 3
  70. #define CP0_CONFIG $16
  71. #define CP0_CONFIG3 $16, 3
  72. #define CP0_CONFIG5 $16, 5
  73. #define CP0_LLADDR $17
  74. #define CP0_WATCHLO $18
  75. #define CP0_WATCHHI $19
  76. #define CP0_XCONTEXT $20
  77. #define CP0_FRAMEMASK $21
  78. #define CP0_DIAGNOSTIC $22
  79. #define CP0_DEBUG $23
  80. #define CP0_DEPC $24
  81. #define CP0_PERFORMANCE $25
  82. #define CP0_ECC $26
  83. #define CP0_CACHEERR $27
  84. #define CP0_TAGLO $28
  85. #define CP0_TAGHI $29
  86. #define CP0_ERROREPC $30
  87. #define CP0_DESAVE $31
  88. /*
  89. * R4640/R4650 cp0 register names. These registers are listed
  90. * here only for completeness; without MMU these CPUs are not useable
  91. * by Linux. A future ELKS port might take make Linux run on them
  92. * though ...
  93. */
  94. #define CP0_IBASE $0
  95. #define CP0_IBOUND $1
  96. #define CP0_DBASE $2
  97. #define CP0_DBOUND $3
  98. #define CP0_CALG $17
  99. #define CP0_IWATCH $18
  100. #define CP0_DWATCH $19
  101. /*
  102. * Coprocessor 0 Set 1 register names
  103. */
  104. #define CP0_S1_DERRADDR0 $26
  105. #define CP0_S1_DERRADDR1 $27
  106. #define CP0_S1_INTCONTROL $20
  107. /*
  108. * Coprocessor 0 Set 2 register names
  109. */
  110. #define CP0_S2_SRSCTL $12 /* MIPSR2 */
  111. /*
  112. * Coprocessor 0 Set 3 register names
  113. */
  114. #define CP0_S3_SRSMAP $12 /* MIPSR2 */
  115. /*
  116. * TX39 Series
  117. */
  118. #define CP0_TX39_CACHE $7
  119. /* Generic EntryLo bit definitions */
  120. #define ENTRYLO_G (_ULCAST_(1) << 0)
  121. #define ENTRYLO_V (_ULCAST_(1) << 1)
  122. #define ENTRYLO_D (_ULCAST_(1) << 2)
  123. #define ENTRYLO_C_SHIFT 3
  124. #define ENTRYLO_C (_ULCAST_(7) << ENTRYLO_C_SHIFT)
  125. /* R3000 EntryLo bit definitions */
  126. #define R3K_ENTRYLO_G (_ULCAST_(1) << 8)
  127. #define R3K_ENTRYLO_V (_ULCAST_(1) << 9)
  128. #define R3K_ENTRYLO_D (_ULCAST_(1) << 10)
  129. #define R3K_ENTRYLO_N (_ULCAST_(1) << 11)
  130. /* MIPS32/64 EntryLo bit definitions */
  131. #define MIPS_ENTRYLO_PFN_SHIFT 6
  132. #define MIPS_ENTRYLO_XI (_ULCAST_(1) << (BITS_PER_LONG - 2))
  133. #define MIPS_ENTRYLO_RI (_ULCAST_(1) << (BITS_PER_LONG - 1))
  134. /*
  135. * Values for PageMask register
  136. */
  137. #ifdef CONFIG_CPU_VR41XX
  138. /* Why doesn't stupidity hurt ... */
  139. #define PM_1K 0x00000000
  140. #define PM_4K 0x00001800
  141. #define PM_16K 0x00007800
  142. #define PM_64K 0x0001f800
  143. #define PM_256K 0x0007f800
  144. #else
  145. #define PM_4K 0x00000000
  146. #define PM_8K 0x00002000
  147. #define PM_16K 0x00006000
  148. #define PM_32K 0x0000e000
  149. #define PM_64K 0x0001e000
  150. #define PM_128K 0x0003e000
  151. #define PM_256K 0x0007e000
  152. #define PM_512K 0x000fe000
  153. #define PM_1M 0x001fe000
  154. #define PM_2M 0x003fe000
  155. #define PM_4M 0x007fe000
  156. #define PM_8M 0x00ffe000
  157. #define PM_16M 0x01ffe000
  158. #define PM_32M 0x03ffe000
  159. #define PM_64M 0x07ffe000
  160. #define PM_256M 0x1fffe000
  161. #define PM_1G 0x7fffe000
  162. #endif
  163. /*
  164. * Default page size for a given kernel configuration
  165. */
  166. #ifdef CONFIG_PAGE_SIZE_4KB
  167. #define PM_DEFAULT_MASK PM_4K
  168. #elif defined(CONFIG_PAGE_SIZE_8KB)
  169. #define PM_DEFAULT_MASK PM_8K
  170. #elif defined(CONFIG_PAGE_SIZE_16KB)
  171. #define PM_DEFAULT_MASK PM_16K
  172. #elif defined(CONFIG_PAGE_SIZE_32KB)
  173. #define PM_DEFAULT_MASK PM_32K
  174. #elif defined(CONFIG_PAGE_SIZE_64KB)
  175. #define PM_DEFAULT_MASK PM_64K
  176. #else
  177. #error Bad page size configuration!
  178. #endif
  179. /*
  180. * Default huge tlb size for a given kernel configuration
  181. */
  182. #ifdef CONFIG_PAGE_SIZE_4KB
  183. #define PM_HUGE_MASK PM_1M
  184. #elif defined(CONFIG_PAGE_SIZE_8KB)
  185. #define PM_HUGE_MASK PM_4M
  186. #elif defined(CONFIG_PAGE_SIZE_16KB)
  187. #define PM_HUGE_MASK PM_16M
  188. #elif defined(CONFIG_PAGE_SIZE_32KB)
  189. #define PM_HUGE_MASK PM_64M
  190. #elif defined(CONFIG_PAGE_SIZE_64KB)
  191. #define PM_HUGE_MASK PM_256M
  192. #elif defined(CONFIG_MIPS_HUGE_TLB_SUPPORT)
  193. #error Bad page size configuration for hugetlbfs!
  194. #endif
  195. /*
  196. * Wired register bits
  197. */
  198. #define MIPSR6_WIRED_LIMIT (_ULCAST_(0xffff) << 16)
  199. #define MIPSR6_WIRED_WIRED (_ULCAST_(0xffff) << 0)
  200. /*
  201. * Values used for computation of new tlb entries
  202. */
  203. #define PL_4K 12
  204. #define PL_16K 14
  205. #define PL_64K 16
  206. #define PL_256K 18
  207. #define PL_1M 20
  208. #define PL_4M 22
  209. #define PL_16M 24
  210. #define PL_64M 26
  211. #define PL_256M 28
  212. /*
  213. * PageGrain bits
  214. */
  215. #define PG_RIE (_ULCAST_(1) << 31)
  216. #define PG_XIE (_ULCAST_(1) << 30)
  217. #define PG_ELPA (_ULCAST_(1) << 29)
  218. #define PG_ESP (_ULCAST_(1) << 28)
  219. #define PG_IEC (_ULCAST_(1) << 27)
  220. /* MIPS32/64 EntryHI bit definitions */
  221. #define MIPS_ENTRYHI_EHINV (_ULCAST_(1) << 10)
  222. #define MIPS_ENTRYHI_ASIDX (_ULCAST_(0x3) << 8)
  223. #define MIPS_ENTRYHI_ASID (_ULCAST_(0xff) << 0)
  224. /*
  225. * R4x00 interrupt enable / cause bits
  226. */
  227. #define IE_SW0 (_ULCAST_(1) << 8)
  228. #define IE_SW1 (_ULCAST_(1) << 9)
  229. #define IE_IRQ0 (_ULCAST_(1) << 10)
  230. #define IE_IRQ1 (_ULCAST_(1) << 11)
  231. #define IE_IRQ2 (_ULCAST_(1) << 12)
  232. #define IE_IRQ3 (_ULCAST_(1) << 13)
  233. #define IE_IRQ4 (_ULCAST_(1) << 14)
  234. #define IE_IRQ5 (_ULCAST_(1) << 15)
  235. /*
  236. * R4x00 interrupt cause bits
  237. */
  238. #define C_SW0 (_ULCAST_(1) << 8)
  239. #define C_SW1 (_ULCAST_(1) << 9)
  240. #define C_IRQ0 (_ULCAST_(1) << 10)
  241. #define C_IRQ1 (_ULCAST_(1) << 11)
  242. #define C_IRQ2 (_ULCAST_(1) << 12)
  243. #define C_IRQ3 (_ULCAST_(1) << 13)
  244. #define C_IRQ4 (_ULCAST_(1) << 14)
  245. #define C_IRQ5 (_ULCAST_(1) << 15)
  246. /*
  247. * Bitfields in the R4xx0 cp0 status register
  248. */
  249. #define ST0_IE 0x00000001
  250. #define ST0_EXL 0x00000002
  251. #define ST0_ERL 0x00000004
  252. #define ST0_KSU 0x00000018
  253. # define KSU_USER 0x00000010
  254. # define KSU_SUPERVISOR 0x00000008
  255. # define KSU_KERNEL 0x00000000
  256. #define ST0_UX 0x00000020
  257. #define ST0_SX 0x00000040
  258. #define ST0_KX 0x00000080
  259. #define ST0_DE 0x00010000
  260. #define ST0_CE 0x00020000
  261. /*
  262. * Setting c0_status.co enables Hit_Writeback and Hit_Writeback_Invalidate
  263. * cacheops in userspace. This bit exists only on RM7000 and RM9000
  264. * processors.
  265. */
  266. #define ST0_CO 0x08000000
  267. /*
  268. * Bitfields in the R[23]000 cp0 status register.
  269. */
  270. #define ST0_IEC 0x00000001
  271. #define ST0_KUC 0x00000002
  272. #define ST0_IEP 0x00000004
  273. #define ST0_KUP 0x00000008
  274. #define ST0_IEO 0x00000010
  275. #define ST0_KUO 0x00000020
  276. /* bits 6 & 7 are reserved on R[23]000 */
  277. #define ST0_ISC 0x00010000
  278. #define ST0_SWC 0x00020000
  279. #define ST0_CM 0x00080000
  280. /*
  281. * Bits specific to the R4640/R4650
  282. */
  283. #define ST0_UM (_ULCAST_(1) << 4)
  284. #define ST0_IL (_ULCAST_(1) << 23)
  285. #define ST0_DL (_ULCAST_(1) << 24)
  286. /*
  287. * Enable the MIPS MDMX and DSP ASEs
  288. */
  289. #define ST0_MX 0x01000000
  290. /*
  291. * Status register bits available in all MIPS CPUs.
  292. */
  293. #define ST0_IM 0x0000ff00
  294. #define STATUSB_IP0 8
  295. #define STATUSF_IP0 (_ULCAST_(1) << 8)
  296. #define STATUSB_IP1 9
  297. #define STATUSF_IP1 (_ULCAST_(1) << 9)
  298. #define STATUSB_IP2 10
  299. #define STATUSF_IP2 (_ULCAST_(1) << 10)
  300. #define STATUSB_IP3 11
  301. #define STATUSF_IP3 (_ULCAST_(1) << 11)
  302. #define STATUSB_IP4 12
  303. #define STATUSF_IP4 (_ULCAST_(1) << 12)
  304. #define STATUSB_IP5 13
  305. #define STATUSF_IP5 (_ULCAST_(1) << 13)
  306. #define STATUSB_IP6 14
  307. #define STATUSF_IP6 (_ULCAST_(1) << 14)
  308. #define STATUSB_IP7 15
  309. #define STATUSF_IP7 (_ULCAST_(1) << 15)
  310. #define STATUSB_IP8 0
  311. #define STATUSF_IP8 (_ULCAST_(1) << 0)
  312. #define STATUSB_IP9 1
  313. #define STATUSF_IP9 (_ULCAST_(1) << 1)
  314. #define STATUSB_IP10 2
  315. #define STATUSF_IP10 (_ULCAST_(1) << 2)
  316. #define STATUSB_IP11 3
  317. #define STATUSF_IP11 (_ULCAST_(1) << 3)
  318. #define STATUSB_IP12 4
  319. #define STATUSF_IP12 (_ULCAST_(1) << 4)
  320. #define STATUSB_IP13 5
  321. #define STATUSF_IP13 (_ULCAST_(1) << 5)
  322. #define STATUSB_IP14 6
  323. #define STATUSF_IP14 (_ULCAST_(1) << 6)
  324. #define STATUSB_IP15 7
  325. #define STATUSF_IP15 (_ULCAST_(1) << 7)
  326. #define ST0_CH 0x00040000
  327. #define ST0_NMI 0x00080000
  328. #define ST0_SR 0x00100000
  329. #define ST0_TS 0x00200000
  330. #define ST0_BEV 0x00400000
  331. #define ST0_RE 0x02000000
  332. #define ST0_FR 0x04000000
  333. #define ST0_CU 0xf0000000
  334. #define ST0_CU0 0x10000000
  335. #define ST0_CU1 0x20000000
  336. #define ST0_CU2 0x40000000
  337. #define ST0_CU3 0x80000000
  338. #define ST0_XX 0x80000000 /* MIPS IV naming */
  339. /*
  340. * Bitfields and bit numbers in the coprocessor 0 IntCtl register. (MIPSR2)
  341. */
  342. #define INTCTLB_IPFDC 23
  343. #define INTCTLF_IPFDC (_ULCAST_(7) << INTCTLB_IPFDC)
  344. #define INTCTLB_IPPCI 26
  345. #define INTCTLF_IPPCI (_ULCAST_(7) << INTCTLB_IPPCI)
  346. #define INTCTLB_IPTI 29
  347. #define INTCTLF_IPTI (_ULCAST_(7) << INTCTLB_IPTI)
  348. /*
  349. * Bitfields and bit numbers in the coprocessor 0 cause register.
  350. *
  351. * Refer to your MIPS R4xx0 manual, chapter 5 for explanation.
  352. */
  353. #define CAUSEB_EXCCODE 2
  354. #define CAUSEF_EXCCODE (_ULCAST_(31) << 2)
  355. #define CAUSEB_IP 8
  356. #define CAUSEF_IP (_ULCAST_(255) << 8)
  357. #define CAUSEB_IP0 8
  358. #define CAUSEF_IP0 (_ULCAST_(1) << 8)
  359. #define CAUSEB_IP1 9
  360. #define CAUSEF_IP1 (_ULCAST_(1) << 9)
  361. #define CAUSEB_IP2 10
  362. #define CAUSEF_IP2 (_ULCAST_(1) << 10)
  363. #define CAUSEB_IP3 11
  364. #define CAUSEF_IP3 (_ULCAST_(1) << 11)
  365. #define CAUSEB_IP4 12
  366. #define CAUSEF_IP4 (_ULCAST_(1) << 12)
  367. #define CAUSEB_IP5 13
  368. #define CAUSEF_IP5 (_ULCAST_(1) << 13)
  369. #define CAUSEB_IP6 14
  370. #define CAUSEF_IP6 (_ULCAST_(1) << 14)
  371. #define CAUSEB_IP7 15
  372. #define CAUSEF_IP7 (_ULCAST_(1) << 15)
  373. #define CAUSEB_FDCI 21
  374. #define CAUSEF_FDCI (_ULCAST_(1) << 21)
  375. #define CAUSEB_WP 22
  376. #define CAUSEF_WP (_ULCAST_(1) << 22)
  377. #define CAUSEB_IV 23
  378. #define CAUSEF_IV (_ULCAST_(1) << 23)
  379. #define CAUSEB_PCI 26
  380. #define CAUSEF_PCI (_ULCAST_(1) << 26)
  381. #define CAUSEB_DC 27
  382. #define CAUSEF_DC (_ULCAST_(1) << 27)
  383. #define CAUSEB_CE 28
  384. #define CAUSEF_CE (_ULCAST_(3) << 28)
  385. #define CAUSEB_TI 30
  386. #define CAUSEF_TI (_ULCAST_(1) << 30)
  387. #define CAUSEB_BD 31
  388. #define CAUSEF_BD (_ULCAST_(1) << 31)
  389. /*
  390. * Cause.ExcCode trap codes.
  391. */
  392. #define EXCCODE_INT 0 /* Interrupt pending */
  393. #define EXCCODE_MOD 1 /* TLB modified fault */
  394. #define EXCCODE_TLBL 2 /* TLB miss on load or ifetch */
  395. #define EXCCODE_TLBS 3 /* TLB miss on a store */
  396. #define EXCCODE_ADEL 4 /* Address error on a load or ifetch */
  397. #define EXCCODE_ADES 5 /* Address error on a store */
  398. #define EXCCODE_IBE 6 /* Bus error on an ifetch */
  399. #define EXCCODE_DBE 7 /* Bus error on a load or store */
  400. #define EXCCODE_SYS 8 /* System call */
  401. #define EXCCODE_BP 9 /* Breakpoint */
  402. #define EXCCODE_RI 10 /* Reserved instruction exception */
  403. #define EXCCODE_CPU 11 /* Coprocessor unusable */
  404. #define EXCCODE_OV 12 /* Arithmetic overflow */
  405. #define EXCCODE_TR 13 /* Trap instruction */
  406. #define EXCCODE_MSAFPE 14 /* MSA floating point exception */
  407. #define EXCCODE_FPE 15 /* Floating point exception */
  408. #define EXCCODE_TLBRI 19 /* TLB Read-Inhibit exception */
  409. #define EXCCODE_TLBXI 20 /* TLB Execution-Inhibit exception */
  410. #define EXCCODE_MSADIS 21 /* MSA disabled exception */
  411. #define EXCCODE_MDMX 22 /* MDMX unusable exception */
  412. #define EXCCODE_WATCH 23 /* Watch address reference */
  413. #define EXCCODE_MCHECK 24 /* Machine check */
  414. #define EXCCODE_THREAD 25 /* Thread exceptions (MT) */
  415. #define EXCCODE_DSPDIS 26 /* DSP disabled exception */
  416. #define EXCCODE_GE 27 /* Virtualized guest exception (VZ) */
  417. /* Implementation specific trap codes used by MIPS cores */
  418. #define MIPS_EXCCODE_TLBPAR 16 /* TLB parity error exception */
  419. /*
  420. * Bits in the coprocessor 0 config register.
  421. */
  422. /* Generic bits. */
  423. #define CONF_CM_CACHABLE_NO_WA 0
  424. #define CONF_CM_CACHABLE_WA 1
  425. #define CONF_CM_UNCACHED 2
  426. #define CONF_CM_CACHABLE_NONCOHERENT 3
  427. #define CONF_CM_CACHABLE_CE 4
  428. #define CONF_CM_CACHABLE_COW 5
  429. #define CONF_CM_CACHABLE_CUW 6
  430. #define CONF_CM_CACHABLE_ACCELERATED 7
  431. #define CONF_CM_CMASK 7
  432. #define CONF_BE (_ULCAST_(1) << 15)
  433. /* Bits common to various processors. */
  434. #define CONF_CU (_ULCAST_(1) << 3)
  435. #define CONF_DB (_ULCAST_(1) << 4)
  436. #define CONF_IB (_ULCAST_(1) << 5)
  437. #define CONF_DC (_ULCAST_(7) << 6)
  438. #define CONF_IC (_ULCAST_(7) << 9)
  439. #define CONF_EB (_ULCAST_(1) << 13)
  440. #define CONF_EM (_ULCAST_(1) << 14)
  441. #define CONF_SM (_ULCAST_(1) << 16)
  442. #define CONF_SC (_ULCAST_(1) << 17)
  443. #define CONF_EW (_ULCAST_(3) << 18)
  444. #define CONF_EP (_ULCAST_(15)<< 24)
  445. #define CONF_EC (_ULCAST_(7) << 28)
  446. #define CONF_CM (_ULCAST_(1) << 31)
  447. /* Bits specific to the R4xx0. */
  448. #define R4K_CONF_SW (_ULCAST_(1) << 20)
  449. #define R4K_CONF_SS (_ULCAST_(1) << 21)
  450. #define R4K_CONF_SB (_ULCAST_(3) << 22)
  451. /* Bits specific to the R5000. */
  452. #define R5K_CONF_SE (_ULCAST_(1) << 12)
  453. #define R5K_CONF_SS (_ULCAST_(3) << 20)
  454. /* Bits specific to the RM7000. */
  455. #define RM7K_CONF_SE (_ULCAST_(1) << 3)
  456. #define RM7K_CONF_TE (_ULCAST_(1) << 12)
  457. #define RM7K_CONF_CLK (_ULCAST_(1) << 16)
  458. #define RM7K_CONF_TC (_ULCAST_(1) << 17)
  459. #define RM7K_CONF_SI (_ULCAST_(3) << 20)
  460. #define RM7K_CONF_SC (_ULCAST_(1) << 31)
  461. /* Bits specific to the R10000. */
  462. #define R10K_CONF_DN (_ULCAST_(3) << 3)
  463. #define R10K_CONF_CT (_ULCAST_(1) << 5)
  464. #define R10K_CONF_PE (_ULCAST_(1) << 6)
  465. #define R10K_CONF_PM (_ULCAST_(3) << 7)
  466. #define R10K_CONF_EC (_ULCAST_(15)<< 9)
  467. #define R10K_CONF_SB (_ULCAST_(1) << 13)
  468. #define R10K_CONF_SK (_ULCAST_(1) << 14)
  469. #define R10K_CONF_SS (_ULCAST_(7) << 16)
  470. #define R10K_CONF_SC (_ULCAST_(7) << 19)
  471. #define R10K_CONF_DC (_ULCAST_(7) << 26)
  472. #define R10K_CONF_IC (_ULCAST_(7) << 29)
  473. /* Bits specific to the VR41xx. */
  474. #define VR41_CONF_CS (_ULCAST_(1) << 12)
  475. #define VR41_CONF_P4K (_ULCAST_(1) << 13)
  476. #define VR41_CONF_BP (_ULCAST_(1) << 16)
  477. #define VR41_CONF_M16 (_ULCAST_(1) << 20)
  478. #define VR41_CONF_AD (_ULCAST_(1) << 23)
  479. /* Bits specific to the R30xx. */
  480. #define R30XX_CONF_FDM (_ULCAST_(1) << 19)
  481. #define R30XX_CONF_REV (_ULCAST_(1) << 22)
  482. #define R30XX_CONF_AC (_ULCAST_(1) << 23)
  483. #define R30XX_CONF_RF (_ULCAST_(1) << 24)
  484. #define R30XX_CONF_HALT (_ULCAST_(1) << 25)
  485. #define R30XX_CONF_FPINT (_ULCAST_(7) << 26)
  486. #define R30XX_CONF_DBR (_ULCAST_(1) << 29)
  487. #define R30XX_CONF_SB (_ULCAST_(1) << 30)
  488. #define R30XX_CONF_LOCK (_ULCAST_(1) << 31)
  489. /* Bits specific to the TX49. */
  490. #define TX49_CONF_DC (_ULCAST_(1) << 16)
  491. #define TX49_CONF_IC (_ULCAST_(1) << 17) /* conflict with CONF_SC */
  492. #define TX49_CONF_HALT (_ULCAST_(1) << 18)
  493. #define TX49_CONF_CWFON (_ULCAST_(1) << 27)
  494. /* Bits specific to the MIPS32/64 PRA. */
  495. #define MIPS_CONF_VI (_ULCAST_(1) << 3)
  496. #define MIPS_CONF_MT (_ULCAST_(7) << 7)
  497. #define MIPS_CONF_MT_TLB (_ULCAST_(1) << 7)
  498. #define MIPS_CONF_MT_FTLB (_ULCAST_(4) << 7)
  499. #define MIPS_CONF_AR (_ULCAST_(7) << 10)
  500. #define MIPS_CONF_AT (_ULCAST_(3) << 13)
  501. #define MIPS_CONF_M (_ULCAST_(1) << 31)
  502. /*
  503. * Bits in the MIPS32/64 PRA coprocessor 0 config registers 1 and above.
  504. */
  505. #define MIPS_CONF1_FP (_ULCAST_(1) << 0)
  506. #define MIPS_CONF1_EP (_ULCAST_(1) << 1)
  507. #define MIPS_CONF1_CA (_ULCAST_(1) << 2)
  508. #define MIPS_CONF1_WR (_ULCAST_(1) << 3)
  509. #define MIPS_CONF1_PC (_ULCAST_(1) << 4)
  510. #define MIPS_CONF1_MD (_ULCAST_(1) << 5)
  511. #define MIPS_CONF1_C2 (_ULCAST_(1) << 6)
  512. #define MIPS_CONF1_DA_SHF 7
  513. #define MIPS_CONF1_DA_SZ 3
  514. #define MIPS_CONF1_DA (_ULCAST_(7) << 7)
  515. #define MIPS_CONF1_DL_SHF 10
  516. #define MIPS_CONF1_DL_SZ 3
  517. #define MIPS_CONF1_DL (_ULCAST_(7) << 10)
  518. #define MIPS_CONF1_DS_SHF 13
  519. #define MIPS_CONF1_DS_SZ 3
  520. #define MIPS_CONF1_DS (_ULCAST_(7) << 13)
  521. #define MIPS_CONF1_IA_SHF 16
  522. #define MIPS_CONF1_IA_SZ 3
  523. #define MIPS_CONF1_IA (_ULCAST_(7) << 16)
  524. #define MIPS_CONF1_IL_SHF 19
  525. #define MIPS_CONF1_IL_SZ 3
  526. #define MIPS_CONF1_IL (_ULCAST_(7) << 19)
  527. #define MIPS_CONF1_IS_SHF 22
  528. #define MIPS_CONF1_IS_SZ 3
  529. #define MIPS_CONF1_IS (_ULCAST_(7) << 22)
  530. #define MIPS_CONF1_TLBS_SHIFT (25)
  531. #define MIPS_CONF1_TLBS_SIZE (6)
  532. #define MIPS_CONF1_TLBS (_ULCAST_(63) << MIPS_CONF1_TLBS_SHIFT)
  533. #define MIPS_CONF2_SA (_ULCAST_(15)<< 0)
  534. #define MIPS_CONF2_SL (_ULCAST_(15)<< 4)
  535. #define MIPS_CONF2_SS (_ULCAST_(15)<< 8)
  536. #define MIPS_CONF2_SU (_ULCAST_(15)<< 12)
  537. #define MIPS_CONF2_TA (_ULCAST_(15)<< 16)
  538. #define MIPS_CONF2_TL (_ULCAST_(15)<< 20)
  539. #define MIPS_CONF2_TS (_ULCAST_(15)<< 24)
  540. #define MIPS_CONF2_TU (_ULCAST_(7) << 28)
  541. #define MIPS_CONF3_TL (_ULCAST_(1) << 0)
  542. #define MIPS_CONF3_SM (_ULCAST_(1) << 1)
  543. #define MIPS_CONF3_MT (_ULCAST_(1) << 2)
  544. #define MIPS_CONF3_CDMM (_ULCAST_(1) << 3)
  545. #define MIPS_CONF3_SP (_ULCAST_(1) << 4)
  546. #define MIPS_CONF3_VINT (_ULCAST_(1) << 5)
  547. #define MIPS_CONF3_VEIC (_ULCAST_(1) << 6)
  548. #define MIPS_CONF3_LPA (_ULCAST_(1) << 7)
  549. #define MIPS_CONF3_ITL (_ULCAST_(1) << 8)
  550. #define MIPS_CONF3_CTXTC (_ULCAST_(1) << 9)
  551. #define MIPS_CONF3_DSP (_ULCAST_(1) << 10)
  552. #define MIPS_CONF3_DSP2P (_ULCAST_(1) << 11)
  553. #define MIPS_CONF3_RXI (_ULCAST_(1) << 12)
  554. #define MIPS_CONF3_ULRI (_ULCAST_(1) << 13)
  555. #define MIPS_CONF3_ISA (_ULCAST_(3) << 14)
  556. #define MIPS_CONF3_ISA_OE (_ULCAST_(1) << 16)
  557. #define MIPS_CONF3_MCU (_ULCAST_(1) << 17)
  558. #define MIPS_CONF3_MMAR (_ULCAST_(7) << 18)
  559. #define MIPS_CONF3_IPLW (_ULCAST_(3) << 21)
  560. #define MIPS_CONF3_VZ (_ULCAST_(1) << 23)
  561. #define MIPS_CONF3_PW (_ULCAST_(1) << 24)
  562. #define MIPS_CONF3_SC (_ULCAST_(1) << 25)
  563. #define MIPS_CONF3_BI (_ULCAST_(1) << 26)
  564. #define MIPS_CONF3_BP (_ULCAST_(1) << 27)
  565. #define MIPS_CONF3_MSA (_ULCAST_(1) << 28)
  566. #define MIPS_CONF3_CMGCR (_ULCAST_(1) << 29)
  567. #define MIPS_CONF3_BPG (_ULCAST_(1) << 30)
  568. #define MIPS_CONF4_MMUSIZEEXT_SHIFT (0)
  569. #define MIPS_CONF4_MMUSIZEEXT (_ULCAST_(255) << 0)
  570. #define MIPS_CONF4_FTLBSETS_SHIFT (0)
  571. #define MIPS_CONF4_FTLBSETS (_ULCAST_(15) << MIPS_CONF4_FTLBSETS_SHIFT)
  572. #define MIPS_CONF4_FTLBWAYS_SHIFT (4)
  573. #define MIPS_CONF4_FTLBWAYS (_ULCAST_(15) << MIPS_CONF4_FTLBWAYS_SHIFT)
  574. #define MIPS_CONF4_FTLBPAGESIZE_SHIFT (8)
  575. /* bits 10:8 in FTLB-only configurations */
  576. #define MIPS_CONF4_FTLBPAGESIZE (_ULCAST_(7) << MIPS_CONF4_FTLBPAGESIZE_SHIFT)
  577. /* bits 12:8 in VTLB-FTLB only configurations */
  578. #define MIPS_CONF4_VFTLBPAGESIZE (_ULCAST_(31) << MIPS_CONF4_FTLBPAGESIZE_SHIFT)
  579. #define MIPS_CONF4_MMUEXTDEF (_ULCAST_(3) << 14)
  580. #define MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT (_ULCAST_(1) << 14)
  581. #define MIPS_CONF4_MMUEXTDEF_FTLBSIZEEXT (_ULCAST_(2) << 14)
  582. #define MIPS_CONF4_MMUEXTDEF_VTLBSIZEEXT (_ULCAST_(3) << 14)
  583. #define MIPS_CONF4_KSCREXIST_SHIFT (16)
  584. #define MIPS_CONF4_KSCREXIST (_ULCAST_(255) << MIPS_CONF4_KSCREXIST_SHIFT)
  585. #define MIPS_CONF4_VTLBSIZEEXT_SHIFT (24)
  586. #define MIPS_CONF4_VTLBSIZEEXT (_ULCAST_(15) << MIPS_CONF4_VTLBSIZEEXT_SHIFT)
  587. #define MIPS_CONF4_AE (_ULCAST_(1) << 28)
  588. #define MIPS_CONF4_IE (_ULCAST_(3) << 29)
  589. #define MIPS_CONF4_TLBINV (_ULCAST_(2) << 29)
  590. #define MIPS_CONF5_NF (_ULCAST_(1) << 0)
  591. #define MIPS_CONF5_UFR (_ULCAST_(1) << 2)
  592. #define MIPS_CONF5_MRP (_ULCAST_(1) << 3)
  593. #define MIPS_CONF5_LLB (_ULCAST_(1) << 4)
  594. #define MIPS_CONF5_MVH (_ULCAST_(1) << 5)
  595. #define MIPS_CONF5_VP (_ULCAST_(1) << 7)
  596. #define MIPS_CONF5_FRE (_ULCAST_(1) << 8)
  597. #define MIPS_CONF5_UFE (_ULCAST_(1) << 9)
  598. #define MIPS_CONF5_MSAEN (_ULCAST_(1) << 27)
  599. #define MIPS_CONF5_EVA (_ULCAST_(1) << 28)
  600. #define MIPS_CONF5_CV (_ULCAST_(1) << 29)
  601. #define MIPS_CONF5_K (_ULCAST_(1) << 30)
  602. #define MIPS_CONF6_SYND (_ULCAST_(1) << 13)
  603. /* proAptiv FTLB on/off bit */
  604. #define MIPS_CONF6_FTLBEN (_ULCAST_(1) << 15)
  605. /* Loongson-3 FTLB on/off bit */
  606. #define MIPS_CONF6_FTLBDIS (_ULCAST_(1) << 22)
  607. /* FTLB probability bits */
  608. #define MIPS_CONF6_FTLBP_SHIFT (16)
  609. #define MIPS_CONF7_WII (_ULCAST_(1) << 31)
  610. #define MIPS_CONF7_RPS (_ULCAST_(1) << 2)
  611. /* ExternalSync */
  612. #define MIPS_CONF7_ES (_ULCAST_(1) << 8)
  613. #define MIPS_CONF7_IAR (_ULCAST_(1) << 10)
  614. #define MIPS_CONF7_AR (_ULCAST_(1) << 16)
  615. /* WatchLo* register definitions */
  616. #define MIPS_WATCHLO_IRW (_ULCAST_(0x7) << 0)
  617. /* WatchHi* register definitions */
  618. #define MIPS_WATCHHI_M (_ULCAST_(1) << 31)
  619. #define MIPS_WATCHHI_G (_ULCAST_(1) << 30)
  620. #define MIPS_WATCHHI_WM (_ULCAST_(0x3) << 28)
  621. #define MIPS_WATCHHI_WM_R_RVA (_ULCAST_(0) << 28)
  622. #define MIPS_WATCHHI_WM_R_GPA (_ULCAST_(1) << 28)
  623. #define MIPS_WATCHHI_WM_G_GVA (_ULCAST_(2) << 28)
  624. #define MIPS_WATCHHI_EAS (_ULCAST_(0x3) << 24)
  625. #define MIPS_WATCHHI_ASID (_ULCAST_(0xff) << 16)
  626. #define MIPS_WATCHHI_MASK (_ULCAST_(0x1ff) << 3)
  627. #define MIPS_WATCHHI_I (_ULCAST_(1) << 2)
  628. #define MIPS_WATCHHI_R (_ULCAST_(1) << 1)
  629. #define MIPS_WATCHHI_W (_ULCAST_(1) << 0)
  630. #define MIPS_WATCHHI_IRW (_ULCAST_(0x7) << 0)
  631. /* MAAR bit definitions */
  632. #define MIPS_MAAR_ADDR ((BIT_ULL(BITS_PER_LONG - 12) - 1) << 12)
  633. #define MIPS_MAAR_ADDR_SHIFT 12
  634. #define MIPS_MAAR_S (_ULCAST_(1) << 1)
  635. #define MIPS_MAAR_V (_ULCAST_(1) << 0)
  636. /* EBase bit definitions */
  637. #define MIPS_EBASE_CPUNUM_SHIFT 0
  638. #define MIPS_EBASE_CPUNUM (_ULCAST_(0x3ff) << 0)
  639. #define MIPS_EBASE_WG_SHIFT 11
  640. #define MIPS_EBASE_WG (_ULCAST_(1) << 11)
  641. #define MIPS_EBASE_BASE_SHIFT 12
  642. #define MIPS_EBASE_BASE (~_ULCAST_((1 << MIPS_EBASE_BASE_SHIFT) - 1))
  643. /* CMGCRBase bit definitions */
  644. #define MIPS_CMGCRB_BASE 11
  645. #define MIPS_CMGCRF_BASE (~_ULCAST_((1 << MIPS_CMGCRB_BASE) - 1))
  646. /*
  647. * Bits in the MIPS32 Memory Segmentation registers.
  648. */
  649. #define MIPS_SEGCFG_PA_SHIFT 9
  650. #define MIPS_SEGCFG_PA (_ULCAST_(127) << MIPS_SEGCFG_PA_SHIFT)
  651. #define MIPS_SEGCFG_AM_SHIFT 4
  652. #define MIPS_SEGCFG_AM (_ULCAST_(7) << MIPS_SEGCFG_AM_SHIFT)
  653. #define MIPS_SEGCFG_EU_SHIFT 3
  654. #define MIPS_SEGCFG_EU (_ULCAST_(1) << MIPS_SEGCFG_EU_SHIFT)
  655. #define MIPS_SEGCFG_C_SHIFT 0
  656. #define MIPS_SEGCFG_C (_ULCAST_(7) << MIPS_SEGCFG_C_SHIFT)
  657. #define MIPS_SEGCFG_UUSK _ULCAST_(7)
  658. #define MIPS_SEGCFG_USK _ULCAST_(5)
  659. #define MIPS_SEGCFG_MUSUK _ULCAST_(4)
  660. #define MIPS_SEGCFG_MUSK _ULCAST_(3)
  661. #define MIPS_SEGCFG_MSK _ULCAST_(2)
  662. #define MIPS_SEGCFG_MK _ULCAST_(1)
  663. #define MIPS_SEGCFG_UK _ULCAST_(0)
  664. #define MIPS_PWFIELD_GDI_SHIFT 24
  665. #define MIPS_PWFIELD_GDI_MASK 0x3f000000
  666. #define MIPS_PWFIELD_UDI_SHIFT 18
  667. #define MIPS_PWFIELD_UDI_MASK 0x00fc0000
  668. #define MIPS_PWFIELD_MDI_SHIFT 12
  669. #define MIPS_PWFIELD_MDI_MASK 0x0003f000
  670. #define MIPS_PWFIELD_PTI_SHIFT 6
  671. #define MIPS_PWFIELD_PTI_MASK 0x00000fc0
  672. #define MIPS_PWFIELD_PTEI_SHIFT 0
  673. #define MIPS_PWFIELD_PTEI_MASK 0x0000003f
  674. #define MIPS_PWSIZE_PS_SHIFT 30
  675. #define MIPS_PWSIZE_PS_MASK 0x40000000
  676. #define MIPS_PWSIZE_GDW_SHIFT 24
  677. #define MIPS_PWSIZE_GDW_MASK 0x3f000000
  678. #define MIPS_PWSIZE_UDW_SHIFT 18
  679. #define MIPS_PWSIZE_UDW_MASK 0x00fc0000
  680. #define MIPS_PWSIZE_MDW_SHIFT 12
  681. #define MIPS_PWSIZE_MDW_MASK 0x0003f000
  682. #define MIPS_PWSIZE_PTW_SHIFT 6
  683. #define MIPS_PWSIZE_PTW_MASK 0x00000fc0
  684. #define MIPS_PWSIZE_PTEW_SHIFT 0
  685. #define MIPS_PWSIZE_PTEW_MASK 0x0000003f
  686. #define MIPS_PWCTL_PWEN_SHIFT 31
  687. #define MIPS_PWCTL_PWEN_MASK 0x80000000
  688. #define MIPS_PWCTL_XK_SHIFT 28
  689. #define MIPS_PWCTL_XK_MASK 0x10000000
  690. #define MIPS_PWCTL_XS_SHIFT 27
  691. #define MIPS_PWCTL_XS_MASK 0x08000000
  692. #define MIPS_PWCTL_XU_SHIFT 26
  693. #define MIPS_PWCTL_XU_MASK 0x04000000
  694. #define MIPS_PWCTL_DPH_SHIFT 7
  695. #define MIPS_PWCTL_DPH_MASK 0x00000080
  696. #define MIPS_PWCTL_HUGEPG_SHIFT 6
  697. #define MIPS_PWCTL_HUGEPG_MASK 0x00000060
  698. #define MIPS_PWCTL_PSN_SHIFT 0
  699. #define MIPS_PWCTL_PSN_MASK 0x0000003f
  700. /* GuestCtl0 fields */
  701. #define MIPS_GCTL0_GM_SHIFT 31
  702. #define MIPS_GCTL0_GM (_ULCAST_(1) << MIPS_GCTL0_GM_SHIFT)
  703. #define MIPS_GCTL0_RI_SHIFT 30
  704. #define MIPS_GCTL0_RI (_ULCAST_(1) << MIPS_GCTL0_RI_SHIFT)
  705. #define MIPS_GCTL0_MC_SHIFT 29
  706. #define MIPS_GCTL0_MC (_ULCAST_(1) << MIPS_GCTL0_MC_SHIFT)
  707. #define MIPS_GCTL0_CP0_SHIFT 28
  708. #define MIPS_GCTL0_CP0 (_ULCAST_(1) << MIPS_GCTL0_CP0_SHIFT)
  709. #define MIPS_GCTL0_AT_SHIFT 26
  710. #define MIPS_GCTL0_AT (_ULCAST_(0x3) << MIPS_GCTL0_AT_SHIFT)
  711. #define MIPS_GCTL0_GT_SHIFT 25
  712. #define MIPS_GCTL0_GT (_ULCAST_(1) << MIPS_GCTL0_GT_SHIFT)
  713. #define MIPS_GCTL0_CG_SHIFT 24
  714. #define MIPS_GCTL0_CG (_ULCAST_(1) << MIPS_GCTL0_CG_SHIFT)
  715. #define MIPS_GCTL0_CF_SHIFT 23
  716. #define MIPS_GCTL0_CF (_ULCAST_(1) << MIPS_GCTL0_CF_SHIFT)
  717. #define MIPS_GCTL0_G1_SHIFT 22
  718. #define MIPS_GCTL0_G1 (_ULCAST_(1) << MIPS_GCTL0_G1_SHIFT)
  719. #define MIPS_GCTL0_G0E_SHIFT 19
  720. #define MIPS_GCTL0_G0E (_ULCAST_(1) << MIPS_GCTL0_G0E_SHIFT)
  721. #define MIPS_GCTL0_PT_SHIFT 18
  722. #define MIPS_GCTL0_PT (_ULCAST_(1) << MIPS_GCTL0_PT_SHIFT)
  723. #define MIPS_GCTL0_RAD_SHIFT 9
  724. #define MIPS_GCTL0_RAD (_ULCAST_(1) << MIPS_GCTL0_RAD_SHIFT)
  725. #define MIPS_GCTL0_DRG_SHIFT 8
  726. #define MIPS_GCTL0_DRG (_ULCAST_(1) << MIPS_GCTL0_DRG_SHIFT)
  727. #define MIPS_GCTL0_G2_SHIFT 7
  728. #define MIPS_GCTL0_G2 (_ULCAST_(1) << MIPS_GCTL0_G2_SHIFT)
  729. #define MIPS_GCTL0_GEXC_SHIFT 2
  730. #define MIPS_GCTL0_GEXC (_ULCAST_(0x1f) << MIPS_GCTL0_GEXC_SHIFT)
  731. #define MIPS_GCTL0_SFC2_SHIFT 1
  732. #define MIPS_GCTL0_SFC2 (_ULCAST_(1) << MIPS_GCTL0_SFC2_SHIFT)
  733. #define MIPS_GCTL0_SFC1_SHIFT 0
  734. #define MIPS_GCTL0_SFC1 (_ULCAST_(1) << MIPS_GCTL0_SFC1_SHIFT)
  735. /* GuestCtl0.AT Guest address translation control */
  736. #define MIPS_GCTL0_AT_ROOT 1 /* Guest MMU under Root control */
  737. #define MIPS_GCTL0_AT_GUEST 3 /* Guest MMU under Guest control */
  738. /* GuestCtl0.GExcCode Hypervisor exception cause codes */
  739. #define MIPS_GCTL0_GEXC_GPSI 0 /* Guest Privileged Sensitive Instruction */
  740. #define MIPS_GCTL0_GEXC_GSFC 1 /* Guest Software Field Change */
  741. #define MIPS_GCTL0_GEXC_HC 2 /* Hypercall */
  742. #define MIPS_GCTL0_GEXC_GRR 3 /* Guest Reserved Instruction Redirect */
  743. #define MIPS_GCTL0_GEXC_GVA 8 /* Guest Virtual Address available */
  744. #define MIPS_GCTL0_GEXC_GHFC 9 /* Guest Hardware Field Change */
  745. #define MIPS_GCTL0_GEXC_GPA 10 /* Guest Physical Address available */
  746. /* GuestCtl0Ext fields */
  747. #define MIPS_GCTL0EXT_RPW_SHIFT 8
  748. #define MIPS_GCTL0EXT_RPW (_ULCAST_(0x3) << MIPS_GCTL0EXT_RPW_SHIFT)
  749. #define MIPS_GCTL0EXT_NCC_SHIFT 6
  750. #define MIPS_GCTL0EXT_NCC (_ULCAST_(0x3) << MIPS_GCTL0EXT_NCC_SHIFT)
  751. #define MIPS_GCTL0EXT_CGI_SHIFT 4
  752. #define MIPS_GCTL0EXT_CGI (_ULCAST_(1) << MIPS_GCTL0EXT_CGI_SHIFT)
  753. #define MIPS_GCTL0EXT_FCD_SHIFT 3
  754. #define MIPS_GCTL0EXT_FCD (_ULCAST_(1) << MIPS_GCTL0EXT_FCD_SHIFT)
  755. #define MIPS_GCTL0EXT_OG_SHIFT 2
  756. #define MIPS_GCTL0EXT_OG (_ULCAST_(1) << MIPS_GCTL0EXT_OG_SHIFT)
  757. #define MIPS_GCTL0EXT_BG_SHIFT 1
  758. #define MIPS_GCTL0EXT_BG (_ULCAST_(1) << MIPS_GCTL0EXT_BG_SHIFT)
  759. #define MIPS_GCTL0EXT_MG_SHIFT 0
  760. #define MIPS_GCTL0EXT_MG (_ULCAST_(1) << MIPS_GCTL0EXT_MG_SHIFT)
  761. /* GuestCtl0Ext.RPW Root page walk configuration */
  762. #define MIPS_GCTL0EXT_RPW_BOTH 0 /* Root PW for GPA->RPA and RVA->RPA */
  763. #define MIPS_GCTL0EXT_RPW_GPA 2 /* Root PW for GPA->RPA */
  764. #define MIPS_GCTL0EXT_RPW_RVA 3 /* Root PW for RVA->RPA */
  765. /* GuestCtl0Ext.NCC Nested cache coherency attributes */
  766. #define MIPS_GCTL0EXT_NCC_IND 0 /* Guest CCA independent of Root CCA */
  767. #define MIPS_GCTL0EXT_NCC_MOD 1 /* Guest CCA modified by Root CCA */
  768. /* GuestCtl1 fields */
  769. #define MIPS_GCTL1_ID_SHIFT 0
  770. #define MIPS_GCTL1_ID_WIDTH 8
  771. #define MIPS_GCTL1_ID (_ULCAST_(0xff) << MIPS_GCTL1_ID_SHIFT)
  772. #define MIPS_GCTL1_RID_SHIFT 16
  773. #define MIPS_GCTL1_RID_WIDTH 8
  774. #define MIPS_GCTL1_RID (_ULCAST_(0xff) << MIPS_GCTL1_RID_SHIFT)
  775. #define MIPS_GCTL1_EID_SHIFT 24
  776. #define MIPS_GCTL1_EID_WIDTH 8
  777. #define MIPS_GCTL1_EID (_ULCAST_(0xff) << MIPS_GCTL1_EID_SHIFT)
  778. /* GuestID reserved for root context */
  779. #define MIPS_GCTL1_ROOT_GUESTID 0
  780. /* CDMMBase register bit definitions */
  781. #define MIPS_CDMMBASE_SIZE_SHIFT 0
  782. #define MIPS_CDMMBASE_SIZE (_ULCAST_(511) << MIPS_CDMMBASE_SIZE_SHIFT)
  783. #define MIPS_CDMMBASE_CI (_ULCAST_(1) << 9)
  784. #define MIPS_CDMMBASE_EN (_ULCAST_(1) << 10)
  785. #define MIPS_CDMMBASE_ADDR_SHIFT 11
  786. #define MIPS_CDMMBASE_ADDR_START 15
  787. /* RDHWR register numbers */
  788. #define MIPS_HWR_CPUNUM 0 /* CPU number */
  789. #define MIPS_HWR_SYNCISTEP 1 /* SYNCI step size */
  790. #define MIPS_HWR_CC 2 /* Cycle counter */
  791. #define MIPS_HWR_CCRES 3 /* Cycle counter resolution */
  792. #define MIPS_HWR_ULR 29 /* UserLocal */
  793. #define MIPS_HWR_IMPL1 30 /* Implementation dependent */
  794. #define MIPS_HWR_IMPL2 31 /* Implementation dependent */
  795. /* Bits in HWREna register */
  796. #define MIPS_HWRENA_CPUNUM (_ULCAST_(1) << MIPS_HWR_CPUNUM)
  797. #define MIPS_HWRENA_SYNCISTEP (_ULCAST_(1) << MIPS_HWR_SYNCISTEP)
  798. #define MIPS_HWRENA_CC (_ULCAST_(1) << MIPS_HWR_CC)
  799. #define MIPS_HWRENA_CCRES (_ULCAST_(1) << MIPS_HWR_CCRES)
  800. #define MIPS_HWRENA_ULR (_ULCAST_(1) << MIPS_HWR_ULR)
  801. #define MIPS_HWRENA_IMPL1 (_ULCAST_(1) << MIPS_HWR_IMPL1)
  802. #define MIPS_HWRENA_IMPL2 (_ULCAST_(1) << MIPS_HWR_IMPL2)
  803. /*
  804. * Bitfields in the TX39 family CP0 Configuration Register 3
  805. */
  806. #define TX39_CONF_ICS_SHIFT 19
  807. #define TX39_CONF_ICS_MASK 0x00380000
  808. #define TX39_CONF_ICS_1KB 0x00000000
  809. #define TX39_CONF_ICS_2KB 0x00080000
  810. #define TX39_CONF_ICS_4KB 0x00100000
  811. #define TX39_CONF_ICS_8KB 0x00180000
  812. #define TX39_CONF_ICS_16KB 0x00200000
  813. #define TX39_CONF_DCS_SHIFT 16
  814. #define TX39_CONF_DCS_MASK 0x00070000
  815. #define TX39_CONF_DCS_1KB 0x00000000
  816. #define TX39_CONF_DCS_2KB 0x00010000
  817. #define TX39_CONF_DCS_4KB 0x00020000
  818. #define TX39_CONF_DCS_8KB 0x00030000
  819. #define TX39_CONF_DCS_16KB 0x00040000
  820. #define TX39_CONF_CWFON 0x00004000
  821. #define TX39_CONF_WBON 0x00002000
  822. #define TX39_CONF_RF_SHIFT 10
  823. #define TX39_CONF_RF_MASK 0x00000c00
  824. #define TX39_CONF_DOZE 0x00000200
  825. #define TX39_CONF_HALT 0x00000100
  826. #define TX39_CONF_LOCK 0x00000080
  827. #define TX39_CONF_ICE 0x00000020
  828. #define TX39_CONF_DCE 0x00000010
  829. #define TX39_CONF_IRSIZE_SHIFT 2
  830. #define TX39_CONF_IRSIZE_MASK 0x0000000c
  831. #define TX39_CONF_DRSIZE_SHIFT 0
  832. #define TX39_CONF_DRSIZE_MASK 0x00000003
  833. /*
  834. * Interesting Bits in the R10K CP0 Branch Diagnostic Register
  835. */
  836. /* Disable Branch Target Address Cache */
  837. #define R10K_DIAG_D_BTAC (_ULCAST_(1) << 27)
  838. /* Enable Branch Prediction Global History */
  839. #define R10K_DIAG_E_GHIST (_ULCAST_(1) << 26)
  840. /* Disable Branch Return Cache */
  841. #define R10K_DIAG_D_BRC (_ULCAST_(1) << 22)
  842. /* Flush ITLB */
  843. #define LOONGSON_DIAG_ITLB (_ULCAST_(1) << 2)
  844. /* Flush DTLB */
  845. #define LOONGSON_DIAG_DTLB (_ULCAST_(1) << 3)
  846. /* Flush VTLB */
  847. #define LOONGSON_DIAG_VTLB (_ULCAST_(1) << 12)
  848. /* Flush FTLB */
  849. #define LOONGSON_DIAG_FTLB (_ULCAST_(1) << 13)
  850. /*
  851. * Coprocessor 1 (FPU) register names
  852. */
  853. #define CP1_REVISION $0
  854. #define CP1_UFR $1
  855. #define CP1_UNFR $4
  856. #define CP1_FCCR $25
  857. #define CP1_FEXR $26
  858. #define CP1_FENR $28
  859. #define CP1_STATUS $31
  860. /*
  861. * Bits in the MIPS32/64 coprocessor 1 (FPU) revision register.
  862. */
  863. #define MIPS_FPIR_S (_ULCAST_(1) << 16)
  864. #define MIPS_FPIR_D (_ULCAST_(1) << 17)
  865. #define MIPS_FPIR_PS (_ULCAST_(1) << 18)
  866. #define MIPS_FPIR_3D (_ULCAST_(1) << 19)
  867. #define MIPS_FPIR_W (_ULCAST_(1) << 20)
  868. #define MIPS_FPIR_L (_ULCAST_(1) << 21)
  869. #define MIPS_FPIR_F64 (_ULCAST_(1) << 22)
  870. #define MIPS_FPIR_HAS2008 (_ULCAST_(1) << 23)
  871. #define MIPS_FPIR_UFRP (_ULCAST_(1) << 28)
  872. #define MIPS_FPIR_FREP (_ULCAST_(1) << 29)
  873. /*
  874. * Bits in the MIPS32/64 coprocessor 1 (FPU) condition codes register.
  875. */
  876. #define MIPS_FCCR_CONDX_S 0
  877. #define MIPS_FCCR_CONDX (_ULCAST_(255) << MIPS_FCCR_CONDX_S)
  878. #define MIPS_FCCR_COND0_S 0
  879. #define MIPS_FCCR_COND0 (_ULCAST_(1) << MIPS_FCCR_COND0_S)
  880. #define MIPS_FCCR_COND1_S 1
  881. #define MIPS_FCCR_COND1 (_ULCAST_(1) << MIPS_FCCR_COND1_S)
  882. #define MIPS_FCCR_COND2_S 2
  883. #define MIPS_FCCR_COND2 (_ULCAST_(1) << MIPS_FCCR_COND2_S)
  884. #define MIPS_FCCR_COND3_S 3
  885. #define MIPS_FCCR_COND3 (_ULCAST_(1) << MIPS_FCCR_COND3_S)
  886. #define MIPS_FCCR_COND4_S 4
  887. #define MIPS_FCCR_COND4 (_ULCAST_(1) << MIPS_FCCR_COND4_S)
  888. #define MIPS_FCCR_COND5_S 5
  889. #define MIPS_FCCR_COND5 (_ULCAST_(1) << MIPS_FCCR_COND5_S)
  890. #define MIPS_FCCR_COND6_S 6
  891. #define MIPS_FCCR_COND6 (_ULCAST_(1) << MIPS_FCCR_COND6_S)
  892. #define MIPS_FCCR_COND7_S 7
  893. #define MIPS_FCCR_COND7 (_ULCAST_(1) << MIPS_FCCR_COND7_S)
  894. /*
  895. * Bits in the MIPS32/64 coprocessor 1 (FPU) enables register.
  896. */
  897. #define MIPS_FENR_FS_S 2
  898. #define MIPS_FENR_FS (_ULCAST_(1) << MIPS_FENR_FS_S)
  899. /*
  900. * FPU Status Register Values
  901. */
  902. #define FPU_CSR_COND_S 23 /* $fcc0 */
  903. #define FPU_CSR_COND (_ULCAST_(1) << FPU_CSR_COND_S)
  904. #define FPU_CSR_FS_S 24 /* flush denormalised results to 0 */
  905. #define FPU_CSR_FS (_ULCAST_(1) << FPU_CSR_FS_S)
  906. #define FPU_CSR_CONDX_S 25 /* $fcc[7:1] */
  907. #define FPU_CSR_CONDX (_ULCAST_(127) << FPU_CSR_CONDX_S)
  908. #define FPU_CSR_COND1_S 25 /* $fcc1 */
  909. #define FPU_CSR_COND1 (_ULCAST_(1) << FPU_CSR_COND1_S)
  910. #define FPU_CSR_COND2_S 26 /* $fcc2 */
  911. #define FPU_CSR_COND2 (_ULCAST_(1) << FPU_CSR_COND2_S)
  912. #define FPU_CSR_COND3_S 27 /* $fcc3 */
  913. #define FPU_CSR_COND3 (_ULCAST_(1) << FPU_CSR_COND3_S)
  914. #define FPU_CSR_COND4_S 28 /* $fcc4 */
  915. #define FPU_CSR_COND4 (_ULCAST_(1) << FPU_CSR_COND4_S)
  916. #define FPU_CSR_COND5_S 29 /* $fcc5 */
  917. #define FPU_CSR_COND5 (_ULCAST_(1) << FPU_CSR_COND5_S)
  918. #define FPU_CSR_COND6_S 30 /* $fcc6 */
  919. #define FPU_CSR_COND6 (_ULCAST_(1) << FPU_CSR_COND6_S)
  920. #define FPU_CSR_COND7_S 31 /* $fcc7 */
  921. #define FPU_CSR_COND7 (_ULCAST_(1) << FPU_CSR_COND7_S)
  922. /*
  923. * Bits 22:20 of the FPU Status Register will be read as 0,
  924. * and should be written as zero.
  925. */
  926. #define FPU_CSR_RSVD (_ULCAST_(7) << 20)
  927. #define FPU_CSR_ABS2008 (_ULCAST_(1) << 19)
  928. #define FPU_CSR_NAN2008 (_ULCAST_(1) << 18)
  929. /*
  930. * X the exception cause indicator
  931. * E the exception enable
  932. * S the sticky/flag bit
  933. */
  934. #define FPU_CSR_ALL_X 0x0003f000
  935. #define FPU_CSR_UNI_X 0x00020000
  936. #define FPU_CSR_INV_X 0x00010000
  937. #define FPU_CSR_DIV_X 0x00008000
  938. #define FPU_CSR_OVF_X 0x00004000
  939. #define FPU_CSR_UDF_X 0x00002000
  940. #define FPU_CSR_INE_X 0x00001000
  941. #define FPU_CSR_ALL_E 0x00000f80
  942. #define FPU_CSR_INV_E 0x00000800
  943. #define FPU_CSR_DIV_E 0x00000400
  944. #define FPU_CSR_OVF_E 0x00000200
  945. #define FPU_CSR_UDF_E 0x00000100
  946. #define FPU_CSR_INE_E 0x00000080
  947. #define FPU_CSR_ALL_S 0x0000007c
  948. #define FPU_CSR_INV_S 0x00000040
  949. #define FPU_CSR_DIV_S 0x00000020
  950. #define FPU_CSR_OVF_S 0x00000010
  951. #define FPU_CSR_UDF_S 0x00000008
  952. #define FPU_CSR_INE_S 0x00000004
  953. /* Bits 0 and 1 of FPU Status Register specify the rounding mode */
  954. #define FPU_CSR_RM 0x00000003
  955. #define FPU_CSR_RN 0x0 /* nearest */
  956. #define FPU_CSR_RZ 0x1 /* towards zero */
  957. #define FPU_CSR_RU 0x2 /* towards +Infinity */
  958. #define FPU_CSR_RD 0x3 /* towards -Infinity */
  959. #ifndef __ASSEMBLY__
  960. /*
  961. * Macros for handling the ISA mode bit for MIPS16 and microMIPS.
  962. */
  963. #if defined(CONFIG_SYS_SUPPORTS_MIPS16) || \
  964. defined(CONFIG_SYS_SUPPORTS_MICROMIPS)
  965. #define get_isa16_mode(x) ((x) & 0x1)
  966. #define msk_isa16_mode(x) ((x) & ~0x1)
  967. #define set_isa16_mode(x) do { (x) |= 0x1; } while(0)
  968. #else
  969. #define get_isa16_mode(x) 0
  970. #define msk_isa16_mode(x) (x)
  971. #define set_isa16_mode(x) do { } while(0)
  972. #endif
  973. /*
  974. * microMIPS instructions can be 16-bit or 32-bit in length. This
  975. * returns a 1 if the instruction is 16-bit and a 0 if 32-bit.
  976. */
  977. static inline int mm_insn_16bit(u16 insn)
  978. {
  979. u16 opcode = (insn >> 10) & 0x7;
  980. return (opcode >= 1 && opcode <= 3) ? 1 : 0;
  981. }
  982. /*
  983. * Helper macros for generating raw instruction encodings in inline asm.
  984. */
  985. #ifdef CONFIG_CPU_MICROMIPS
  986. #define _ASM_INSN16_IF_MM(_enc) \
  987. ".insn\n\t" \
  988. ".hword (" #_enc ")\n\t"
  989. #define _ASM_INSN32_IF_MM(_enc) \
  990. ".insn\n\t" \
  991. ".hword ((" #_enc ") >> 16)\n\t" \
  992. ".hword ((" #_enc ") & 0xffff)\n\t"
  993. #else
  994. #define _ASM_INSN_IF_MIPS(_enc) \
  995. ".insn\n\t" \
  996. ".word (" #_enc ")\n\t"
  997. #endif
  998. #ifndef _ASM_INSN16_IF_MM
  999. #define _ASM_INSN16_IF_MM(_enc)
  1000. #endif
  1001. #ifndef _ASM_INSN32_IF_MM
  1002. #define _ASM_INSN32_IF_MM(_enc)
  1003. #endif
  1004. #ifndef _ASM_INSN_IF_MIPS
  1005. #define _ASM_INSN_IF_MIPS(_enc)
  1006. #endif
  1007. /*
  1008. * TLB Invalidate Flush
  1009. */
  1010. static inline void tlbinvf(void)
  1011. {
  1012. __asm__ __volatile__(
  1013. ".set push\n\t"
  1014. ".set noreorder\n\t"
  1015. "# tlbinvf\n\t"
  1016. _ASM_INSN_IF_MIPS(0x42000004)
  1017. _ASM_INSN32_IF_MM(0x0000537c)
  1018. ".set pop");
  1019. }
  1020. /*
  1021. * Functions to access the R10000 performance counters. These are basically
  1022. * mfc0 and mtc0 instructions from and to coprocessor register with a 5-bit
  1023. * performance counter number encoded into bits 1 ... 5 of the instruction.
  1024. * Only performance counters 0 to 1 actually exist, so for a non-R10000 aware
  1025. * disassembler these will look like an access to sel 0 or 1.
  1026. */
  1027. #define read_r10k_perf_cntr(counter) \
  1028. ({ \
  1029. unsigned int __res; \
  1030. __asm__ __volatile__( \
  1031. "mfpc\t%0, %1" \
  1032. : "=r" (__res) \
  1033. : "i" (counter)); \
  1034. \
  1035. __res; \
  1036. })
  1037. #define write_r10k_perf_cntr(counter,val) \
  1038. do { \
  1039. __asm__ __volatile__( \
  1040. "mtpc\t%0, %1" \
  1041. : \
  1042. : "r" (val), "i" (counter)); \
  1043. } while (0)
  1044. #define read_r10k_perf_event(counter) \
  1045. ({ \
  1046. unsigned int __res; \
  1047. __asm__ __volatile__( \
  1048. "mfps\t%0, %1" \
  1049. : "=r" (__res) \
  1050. : "i" (counter)); \
  1051. \
  1052. __res; \
  1053. })
  1054. #define write_r10k_perf_cntl(counter,val) \
  1055. do { \
  1056. __asm__ __volatile__( \
  1057. "mtps\t%0, %1" \
  1058. : \
  1059. : "r" (val), "i" (counter)); \
  1060. } while (0)
  1061. /*
  1062. * Macros to access the system control coprocessor
  1063. */
  1064. #define __read_32bit_c0_register(source, sel) \
  1065. ({ unsigned int __res; \
  1066. if (sel == 0) \
  1067. __asm__ __volatile__( \
  1068. "mfc0\t%0, " #source "\n\t" \
  1069. : "=r" (__res)); \
  1070. else \
  1071. __asm__ __volatile__( \
  1072. ".set\tmips32\n\t" \
  1073. "mfc0\t%0, " #source ", " #sel "\n\t" \
  1074. ".set\tmips0\n\t" \
  1075. : "=r" (__res)); \
  1076. __res; \
  1077. })
  1078. #define __read_64bit_c0_register(source, sel) \
  1079. ({ unsigned long long __res; \
  1080. if (sizeof(unsigned long) == 4) \
  1081. __res = __read_64bit_c0_split(source, sel); \
  1082. else if (sel == 0) \
  1083. __asm__ __volatile__( \
  1084. ".set\tmips3\n\t" \
  1085. "dmfc0\t%0, " #source "\n\t" \
  1086. ".set\tmips0" \
  1087. : "=r" (__res)); \
  1088. else \
  1089. __asm__ __volatile__( \
  1090. ".set\tmips64\n\t" \
  1091. "dmfc0\t%0, " #source ", " #sel "\n\t" \
  1092. ".set\tmips0" \
  1093. : "=r" (__res)); \
  1094. __res; \
  1095. })
  1096. #define __write_32bit_c0_register(register, sel, value) \
  1097. do { \
  1098. if (sel == 0) \
  1099. __asm__ __volatile__( \
  1100. "mtc0\t%z0, " #register "\n\t" \
  1101. : : "Jr" ((unsigned int)(value))); \
  1102. else \
  1103. __asm__ __volatile__( \
  1104. ".set\tmips32\n\t" \
  1105. "mtc0\t%z0, " #register ", " #sel "\n\t" \
  1106. ".set\tmips0" \
  1107. : : "Jr" ((unsigned int)(value))); \
  1108. } while (0)
  1109. #define __write_64bit_c0_register(register, sel, value) \
  1110. do { \
  1111. if (sizeof(unsigned long) == 4) \
  1112. __write_64bit_c0_split(register, sel, value); \
  1113. else if (sel == 0) \
  1114. __asm__ __volatile__( \
  1115. ".set\tmips3\n\t" \
  1116. "dmtc0\t%z0, " #register "\n\t" \
  1117. ".set\tmips0" \
  1118. : : "Jr" (value)); \
  1119. else \
  1120. __asm__ __volatile__( \
  1121. ".set\tmips64\n\t" \
  1122. "dmtc0\t%z0, " #register ", " #sel "\n\t" \
  1123. ".set\tmips0" \
  1124. : : "Jr" (value)); \
  1125. } while (0)
  1126. #define __read_ulong_c0_register(reg, sel) \
  1127. ((sizeof(unsigned long) == 4) ? \
  1128. (unsigned long) __read_32bit_c0_register(reg, sel) : \
  1129. (unsigned long) __read_64bit_c0_register(reg, sel))
  1130. #define __write_ulong_c0_register(reg, sel, val) \
  1131. do { \
  1132. if (sizeof(unsigned long) == 4) \
  1133. __write_32bit_c0_register(reg, sel, val); \
  1134. else \
  1135. __write_64bit_c0_register(reg, sel, val); \
  1136. } while (0)
  1137. /*
  1138. * On RM7000/RM9000 these are uses to access cop0 set 1 registers
  1139. */
  1140. #define __read_32bit_c0_ctrl_register(source) \
  1141. ({ unsigned int __res; \
  1142. __asm__ __volatile__( \
  1143. "cfc0\t%0, " #source "\n\t" \
  1144. : "=r" (__res)); \
  1145. __res; \
  1146. })
  1147. #define __write_32bit_c0_ctrl_register(register, value) \
  1148. do { \
  1149. __asm__ __volatile__( \
  1150. "ctc0\t%z0, " #register "\n\t" \
  1151. : : "Jr" ((unsigned int)(value))); \
  1152. } while (0)
  1153. /*
  1154. * These versions are only needed for systems with more than 38 bits of
  1155. * physical address space running the 32-bit kernel. That's none atm :-)
  1156. */
  1157. #define __read_64bit_c0_split(source, sel) \
  1158. ({ \
  1159. unsigned long long __val; \
  1160. unsigned long __flags; \
  1161. \
  1162. local_irq_save(__flags); \
  1163. if (sel == 0) \
  1164. __asm__ __volatile__( \
  1165. ".set\tmips64\n\t" \
  1166. "dmfc0\t%M0, " #source "\n\t" \
  1167. "dsll\t%L0, %M0, 32\n\t" \
  1168. "dsra\t%M0, %M0, 32\n\t" \
  1169. "dsra\t%L0, %L0, 32\n\t" \
  1170. ".set\tmips0" \
  1171. : "=r" (__val)); \
  1172. else \
  1173. __asm__ __volatile__( \
  1174. ".set\tmips64\n\t" \
  1175. "dmfc0\t%M0, " #source ", " #sel "\n\t" \
  1176. "dsll\t%L0, %M0, 32\n\t" \
  1177. "dsra\t%M0, %M0, 32\n\t" \
  1178. "dsra\t%L0, %L0, 32\n\t" \
  1179. ".set\tmips0" \
  1180. : "=r" (__val)); \
  1181. local_irq_restore(__flags); \
  1182. \
  1183. __val; \
  1184. })
  1185. #define __write_64bit_c0_split(source, sel, val) \
  1186. do { \
  1187. unsigned long __flags; \
  1188. \
  1189. local_irq_save(__flags); \
  1190. if (sel == 0) \
  1191. __asm__ __volatile__( \
  1192. ".set\tmips64\n\t" \
  1193. "dsll\t%L0, %L0, 32\n\t" \
  1194. "dsrl\t%L0, %L0, 32\n\t" \
  1195. "dsll\t%M0, %M0, 32\n\t" \
  1196. "or\t%L0, %L0, %M0\n\t" \
  1197. "dmtc0\t%L0, " #source "\n\t" \
  1198. ".set\tmips0" \
  1199. : : "r" (val)); \
  1200. else \
  1201. __asm__ __volatile__( \
  1202. ".set\tmips64\n\t" \
  1203. "dsll\t%L0, %L0, 32\n\t" \
  1204. "dsrl\t%L0, %L0, 32\n\t" \
  1205. "dsll\t%M0, %M0, 32\n\t" \
  1206. "or\t%L0, %L0, %M0\n\t" \
  1207. "dmtc0\t%L0, " #source ", " #sel "\n\t" \
  1208. ".set\tmips0" \
  1209. : : "r" (val)); \
  1210. local_irq_restore(__flags); \
  1211. } while (0)
  1212. #define __readx_32bit_c0_register(source) \
  1213. ({ \
  1214. unsigned int __res; \
  1215. \
  1216. __asm__ __volatile__( \
  1217. " .set push \n" \
  1218. " .set noat \n" \
  1219. " .set mips32r2 \n" \
  1220. " # mfhc0 $1, %1 \n" \
  1221. _ASM_INSN_IF_MIPS(0x40410000 | ((%1 & 0x1f) << 11)) \
  1222. _ASM_INSN32_IF_MM(0x002000f4 | ((%1 & 0x1f) << 16)) \
  1223. " move %0, $1 \n" \
  1224. " .set pop \n" \
  1225. : "=r" (__res) \
  1226. : "i" (source)); \
  1227. __res; \
  1228. })
  1229. #define __writex_32bit_c0_register(register, value) \
  1230. do { \
  1231. __asm__ __volatile__( \
  1232. " .set push \n" \
  1233. " .set noat \n" \
  1234. " .set mips32r2 \n" \
  1235. " move $1, %0 \n" \
  1236. " # mthc0 $1, %1 \n" \
  1237. _ASM_INSN_IF_MIPS(0x40c10000 | ((%1 & 0x1f) << 11)) \
  1238. _ASM_INSN32_IF_MM(0x002002f4 | ((%1 & 0x1f) << 16)) \
  1239. " .set pop \n" \
  1240. : \
  1241. : "r" (value), "i" (register)); \
  1242. } while (0)
  1243. #define read_c0_index() __read_32bit_c0_register($0, 0)
  1244. #define write_c0_index(val) __write_32bit_c0_register($0, 0, val)
  1245. #define read_c0_random() __read_32bit_c0_register($1, 0)
  1246. #define write_c0_random(val) __write_32bit_c0_register($1, 0, val)
  1247. #define read_c0_entrylo0() __read_ulong_c0_register($2, 0)
  1248. #define write_c0_entrylo0(val) __write_ulong_c0_register($2, 0, val)
  1249. #define readx_c0_entrylo0() __readx_32bit_c0_register(2)
  1250. #define writex_c0_entrylo0(val) __writex_32bit_c0_register(2, val)
  1251. #define read_c0_entrylo1() __read_ulong_c0_register($3, 0)
  1252. #define write_c0_entrylo1(val) __write_ulong_c0_register($3, 0, val)
  1253. #define readx_c0_entrylo1() __readx_32bit_c0_register(3)
  1254. #define writex_c0_entrylo1(val) __writex_32bit_c0_register(3, val)
  1255. #define read_c0_conf() __read_32bit_c0_register($3, 0)
  1256. #define write_c0_conf(val) __write_32bit_c0_register($3, 0, val)
  1257. #define read_c0_context() __read_ulong_c0_register($4, 0)
  1258. #define write_c0_context(val) __write_ulong_c0_register($4, 0, val)
  1259. #define read_c0_contextconfig() __read_32bit_c0_register($4, 1)
  1260. #define write_c0_contextconfig(val) __write_32bit_c0_register($4, 1, val)
  1261. #define read_c0_userlocal() __read_ulong_c0_register($4, 2)
  1262. #define write_c0_userlocal(val) __write_ulong_c0_register($4, 2, val)
  1263. #define read_c0_xcontextconfig() __read_ulong_c0_register($4, 3)
  1264. #define write_c0_xcontextconfig(val) __write_ulong_c0_register($4, 3, val)
  1265. #define read_c0_pagemask() __read_32bit_c0_register($5, 0)
  1266. #define write_c0_pagemask(val) __write_32bit_c0_register($5, 0, val)
  1267. #define read_c0_pagegrain() __read_32bit_c0_register($5, 1)
  1268. #define write_c0_pagegrain(val) __write_32bit_c0_register($5, 1, val)
  1269. #define read_c0_wired() __read_32bit_c0_register($6, 0)
  1270. #define write_c0_wired(val) __write_32bit_c0_register($6, 0, val)
  1271. #define read_c0_info() __read_32bit_c0_register($7, 0)
  1272. #define read_c0_cache() __read_32bit_c0_register($7, 0) /* TX39xx */
  1273. #define write_c0_cache(val) __write_32bit_c0_register($7, 0, val)
  1274. #define read_c0_badvaddr() __read_ulong_c0_register($8, 0)
  1275. #define write_c0_badvaddr(val) __write_ulong_c0_register($8, 0, val)
  1276. #define read_c0_badinstr() __read_32bit_c0_register($8, 1)
  1277. #define read_c0_badinstrp() __read_32bit_c0_register($8, 2)
  1278. #define read_c0_count() __read_32bit_c0_register($9, 0)
  1279. #define write_c0_count(val) __write_32bit_c0_register($9, 0, val)
  1280. #define read_c0_count2() __read_32bit_c0_register($9, 6) /* pnx8550 */
  1281. #define write_c0_count2(val) __write_32bit_c0_register($9, 6, val)
  1282. #define read_c0_count3() __read_32bit_c0_register($9, 7) /* pnx8550 */
  1283. #define write_c0_count3(val) __write_32bit_c0_register($9, 7, val)
  1284. #define read_c0_entryhi() __read_ulong_c0_register($10, 0)
  1285. #define write_c0_entryhi(val) __write_ulong_c0_register($10, 0, val)
  1286. #define read_c0_guestctl1() __read_32bit_c0_register($10, 4)
  1287. #define write_c0_guestctl1(val) __write_32bit_c0_register($10, 4, val)
  1288. #define read_c0_guestctl2() __read_32bit_c0_register($10, 5)
  1289. #define write_c0_guestctl2(val) __write_32bit_c0_register($10, 5, val)
  1290. #define read_c0_guestctl3() __read_32bit_c0_register($10, 6)
  1291. #define write_c0_guestctl3(val) __write_32bit_c0_register($10, 6, val)
  1292. #define read_c0_compare() __read_32bit_c0_register($11, 0)
  1293. #define write_c0_compare(val) __write_32bit_c0_register($11, 0, val)
  1294. #define read_c0_guestctl0ext() __read_32bit_c0_register($11, 4)
  1295. #define write_c0_guestctl0ext(val) __write_32bit_c0_register($11, 4, val)
  1296. #define read_c0_compare2() __read_32bit_c0_register($11, 6) /* pnx8550 */
  1297. #define write_c0_compare2(val) __write_32bit_c0_register($11, 6, val)
  1298. #define read_c0_compare3() __read_32bit_c0_register($11, 7) /* pnx8550 */
  1299. #define write_c0_compare3(val) __write_32bit_c0_register($11, 7, val)
  1300. #define read_c0_status() __read_32bit_c0_register($12, 0)
  1301. #define write_c0_status(val) __write_32bit_c0_register($12, 0, val)
  1302. #define read_c0_guestctl0() __read_32bit_c0_register($12, 6)
  1303. #define write_c0_guestctl0(val) __write_32bit_c0_register($12, 6, val)
  1304. #define read_c0_gtoffset() __read_32bit_c0_register($12, 7)
  1305. #define write_c0_gtoffset(val) __write_32bit_c0_register($12, 7, val)
  1306. #define read_c0_cause() __read_32bit_c0_register($13, 0)
  1307. #define write_c0_cause(val) __write_32bit_c0_register($13, 0, val)
  1308. #define read_c0_epc() __read_ulong_c0_register($14, 0)
  1309. #define write_c0_epc(val) __write_ulong_c0_register($14, 0, val)
  1310. #define read_c0_prid() __read_32bit_c0_register($15, 0)
  1311. #define read_c0_cmgcrbase() __read_ulong_c0_register($15, 3)
  1312. #define read_c0_config() __read_32bit_c0_register($16, 0)
  1313. #define read_c0_config1() __read_32bit_c0_register($16, 1)
  1314. #define read_c0_config2() __read_32bit_c0_register($16, 2)
  1315. #define read_c0_config3() __read_32bit_c0_register($16, 3)
  1316. #define read_c0_config4() __read_32bit_c0_register($16, 4)
  1317. #define read_c0_config5() __read_32bit_c0_register($16, 5)
  1318. #define read_c0_config6() __read_32bit_c0_register($16, 6)
  1319. #define read_c0_config7() __read_32bit_c0_register($16, 7)
  1320. #define write_c0_config(val) __write_32bit_c0_register($16, 0, val)
  1321. #define write_c0_config1(val) __write_32bit_c0_register($16, 1, val)
  1322. #define write_c0_config2(val) __write_32bit_c0_register($16, 2, val)
  1323. #define write_c0_config3(val) __write_32bit_c0_register($16, 3, val)
  1324. #define write_c0_config4(val) __write_32bit_c0_register($16, 4, val)
  1325. #define write_c0_config5(val) __write_32bit_c0_register($16, 5, val)
  1326. #define write_c0_config6(val) __write_32bit_c0_register($16, 6, val)
  1327. #define write_c0_config7(val) __write_32bit_c0_register($16, 7, val)
  1328. #define read_c0_lladdr() __read_ulong_c0_register($17, 0)
  1329. #define write_c0_lladdr(val) __write_ulong_c0_register($17, 0, val)
  1330. #define read_c0_maar() __read_ulong_c0_register($17, 1)
  1331. #define write_c0_maar(val) __write_ulong_c0_register($17, 1, val)
  1332. #define read_c0_maari() __read_32bit_c0_register($17, 2)
  1333. #define write_c0_maari(val) __write_32bit_c0_register($17, 2, val)
  1334. /*
  1335. * The WatchLo register. There may be up to 8 of them.
  1336. */
  1337. #define read_c0_watchlo0() __read_ulong_c0_register($18, 0)
  1338. #define read_c0_watchlo1() __read_ulong_c0_register($18, 1)
  1339. #define read_c0_watchlo2() __read_ulong_c0_register($18, 2)
  1340. #define read_c0_watchlo3() __read_ulong_c0_register($18, 3)
  1341. #define read_c0_watchlo4() __read_ulong_c0_register($18, 4)
  1342. #define read_c0_watchlo5() __read_ulong_c0_register($18, 5)
  1343. #define read_c0_watchlo6() __read_ulong_c0_register($18, 6)
  1344. #define read_c0_watchlo7() __read_ulong_c0_register($18, 7)
  1345. #define write_c0_watchlo0(val) __write_ulong_c0_register($18, 0, val)
  1346. #define write_c0_watchlo1(val) __write_ulong_c0_register($18, 1, val)
  1347. #define write_c0_watchlo2(val) __write_ulong_c0_register($18, 2, val)
  1348. #define write_c0_watchlo3(val) __write_ulong_c0_register($18, 3, val)
  1349. #define write_c0_watchlo4(val) __write_ulong_c0_register($18, 4, val)
  1350. #define write_c0_watchlo5(val) __write_ulong_c0_register($18, 5, val)
  1351. #define write_c0_watchlo6(val) __write_ulong_c0_register($18, 6, val)
  1352. #define write_c0_watchlo7(val) __write_ulong_c0_register($18, 7, val)
  1353. /*
  1354. * The WatchHi register. There may be up to 8 of them.
  1355. */
  1356. #define read_c0_watchhi0() __read_32bit_c0_register($19, 0)
  1357. #define read_c0_watchhi1() __read_32bit_c0_register($19, 1)
  1358. #define read_c0_watchhi2() __read_32bit_c0_register($19, 2)
  1359. #define read_c0_watchhi3() __read_32bit_c0_register($19, 3)
  1360. #define read_c0_watchhi4() __read_32bit_c0_register($19, 4)
  1361. #define read_c0_watchhi5() __read_32bit_c0_register($19, 5)
  1362. #define read_c0_watchhi6() __read_32bit_c0_register($19, 6)
  1363. #define read_c0_watchhi7() __read_32bit_c0_register($19, 7)
  1364. #define write_c0_watchhi0(val) __write_32bit_c0_register($19, 0, val)
  1365. #define write_c0_watchhi1(val) __write_32bit_c0_register($19, 1, val)
  1366. #define write_c0_watchhi2(val) __write_32bit_c0_register($19, 2, val)
  1367. #define write_c0_watchhi3(val) __write_32bit_c0_register($19, 3, val)
  1368. #define write_c0_watchhi4(val) __write_32bit_c0_register($19, 4, val)
  1369. #define write_c0_watchhi5(val) __write_32bit_c0_register($19, 5, val)
  1370. #define write_c0_watchhi6(val) __write_32bit_c0_register($19, 6, val)
  1371. #define write_c0_watchhi7(val) __write_32bit_c0_register($19, 7, val)
  1372. #define read_c0_xcontext() __read_ulong_c0_register($20, 0)
  1373. #define write_c0_xcontext(val) __write_ulong_c0_register($20, 0, val)
  1374. #define read_c0_intcontrol() __read_32bit_c0_ctrl_register($20)
  1375. #define write_c0_intcontrol(val) __write_32bit_c0_ctrl_register($20, val)
  1376. #define read_c0_framemask() __read_32bit_c0_register($21, 0)
  1377. #define write_c0_framemask(val) __write_32bit_c0_register($21, 0, val)
  1378. #define read_c0_diag() __read_32bit_c0_register($22, 0)
  1379. #define write_c0_diag(val) __write_32bit_c0_register($22, 0, val)
  1380. /* R10K CP0 Branch Diagnostic register is 64bits wide */
  1381. #define read_c0_r10k_diag() __read_64bit_c0_register($22, 0)
  1382. #define write_c0_r10k_diag(val) __write_64bit_c0_register($22, 0, val)
  1383. #define read_c0_diag1() __read_32bit_c0_register($22, 1)
  1384. #define write_c0_diag1(val) __write_32bit_c0_register($22, 1, val)
  1385. #define read_c0_diag2() __read_32bit_c0_register($22, 2)
  1386. #define write_c0_diag2(val) __write_32bit_c0_register($22, 2, val)
  1387. #define read_c0_diag3() __read_32bit_c0_register($22, 3)
  1388. #define write_c0_diag3(val) __write_32bit_c0_register($22, 3, val)
  1389. #define read_c0_diag4() __read_32bit_c0_register($22, 4)
  1390. #define write_c0_diag4(val) __write_32bit_c0_register($22, 4, val)
  1391. #define read_c0_diag5() __read_32bit_c0_register($22, 5)
  1392. #define write_c0_diag5(val) __write_32bit_c0_register($22, 5, val)
  1393. #define read_c0_debug() __read_32bit_c0_register($23, 0)
  1394. #define write_c0_debug(val) __write_32bit_c0_register($23, 0, val)
  1395. #define read_c0_depc() __read_ulong_c0_register($24, 0)
  1396. #define write_c0_depc(val) __write_ulong_c0_register($24, 0, val)
  1397. /*
  1398. * MIPS32 / MIPS64 performance counters
  1399. */
  1400. #define read_c0_perfctrl0() __read_32bit_c0_register($25, 0)
  1401. #define write_c0_perfctrl0(val) __write_32bit_c0_register($25, 0, val)
  1402. #define read_c0_perfcntr0() __read_32bit_c0_register($25, 1)
  1403. #define write_c0_perfcntr0(val) __write_32bit_c0_register($25, 1, val)
  1404. #define read_c0_perfcntr0_64() __read_64bit_c0_register($25, 1)
  1405. #define write_c0_perfcntr0_64(val) __write_64bit_c0_register($25, 1, val)
  1406. #define read_c0_perfctrl1() __read_32bit_c0_register($25, 2)
  1407. #define write_c0_perfctrl1(val) __write_32bit_c0_register($25, 2, val)
  1408. #define read_c0_perfcntr1() __read_32bit_c0_register($25, 3)
  1409. #define write_c0_perfcntr1(val) __write_32bit_c0_register($25, 3, val)
  1410. #define read_c0_perfcntr1_64() __read_64bit_c0_register($25, 3)
  1411. #define write_c0_perfcntr1_64(val) __write_64bit_c0_register($25, 3, val)
  1412. #define read_c0_perfctrl2() __read_32bit_c0_register($25, 4)
  1413. #define write_c0_perfctrl2(val) __write_32bit_c0_register($25, 4, val)
  1414. #define read_c0_perfcntr2() __read_32bit_c0_register($25, 5)
  1415. #define write_c0_perfcntr2(val) __write_32bit_c0_register($25, 5, val)
  1416. #define read_c0_perfcntr2_64() __read_64bit_c0_register($25, 5)
  1417. #define write_c0_perfcntr2_64(val) __write_64bit_c0_register($25, 5, val)
  1418. #define read_c0_perfctrl3() __read_32bit_c0_register($25, 6)
  1419. #define write_c0_perfctrl3(val) __write_32bit_c0_register($25, 6, val)
  1420. #define read_c0_perfcntr3() __read_32bit_c0_register($25, 7)
  1421. #define write_c0_perfcntr3(val) __write_32bit_c0_register($25, 7, val)
  1422. #define read_c0_perfcntr3_64() __read_64bit_c0_register($25, 7)
  1423. #define write_c0_perfcntr3_64(val) __write_64bit_c0_register($25, 7, val)
  1424. #define read_c0_ecc() __read_32bit_c0_register($26, 0)
  1425. #define write_c0_ecc(val) __write_32bit_c0_register($26, 0, val)
  1426. #define read_c0_derraddr0() __read_ulong_c0_register($26, 1)
  1427. #define write_c0_derraddr0(val) __write_ulong_c0_register($26, 1, val)
  1428. #define read_c0_cacheerr() __read_32bit_c0_register($27, 0)
  1429. #define read_c0_derraddr1() __read_ulong_c0_register($27, 1)
  1430. #define write_c0_derraddr1(val) __write_ulong_c0_register($27, 1, val)
  1431. #define read_c0_taglo() __read_32bit_c0_register($28, 0)
  1432. #define write_c0_taglo(val) __write_32bit_c0_register($28, 0, val)
  1433. #define read_c0_dtaglo() __read_32bit_c0_register($28, 2)
  1434. #define write_c0_dtaglo(val) __write_32bit_c0_register($28, 2, val)
  1435. #define read_c0_ddatalo() __read_32bit_c0_register($28, 3)
  1436. #define write_c0_ddatalo(val) __write_32bit_c0_register($28, 3, val)
  1437. #define read_c0_staglo() __read_32bit_c0_register($28, 4)
  1438. #define write_c0_staglo(val) __write_32bit_c0_register($28, 4, val)
  1439. #define read_c0_taghi() __read_32bit_c0_register($29, 0)
  1440. #define write_c0_taghi(val) __write_32bit_c0_register($29, 0, val)
  1441. #define read_c0_errorepc() __read_ulong_c0_register($30, 0)
  1442. #define write_c0_errorepc(val) __write_ulong_c0_register($30, 0, val)
  1443. /* MIPSR2 */
  1444. #define read_c0_hwrena() __read_32bit_c0_register($7, 0)
  1445. #define write_c0_hwrena(val) __write_32bit_c0_register($7, 0, val)
  1446. #define read_c0_intctl() __read_32bit_c0_register($12, 1)
  1447. #define write_c0_intctl(val) __write_32bit_c0_register($12, 1, val)
  1448. #define read_c0_srsctl() __read_32bit_c0_register($12, 2)
  1449. #define write_c0_srsctl(val) __write_32bit_c0_register($12, 2, val)
  1450. #define read_c0_srsmap() __read_32bit_c0_register($12, 3)
  1451. #define write_c0_srsmap(val) __write_32bit_c0_register($12, 3, val)
  1452. #define read_c0_ebase() __read_32bit_c0_register($15, 1)
  1453. #define write_c0_ebase(val) __write_32bit_c0_register($15, 1, val)
  1454. #define read_c0_ebase_64() __read_64bit_c0_register($15, 1)
  1455. #define write_c0_ebase_64(val) __write_64bit_c0_register($15, 1, val)
  1456. #define read_c0_cdmmbase() __read_ulong_c0_register($15, 2)
  1457. #define write_c0_cdmmbase(val) __write_ulong_c0_register($15, 2, val)
  1458. /* MIPSR3 */
  1459. #define read_c0_segctl0() __read_32bit_c0_register($5, 2)
  1460. #define write_c0_segctl0(val) __write_32bit_c0_register($5, 2, val)
  1461. #define read_c0_segctl1() __read_32bit_c0_register($5, 3)
  1462. #define write_c0_segctl1(val) __write_32bit_c0_register($5, 3, val)
  1463. #define read_c0_segctl2() __read_32bit_c0_register($5, 4)
  1464. #define write_c0_segctl2(val) __write_32bit_c0_register($5, 4, val)
  1465. /* Hardware Page Table Walker */
  1466. #define read_c0_pwbase() __read_ulong_c0_register($5, 5)
  1467. #define write_c0_pwbase(val) __write_ulong_c0_register($5, 5, val)
  1468. #define read_c0_pwfield() __read_ulong_c0_register($5, 6)
  1469. #define write_c0_pwfield(val) __write_ulong_c0_register($5, 6, val)
  1470. #define read_c0_pwsize() __read_ulong_c0_register($5, 7)
  1471. #define write_c0_pwsize(val) __write_ulong_c0_register($5, 7, val)
  1472. #define read_c0_pwctl() __read_32bit_c0_register($6, 6)
  1473. #define write_c0_pwctl(val) __write_32bit_c0_register($6, 6, val)
  1474. #define read_c0_pgd() __read_64bit_c0_register($9, 7)
  1475. #define write_c0_pgd(val) __write_64bit_c0_register($9, 7, val)
  1476. #define read_c0_kpgd() __read_64bit_c0_register($31, 7)
  1477. #define write_c0_kpgd(val) __write_64bit_c0_register($31, 7, val)
  1478. /* Cavium OCTEON (cnMIPS) */
  1479. #define read_c0_cvmcount() __read_ulong_c0_register($9, 6)
  1480. #define write_c0_cvmcount(val) __write_ulong_c0_register($9, 6, val)
  1481. #define read_c0_cvmctl() __read_64bit_c0_register($9, 7)
  1482. #define write_c0_cvmctl(val) __write_64bit_c0_register($9, 7, val)
  1483. #define read_c0_cvmmemctl() __read_64bit_c0_register($11, 7)
  1484. #define write_c0_cvmmemctl(val) __write_64bit_c0_register($11, 7, val)
  1485. /*
  1486. * The cacheerr registers are not standardized. On OCTEON, they are
  1487. * 64 bits wide.
  1488. */
  1489. #define read_octeon_c0_icacheerr() __read_64bit_c0_register($27, 0)
  1490. #define write_octeon_c0_icacheerr(val) __write_64bit_c0_register($27, 0, val)
  1491. #define read_octeon_c0_dcacheerr() __read_64bit_c0_register($27, 1)
  1492. #define write_octeon_c0_dcacheerr(val) __write_64bit_c0_register($27, 1, val)
  1493. /* BMIPS3300 */
  1494. #define read_c0_brcm_config_0() __read_32bit_c0_register($22, 0)
  1495. #define write_c0_brcm_config_0(val) __write_32bit_c0_register($22, 0, val)
  1496. #define read_c0_brcm_bus_pll() __read_32bit_c0_register($22, 4)
  1497. #define write_c0_brcm_bus_pll(val) __write_32bit_c0_register($22, 4, val)
  1498. #define read_c0_brcm_reset() __read_32bit_c0_register($22, 5)
  1499. #define write_c0_brcm_reset(val) __write_32bit_c0_register($22, 5, val)
  1500. /* BMIPS43xx */
  1501. #define read_c0_brcm_cmt_intr() __read_32bit_c0_register($22, 1)
  1502. #define write_c0_brcm_cmt_intr(val) __write_32bit_c0_register($22, 1, val)
  1503. #define read_c0_brcm_cmt_ctrl() __read_32bit_c0_register($22, 2)
  1504. #define write_c0_brcm_cmt_ctrl(val) __write_32bit_c0_register($22, 2, val)
  1505. #define read_c0_brcm_cmt_local() __read_32bit_c0_register($22, 3)
  1506. #define write_c0_brcm_cmt_local(val) __write_32bit_c0_register($22, 3, val)
  1507. #define read_c0_brcm_config_1() __read_32bit_c0_register($22, 5)
  1508. #define write_c0_brcm_config_1(val) __write_32bit_c0_register($22, 5, val)
  1509. #define read_c0_brcm_cbr() __read_32bit_c0_register($22, 6)
  1510. #define write_c0_brcm_cbr(val) __write_32bit_c0_register($22, 6, val)
  1511. /* BMIPS5000 */
  1512. #define read_c0_brcm_config() __read_32bit_c0_register($22, 0)
  1513. #define write_c0_brcm_config(val) __write_32bit_c0_register($22, 0, val)
  1514. #define read_c0_brcm_mode() __read_32bit_c0_register($22, 1)
  1515. #define write_c0_brcm_mode(val) __write_32bit_c0_register($22, 1, val)
  1516. #define read_c0_brcm_action() __read_32bit_c0_register($22, 2)
  1517. #define write_c0_brcm_action(val) __write_32bit_c0_register($22, 2, val)
  1518. #define read_c0_brcm_edsp() __read_32bit_c0_register($22, 3)
  1519. #define write_c0_brcm_edsp(val) __write_32bit_c0_register($22, 3, val)
  1520. #define read_c0_brcm_bootvec() __read_32bit_c0_register($22, 4)
  1521. #define write_c0_brcm_bootvec(val) __write_32bit_c0_register($22, 4, val)
  1522. #define read_c0_brcm_sleepcount() __read_32bit_c0_register($22, 7)
  1523. #define write_c0_brcm_sleepcount(val) __write_32bit_c0_register($22, 7, val)
  1524. /*
  1525. * Macros to access the guest system control coprocessor
  1526. */
  1527. #ifdef TOOLCHAIN_SUPPORTS_VIRT
  1528. #define __read_32bit_gc0_register(source, sel) \
  1529. ({ int __res; \
  1530. __asm__ __volatile__( \
  1531. ".set\tpush\n\t" \
  1532. ".set\tmips32r2\n\t" \
  1533. ".set\tvirt\n\t" \
  1534. "mfgc0\t%0, $%1, %2\n\t" \
  1535. ".set\tpop" \
  1536. : "=r" (__res) \
  1537. : "i" (source), "i" (sel)); \
  1538. __res; \
  1539. })
  1540. #define __read_64bit_gc0_register(source, sel) \
  1541. ({ unsigned long long __res; \
  1542. __asm__ __volatile__( \
  1543. ".set\tpush\n\t" \
  1544. ".set\tmips64r2\n\t" \
  1545. ".set\tvirt\n\t" \
  1546. "dmfgc0\t%0, $%1, %2\n\t" \
  1547. ".set\tpop" \
  1548. : "=r" (__res) \
  1549. : "i" (source), "i" (sel)); \
  1550. __res; \
  1551. })
  1552. #define __write_32bit_gc0_register(register, sel, value) \
  1553. do { \
  1554. __asm__ __volatile__( \
  1555. ".set\tpush\n\t" \
  1556. ".set\tmips32r2\n\t" \
  1557. ".set\tvirt\n\t" \
  1558. "mtgc0\t%z0, $%1, %2\n\t" \
  1559. ".set\tpop" \
  1560. : : "Jr" ((unsigned int)(value)), \
  1561. "i" (register), "i" (sel)); \
  1562. } while (0)
  1563. #define __write_64bit_gc0_register(register, sel, value) \
  1564. do { \
  1565. __asm__ __volatile__( \
  1566. ".set\tpush\n\t" \
  1567. ".set\tmips64r2\n\t" \
  1568. ".set\tvirt\n\t" \
  1569. "dmtgc0\t%z0, $%1, %2\n\t" \
  1570. ".set\tpop" \
  1571. : : "Jr" (value), \
  1572. "i" (register), "i" (sel)); \
  1573. } while (0)
  1574. #else /* TOOLCHAIN_SUPPORTS_VIRT */
  1575. #define __read_32bit_gc0_register(source, sel) \
  1576. ({ int __res; \
  1577. __asm__ __volatile__( \
  1578. ".set\tpush\n\t" \
  1579. ".set\tnoat\n\t" \
  1580. "# mfgc0\t$1, $%1, %2\n\t" \
  1581. _ASM_INSN_IF_MIPS(0x40610000 | %1 << 11 | %2) \
  1582. _ASM_INSN32_IF_MM(0x002004fc | %1 << 16 | %2 << 11) \
  1583. "move\t%0, $1\n\t" \
  1584. ".set\tpop" \
  1585. : "=r" (__res) \
  1586. : "i" (source), "i" (sel)); \
  1587. __res; \
  1588. })
  1589. #define __read_64bit_gc0_register(source, sel) \
  1590. ({ unsigned long long __res; \
  1591. __asm__ __volatile__( \
  1592. ".set\tpush\n\t" \
  1593. ".set\tnoat\n\t" \
  1594. "# dmfgc0\t$1, $%1, %2\n\t" \
  1595. _ASM_INSN_IF_MIPS(0x40610100 | %1 << 11 | %2) \
  1596. _ASM_INSN32_IF_MM(0x582004fc | %1 << 16 | %2 << 11) \
  1597. "move\t%0, $1\n\t" \
  1598. ".set\tpop" \
  1599. : "=r" (__res) \
  1600. : "i" (source), "i" (sel)); \
  1601. __res; \
  1602. })
  1603. #define __write_32bit_gc0_register(register, sel, value) \
  1604. do { \
  1605. __asm__ __volatile__( \
  1606. ".set\tpush\n\t" \
  1607. ".set\tnoat\n\t" \
  1608. "move\t$1, %z0\n\t" \
  1609. "# mtgc0\t$1, $%1, %2\n\t" \
  1610. _ASM_INSN_IF_MIPS(0x40610200 | %1 << 11 | %2) \
  1611. _ASM_INSN32_IF_MM(0x002006fc | %1 << 16 | %2 << 11) \
  1612. ".set\tpop" \
  1613. : : "Jr" ((unsigned int)(value)), \
  1614. "i" (register), "i" (sel)); \
  1615. } while (0)
  1616. #define __write_64bit_gc0_register(register, sel, value) \
  1617. do { \
  1618. __asm__ __volatile__( \
  1619. ".set\tpush\n\t" \
  1620. ".set\tnoat\n\t" \
  1621. "move\t$1, %z0\n\t" \
  1622. "# dmtgc0\t$1, $%1, %2\n\t" \
  1623. _ASM_INSN_IF_MIPS(0x40610300 | %1 << 11 | %2) \
  1624. _ASM_INSN32_IF_MM(0x582006fc | %1 << 16 | %2 << 11) \
  1625. ".set\tpop" \
  1626. : : "Jr" (value), \
  1627. "i" (register), "i" (sel)); \
  1628. } while (0)
  1629. #endif /* !TOOLCHAIN_SUPPORTS_VIRT */
  1630. #define __read_ulong_gc0_register(reg, sel) \
  1631. ((sizeof(unsigned long) == 4) ? \
  1632. (unsigned long) __read_32bit_gc0_register(reg, sel) : \
  1633. (unsigned long) __read_64bit_gc0_register(reg, sel))
  1634. #define __write_ulong_gc0_register(reg, sel, val) \
  1635. do { \
  1636. if (sizeof(unsigned long) == 4) \
  1637. __write_32bit_gc0_register(reg, sel, val); \
  1638. else \
  1639. __write_64bit_gc0_register(reg, sel, val); \
  1640. } while (0)
  1641. #define read_gc0_index() __read_32bit_gc0_register(0, 0)
  1642. #define write_gc0_index(val) __write_32bit_gc0_register(0, 0, val)
  1643. #define read_gc0_entrylo0() __read_ulong_gc0_register(2, 0)
  1644. #define write_gc0_entrylo0(val) __write_ulong_gc0_register(2, 0, val)
  1645. #define read_gc0_entrylo1() __read_ulong_gc0_register(3, 0)
  1646. #define write_gc0_entrylo1(val) __write_ulong_gc0_register(3, 0, val)
  1647. #define read_gc0_context() __read_ulong_gc0_register(4, 0)
  1648. #define write_gc0_context(val) __write_ulong_gc0_register(4, 0, val)
  1649. #define read_gc0_contextconfig() __read_32bit_gc0_register(4, 1)
  1650. #define write_gc0_contextconfig(val) __write_32bit_gc0_register(4, 1, val)
  1651. #define read_gc0_userlocal() __read_ulong_gc0_register(4, 2)
  1652. #define write_gc0_userlocal(val) __write_ulong_gc0_register(4, 2, val)
  1653. #define read_gc0_xcontextconfig() __read_ulong_gc0_register(4, 3)
  1654. #define write_gc0_xcontextconfig(val) __write_ulong_gc0_register(4, 3, val)
  1655. #define read_gc0_pagemask() __read_32bit_gc0_register(5, 0)
  1656. #define write_gc0_pagemask(val) __write_32bit_gc0_register(5, 0, val)
  1657. #define read_gc0_pagegrain() __read_32bit_gc0_register(5, 1)
  1658. #define write_gc0_pagegrain(val) __write_32bit_gc0_register(5, 1, val)
  1659. #define read_gc0_segctl0() __read_ulong_gc0_register(5, 2)
  1660. #define write_gc0_segctl0(val) __write_ulong_gc0_register(5, 2, val)
  1661. #define read_gc0_segctl1() __read_ulong_gc0_register(5, 3)
  1662. #define write_gc0_segctl1(val) __write_ulong_gc0_register(5, 3, val)
  1663. #define read_gc0_segctl2() __read_ulong_gc0_register(5, 4)
  1664. #define write_gc0_segctl2(val) __write_ulong_gc0_register(5, 4, val)
  1665. #define read_gc0_pwbase() __read_ulong_gc0_register(5, 5)
  1666. #define write_gc0_pwbase(val) __write_ulong_gc0_register(5, 5, val)
  1667. #define read_gc0_pwfield() __read_ulong_gc0_register(5, 6)
  1668. #define write_gc0_pwfield(val) __write_ulong_gc0_register(5, 6, val)
  1669. #define read_gc0_pwsize() __read_ulong_gc0_register(5, 7)
  1670. #define write_gc0_pwsize(val) __write_ulong_gc0_register(5, 7, val)
  1671. #define read_gc0_wired() __read_32bit_gc0_register(6, 0)
  1672. #define write_gc0_wired(val) __write_32bit_gc0_register(6, 0, val)
  1673. #define read_gc0_pwctl() __read_32bit_gc0_register(6, 6)
  1674. #define write_gc0_pwctl(val) __write_32bit_gc0_register(6, 6, val)
  1675. #define read_gc0_hwrena() __read_32bit_gc0_register(7, 0)
  1676. #define write_gc0_hwrena(val) __write_32bit_gc0_register(7, 0, val)
  1677. #define read_gc0_badvaddr() __read_ulong_gc0_register(8, 0)
  1678. #define write_gc0_badvaddr(val) __write_ulong_gc0_register(8, 0, val)
  1679. #define read_gc0_badinstr() __read_32bit_gc0_register(8, 1)
  1680. #define write_gc0_badinstr(val) __write_32bit_gc0_register(8, 1, val)
  1681. #define read_gc0_badinstrp() __read_32bit_gc0_register(8, 2)
  1682. #define write_gc0_badinstrp(val) __write_32bit_gc0_register(8, 2, val)
  1683. #define read_gc0_count() __read_32bit_gc0_register(9, 0)
  1684. #define read_gc0_entryhi() __read_ulong_gc0_register(10, 0)
  1685. #define write_gc0_entryhi(val) __write_ulong_gc0_register(10, 0, val)
  1686. #define read_gc0_compare() __read_32bit_gc0_register(11, 0)
  1687. #define write_gc0_compare(val) __write_32bit_gc0_register(11, 0, val)
  1688. #define read_gc0_status() __read_32bit_gc0_register(12, 0)
  1689. #define write_gc0_status(val) __write_32bit_gc0_register(12, 0, val)
  1690. #define read_gc0_intctl() __read_32bit_gc0_register(12, 1)
  1691. #define write_gc0_intctl(val) __write_32bit_gc0_register(12, 1, val)
  1692. #define read_gc0_cause() __read_32bit_gc0_register(13, 0)
  1693. #define write_gc0_cause(val) __write_32bit_gc0_register(13, 0, val)
  1694. #define read_gc0_epc() __read_ulong_gc0_register(14, 0)
  1695. #define write_gc0_epc(val) __write_ulong_gc0_register(14, 0, val)
  1696. #define read_gc0_ebase() __read_32bit_gc0_register(15, 1)
  1697. #define write_gc0_ebase(val) __write_32bit_gc0_register(15, 1, val)
  1698. #define read_gc0_ebase_64() __read_64bit_gc0_register(15, 1)
  1699. #define write_gc0_ebase_64(val) __write_64bit_gc0_register(15, 1, val)
  1700. #define read_gc0_config() __read_32bit_gc0_register(16, 0)
  1701. #define read_gc0_config1() __read_32bit_gc0_register(16, 1)
  1702. #define read_gc0_config2() __read_32bit_gc0_register(16, 2)
  1703. #define read_gc0_config3() __read_32bit_gc0_register(16, 3)
  1704. #define read_gc0_config4() __read_32bit_gc0_register(16, 4)
  1705. #define read_gc0_config5() __read_32bit_gc0_register(16, 5)
  1706. #define read_gc0_config6() __read_32bit_gc0_register(16, 6)
  1707. #define read_gc0_config7() __read_32bit_gc0_register(16, 7)
  1708. #define write_gc0_config(val) __write_32bit_gc0_register(16, 0, val)
  1709. #define write_gc0_config1(val) __write_32bit_gc0_register(16, 1, val)
  1710. #define write_gc0_config2(val) __write_32bit_gc0_register(16, 2, val)
  1711. #define write_gc0_config3(val) __write_32bit_gc0_register(16, 3, val)
  1712. #define write_gc0_config4(val) __write_32bit_gc0_register(16, 4, val)
  1713. #define write_gc0_config5(val) __write_32bit_gc0_register(16, 5, val)
  1714. #define write_gc0_config6(val) __write_32bit_gc0_register(16, 6, val)
  1715. #define write_gc0_config7(val) __write_32bit_gc0_register(16, 7, val)
  1716. #define read_gc0_watchlo0() __read_ulong_gc0_register(18, 0)
  1717. #define read_gc0_watchlo1() __read_ulong_gc0_register(18, 1)
  1718. #define read_gc0_watchlo2() __read_ulong_gc0_register(18, 2)
  1719. #define read_gc0_watchlo3() __read_ulong_gc0_register(18, 3)
  1720. #define read_gc0_watchlo4() __read_ulong_gc0_register(18, 4)
  1721. #define read_gc0_watchlo5() __read_ulong_gc0_register(18, 5)
  1722. #define read_gc0_watchlo6() __read_ulong_gc0_register(18, 6)
  1723. #define read_gc0_watchlo7() __read_ulong_gc0_register(18, 7)
  1724. #define write_gc0_watchlo0(val) __write_ulong_gc0_register(18, 0, val)
  1725. #define write_gc0_watchlo1(val) __write_ulong_gc0_register(18, 1, val)
  1726. #define write_gc0_watchlo2(val) __write_ulong_gc0_register(18, 2, val)
  1727. #define write_gc0_watchlo3(val) __write_ulong_gc0_register(18, 3, val)
  1728. #define write_gc0_watchlo4(val) __write_ulong_gc0_register(18, 4, val)
  1729. #define write_gc0_watchlo5(val) __write_ulong_gc0_register(18, 5, val)
  1730. #define write_gc0_watchlo6(val) __write_ulong_gc0_register(18, 6, val)
  1731. #define write_gc0_watchlo7(val) __write_ulong_gc0_register(18, 7, val)
  1732. #define read_gc0_watchhi0() __read_32bit_gc0_register(19, 0)
  1733. #define read_gc0_watchhi1() __read_32bit_gc0_register(19, 1)
  1734. #define read_gc0_watchhi2() __read_32bit_gc0_register(19, 2)
  1735. #define read_gc0_watchhi3() __read_32bit_gc0_register(19, 3)
  1736. #define read_gc0_watchhi4() __read_32bit_gc0_register(19, 4)
  1737. #define read_gc0_watchhi5() __read_32bit_gc0_register(19, 5)
  1738. #define read_gc0_watchhi6() __read_32bit_gc0_register(19, 6)
  1739. #define read_gc0_watchhi7() __read_32bit_gc0_register(19, 7)
  1740. #define write_gc0_watchhi0(val) __write_32bit_gc0_register(19, 0, val)
  1741. #define write_gc0_watchhi1(val) __write_32bit_gc0_register(19, 1, val)
  1742. #define write_gc0_watchhi2(val) __write_32bit_gc0_register(19, 2, val)
  1743. #define write_gc0_watchhi3(val) __write_32bit_gc0_register(19, 3, val)
  1744. #define write_gc0_watchhi4(val) __write_32bit_gc0_register(19, 4, val)
  1745. #define write_gc0_watchhi5(val) __write_32bit_gc0_register(19, 5, val)
  1746. #define write_gc0_watchhi6(val) __write_32bit_gc0_register(19, 6, val)
  1747. #define write_gc0_watchhi7(val) __write_32bit_gc0_register(19, 7, val)
  1748. #define read_gc0_xcontext() __read_ulong_gc0_register(20, 0)
  1749. #define write_gc0_xcontext(val) __write_ulong_gc0_register(20, 0, val)
  1750. #define read_gc0_perfctrl0() __read_32bit_gc0_register(25, 0)
  1751. #define write_gc0_perfctrl0(val) __write_32bit_gc0_register(25, 0, val)
  1752. #define read_gc0_perfcntr0() __read_32bit_gc0_register(25, 1)
  1753. #define write_gc0_perfcntr0(val) __write_32bit_gc0_register(25, 1, val)
  1754. #define read_gc0_perfcntr0_64() __read_64bit_gc0_register(25, 1)
  1755. #define write_gc0_perfcntr0_64(val) __write_64bit_gc0_register(25, 1, val)
  1756. #define read_gc0_perfctrl1() __read_32bit_gc0_register(25, 2)
  1757. #define write_gc0_perfctrl1(val) __write_32bit_gc0_register(25, 2, val)
  1758. #define read_gc0_perfcntr1() __read_32bit_gc0_register(25, 3)
  1759. #define write_gc0_perfcntr1(val) __write_32bit_gc0_register(25, 3, val)
  1760. #define read_gc0_perfcntr1_64() __read_64bit_gc0_register(25, 3)
  1761. #define write_gc0_perfcntr1_64(val) __write_64bit_gc0_register(25, 3, val)
  1762. #define read_gc0_perfctrl2() __read_32bit_gc0_register(25, 4)
  1763. #define write_gc0_perfctrl2(val) __write_32bit_gc0_register(25, 4, val)
  1764. #define read_gc0_perfcntr2() __read_32bit_gc0_register(25, 5)
  1765. #define write_gc0_perfcntr2(val) __write_32bit_gc0_register(25, 5, val)
  1766. #define read_gc0_perfcntr2_64() __read_64bit_gc0_register(25, 5)
  1767. #define write_gc0_perfcntr2_64(val) __write_64bit_gc0_register(25, 5, val)
  1768. #define read_gc0_perfctrl3() __read_32bit_gc0_register(25, 6)
  1769. #define write_gc0_perfctrl3(val) __write_32bit_gc0_register(25, 6, val)
  1770. #define read_gc0_perfcntr3() __read_32bit_gc0_register(25, 7)
  1771. #define write_gc0_perfcntr3(val) __write_32bit_gc0_register(25, 7, val)
  1772. #define read_gc0_perfcntr3_64() __read_64bit_gc0_register(25, 7)
  1773. #define write_gc0_perfcntr3_64(val) __write_64bit_gc0_register(25, 7, val)
  1774. #define read_gc0_errorepc() __read_ulong_gc0_register(30, 0)
  1775. #define write_gc0_errorepc(val) __write_ulong_gc0_register(30, 0, val)
  1776. #define read_gc0_kscratch1() __read_ulong_gc0_register(31, 2)
  1777. #define read_gc0_kscratch2() __read_ulong_gc0_register(31, 3)
  1778. #define read_gc0_kscratch3() __read_ulong_gc0_register(31, 4)
  1779. #define read_gc0_kscratch4() __read_ulong_gc0_register(31, 5)
  1780. #define read_gc0_kscratch5() __read_ulong_gc0_register(31, 6)
  1781. #define read_gc0_kscratch6() __read_ulong_gc0_register(31, 7)
  1782. #define write_gc0_kscratch1(val) __write_ulong_gc0_register(31, 2, val)
  1783. #define write_gc0_kscratch2(val) __write_ulong_gc0_register(31, 3, val)
  1784. #define write_gc0_kscratch3(val) __write_ulong_gc0_register(31, 4, val)
  1785. #define write_gc0_kscratch4(val) __write_ulong_gc0_register(31, 5, val)
  1786. #define write_gc0_kscratch5(val) __write_ulong_gc0_register(31, 6, val)
  1787. #define write_gc0_kscratch6(val) __write_ulong_gc0_register(31, 7, val)
  1788. /*
  1789. * Macros to access the floating point coprocessor control registers
  1790. */
  1791. #define _read_32bit_cp1_register(source, gas_hardfloat) \
  1792. ({ \
  1793. unsigned int __res; \
  1794. \
  1795. __asm__ __volatile__( \
  1796. " .set push \n" \
  1797. " .set reorder \n" \
  1798. " # gas fails to assemble cfc1 for some archs, \n" \
  1799. " # like Octeon. \n" \
  1800. " .set mips1 \n" \
  1801. " "STR(gas_hardfloat)" \n" \
  1802. " cfc1 %0,"STR(source)" \n" \
  1803. " .set pop \n" \
  1804. : "=r" (__res)); \
  1805. __res; \
  1806. })
  1807. #define _write_32bit_cp1_register(dest, val, gas_hardfloat) \
  1808. do { \
  1809. __asm__ __volatile__( \
  1810. " .set push \n" \
  1811. " .set reorder \n" \
  1812. " "STR(gas_hardfloat)" \n" \
  1813. " ctc1 %0,"STR(dest)" \n" \
  1814. " .set pop \n" \
  1815. : : "r" (val)); \
  1816. } while (0)
  1817. #ifdef GAS_HAS_SET_HARDFLOAT
  1818. #define read_32bit_cp1_register(source) \
  1819. _read_32bit_cp1_register(source, .set hardfloat)
  1820. #define write_32bit_cp1_register(dest, val) \
  1821. _write_32bit_cp1_register(dest, val, .set hardfloat)
  1822. #else
  1823. #define read_32bit_cp1_register(source) \
  1824. _read_32bit_cp1_register(source, )
  1825. #define write_32bit_cp1_register(dest, val) \
  1826. _write_32bit_cp1_register(dest, val, )
  1827. #endif
  1828. #ifdef HAVE_AS_DSP
  1829. #define rddsp(mask) \
  1830. ({ \
  1831. unsigned int __dspctl; \
  1832. \
  1833. __asm__ __volatile__( \
  1834. " .set push \n" \
  1835. " .set dsp \n" \
  1836. " rddsp %0, %x1 \n" \
  1837. " .set pop \n" \
  1838. : "=r" (__dspctl) \
  1839. : "i" (mask)); \
  1840. __dspctl; \
  1841. })
  1842. #define wrdsp(val, mask) \
  1843. do { \
  1844. __asm__ __volatile__( \
  1845. " .set push \n" \
  1846. " .set dsp \n" \
  1847. " wrdsp %0, %x1 \n" \
  1848. " .set pop \n" \
  1849. : \
  1850. : "r" (val), "i" (mask)); \
  1851. } while (0)
  1852. #define mflo0() \
  1853. ({ \
  1854. long mflo0; \
  1855. __asm__( \
  1856. " .set push \n" \
  1857. " .set dsp \n" \
  1858. " mflo %0, $ac0 \n" \
  1859. " .set pop \n" \
  1860. : "=r" (mflo0)); \
  1861. mflo0; \
  1862. })
  1863. #define mflo1() \
  1864. ({ \
  1865. long mflo1; \
  1866. __asm__( \
  1867. " .set push \n" \
  1868. " .set dsp \n" \
  1869. " mflo %0, $ac1 \n" \
  1870. " .set pop \n" \
  1871. : "=r" (mflo1)); \
  1872. mflo1; \
  1873. })
  1874. #define mflo2() \
  1875. ({ \
  1876. long mflo2; \
  1877. __asm__( \
  1878. " .set push \n" \
  1879. " .set dsp \n" \
  1880. " mflo %0, $ac2 \n" \
  1881. " .set pop \n" \
  1882. : "=r" (mflo2)); \
  1883. mflo2; \
  1884. })
  1885. #define mflo3() \
  1886. ({ \
  1887. long mflo3; \
  1888. __asm__( \
  1889. " .set push \n" \
  1890. " .set dsp \n" \
  1891. " mflo %0, $ac3 \n" \
  1892. " .set pop \n" \
  1893. : "=r" (mflo3)); \
  1894. mflo3; \
  1895. })
  1896. #define mfhi0() \
  1897. ({ \
  1898. long mfhi0; \
  1899. __asm__( \
  1900. " .set push \n" \
  1901. " .set dsp \n" \
  1902. " mfhi %0, $ac0 \n" \
  1903. " .set pop \n" \
  1904. : "=r" (mfhi0)); \
  1905. mfhi0; \
  1906. })
  1907. #define mfhi1() \
  1908. ({ \
  1909. long mfhi1; \
  1910. __asm__( \
  1911. " .set push \n" \
  1912. " .set dsp \n" \
  1913. " mfhi %0, $ac1 \n" \
  1914. " .set pop \n" \
  1915. : "=r" (mfhi1)); \
  1916. mfhi1; \
  1917. })
  1918. #define mfhi2() \
  1919. ({ \
  1920. long mfhi2; \
  1921. __asm__( \
  1922. " .set push \n" \
  1923. " .set dsp \n" \
  1924. " mfhi %0, $ac2 \n" \
  1925. " .set pop \n" \
  1926. : "=r" (mfhi2)); \
  1927. mfhi2; \
  1928. })
  1929. #define mfhi3() \
  1930. ({ \
  1931. long mfhi3; \
  1932. __asm__( \
  1933. " .set push \n" \
  1934. " .set dsp \n" \
  1935. " mfhi %0, $ac3 \n" \
  1936. " .set pop \n" \
  1937. : "=r" (mfhi3)); \
  1938. mfhi3; \
  1939. })
  1940. #define mtlo0(x) \
  1941. ({ \
  1942. __asm__( \
  1943. " .set push \n" \
  1944. " .set dsp \n" \
  1945. " mtlo %0, $ac0 \n" \
  1946. " .set pop \n" \
  1947. : \
  1948. : "r" (x)); \
  1949. })
  1950. #define mtlo1(x) \
  1951. ({ \
  1952. __asm__( \
  1953. " .set push \n" \
  1954. " .set dsp \n" \
  1955. " mtlo %0, $ac1 \n" \
  1956. " .set pop \n" \
  1957. : \
  1958. : "r" (x)); \
  1959. })
  1960. #define mtlo2(x) \
  1961. ({ \
  1962. __asm__( \
  1963. " .set push \n" \
  1964. " .set dsp \n" \
  1965. " mtlo %0, $ac2 \n" \
  1966. " .set pop \n" \
  1967. : \
  1968. : "r" (x)); \
  1969. })
  1970. #define mtlo3(x) \
  1971. ({ \
  1972. __asm__( \
  1973. " .set push \n" \
  1974. " .set dsp \n" \
  1975. " mtlo %0, $ac3 \n" \
  1976. " .set pop \n" \
  1977. : \
  1978. : "r" (x)); \
  1979. })
  1980. #define mthi0(x) \
  1981. ({ \
  1982. __asm__( \
  1983. " .set push \n" \
  1984. " .set dsp \n" \
  1985. " mthi %0, $ac0 \n" \
  1986. " .set pop \n" \
  1987. : \
  1988. : "r" (x)); \
  1989. })
  1990. #define mthi1(x) \
  1991. ({ \
  1992. __asm__( \
  1993. " .set push \n" \
  1994. " .set dsp \n" \
  1995. " mthi %0, $ac1 \n" \
  1996. " .set pop \n" \
  1997. : \
  1998. : "r" (x)); \
  1999. })
  2000. #define mthi2(x) \
  2001. ({ \
  2002. __asm__( \
  2003. " .set push \n" \
  2004. " .set dsp \n" \
  2005. " mthi %0, $ac2 \n" \
  2006. " .set pop \n" \
  2007. : \
  2008. : "r" (x)); \
  2009. })
  2010. #define mthi3(x) \
  2011. ({ \
  2012. __asm__( \
  2013. " .set push \n" \
  2014. " .set dsp \n" \
  2015. " mthi %0, $ac3 \n" \
  2016. " .set pop \n" \
  2017. : \
  2018. : "r" (x)); \
  2019. })
  2020. #else
  2021. #define rddsp(mask) \
  2022. ({ \
  2023. unsigned int __res; \
  2024. \
  2025. __asm__ __volatile__( \
  2026. " .set push \n" \
  2027. " .set noat \n" \
  2028. " # rddsp $1, %x1 \n" \
  2029. _ASM_INSN_IF_MIPS(0x7c000cb8 | (%x1 << 16)) \
  2030. _ASM_INSN32_IF_MM(0x0020067c | (%x1 << 14)) \
  2031. " move %0, $1 \n" \
  2032. " .set pop \n" \
  2033. : "=r" (__res) \
  2034. : "i" (mask)); \
  2035. __res; \
  2036. })
  2037. #define wrdsp(val, mask) \
  2038. do { \
  2039. __asm__ __volatile__( \
  2040. " .set push \n" \
  2041. " .set noat \n" \
  2042. " move $1, %0 \n" \
  2043. " # wrdsp $1, %x1 \n" \
  2044. _ASM_INSN_IF_MIPS(0x7c2004f8 | (%x1 << 11)) \
  2045. _ASM_INSN32_IF_MM(0x0020167c | (%x1 << 14)) \
  2046. " .set pop \n" \
  2047. : \
  2048. : "r" (val), "i" (mask)); \
  2049. } while (0)
  2050. #define _dsp_mfxxx(ins) \
  2051. ({ \
  2052. unsigned long __treg; \
  2053. \
  2054. __asm__ __volatile__( \
  2055. " .set push \n" \
  2056. " .set noat \n" \
  2057. _ASM_INSN_IF_MIPS(0x00000810 | %X1) \
  2058. _ASM_INSN32_IF_MM(0x0001007c | %x1) \
  2059. " move %0, $1 \n" \
  2060. " .set pop \n" \
  2061. : "=r" (__treg) \
  2062. : "i" (ins)); \
  2063. __treg; \
  2064. })
  2065. #define _dsp_mtxxx(val, ins) \
  2066. do { \
  2067. __asm__ __volatile__( \
  2068. " .set push \n" \
  2069. " .set noat \n" \
  2070. " move $1, %0 \n" \
  2071. _ASM_INSN_IF_MIPS(0x00200011 | %X1) \
  2072. _ASM_INSN32_IF_MM(0x0001207c | %x1) \
  2073. " .set pop \n" \
  2074. : \
  2075. : "r" (val), "i" (ins)); \
  2076. } while (0)
  2077. #ifdef CONFIG_CPU_MICROMIPS
  2078. #define _dsp_mflo(reg) _dsp_mfxxx((reg << 14) | 0x1000)
  2079. #define _dsp_mfhi(reg) _dsp_mfxxx((reg << 14) | 0x0000)
  2080. #define _dsp_mtlo(val, reg) _dsp_mtxxx(val, ((reg << 14) | 0x1000))
  2081. #define _dsp_mthi(val, reg) _dsp_mtxxx(val, ((reg << 14) | 0x0000))
  2082. #else /* !CONFIG_CPU_MICROMIPS */
  2083. #define _dsp_mflo(reg) _dsp_mfxxx((reg << 21) | 0x0002)
  2084. #define _dsp_mfhi(reg) _dsp_mfxxx((reg << 21) | 0x0000)
  2085. #define _dsp_mtlo(val, reg) _dsp_mtxxx(val, ((reg << 11) | 0x0002))
  2086. #define _dsp_mthi(val, reg) _dsp_mtxxx(val, ((reg << 11) | 0x0000))
  2087. #endif /* CONFIG_CPU_MICROMIPS */
  2088. #define mflo0() _dsp_mflo(0)
  2089. #define mflo1() _dsp_mflo(1)
  2090. #define mflo2() _dsp_mflo(2)
  2091. #define mflo3() _dsp_mflo(3)
  2092. #define mfhi0() _dsp_mfhi(0)
  2093. #define mfhi1() _dsp_mfhi(1)
  2094. #define mfhi2() _dsp_mfhi(2)
  2095. #define mfhi3() _dsp_mfhi(3)
  2096. #define mtlo0(x) _dsp_mtlo(x, 0)
  2097. #define mtlo1(x) _dsp_mtlo(x, 1)
  2098. #define mtlo2(x) _dsp_mtlo(x, 2)
  2099. #define mtlo3(x) _dsp_mtlo(x, 3)
  2100. #define mthi0(x) _dsp_mthi(x, 0)
  2101. #define mthi1(x) _dsp_mthi(x, 1)
  2102. #define mthi2(x) _dsp_mthi(x, 2)
  2103. #define mthi3(x) _dsp_mthi(x, 3)
  2104. #endif
  2105. /*
  2106. * TLB operations.
  2107. *
  2108. * It is responsibility of the caller to take care of any TLB hazards.
  2109. */
  2110. static inline void tlb_probe(void)
  2111. {
  2112. __asm__ __volatile__(
  2113. ".set noreorder\n\t"
  2114. "tlbp\n\t"
  2115. ".set reorder");
  2116. }
  2117. static inline void tlb_read(void)
  2118. {
  2119. #if MIPS34K_MISSED_ITLB_WAR
  2120. int res = 0;
  2121. __asm__ __volatile__(
  2122. " .set push \n"
  2123. " .set noreorder \n"
  2124. " .set noat \n"
  2125. " .set mips32r2 \n"
  2126. " .word 0x41610001 # dvpe $1 \n"
  2127. " move %0, $1 \n"
  2128. " ehb \n"
  2129. " .set pop \n"
  2130. : "=r" (res));
  2131. instruction_hazard();
  2132. #endif
  2133. __asm__ __volatile__(
  2134. ".set noreorder\n\t"
  2135. "tlbr\n\t"
  2136. ".set reorder");
  2137. #if MIPS34K_MISSED_ITLB_WAR
  2138. if ((res & _ULCAST_(1)))
  2139. __asm__ __volatile__(
  2140. " .set push \n"
  2141. " .set noreorder \n"
  2142. " .set noat \n"
  2143. " .set mips32r2 \n"
  2144. " .word 0x41600021 # evpe \n"
  2145. " ehb \n"
  2146. " .set pop \n");
  2147. #endif
  2148. }
  2149. static inline void tlb_write_indexed(void)
  2150. {
  2151. __asm__ __volatile__(
  2152. ".set noreorder\n\t"
  2153. "tlbwi\n\t"
  2154. ".set reorder");
  2155. }
  2156. static inline void tlb_write_random(void)
  2157. {
  2158. __asm__ __volatile__(
  2159. ".set noreorder\n\t"
  2160. "tlbwr\n\t"
  2161. ".set reorder");
  2162. }
  2163. #ifdef TOOLCHAIN_SUPPORTS_VIRT
  2164. /*
  2165. * Guest TLB operations.
  2166. *
  2167. * It is responsibility of the caller to take care of any TLB hazards.
  2168. */
  2169. static inline void guest_tlb_probe(void)
  2170. {
  2171. __asm__ __volatile__(
  2172. ".set push\n\t"
  2173. ".set noreorder\n\t"
  2174. ".set virt\n\t"
  2175. "tlbgp\n\t"
  2176. ".set pop");
  2177. }
  2178. static inline void guest_tlb_read(void)
  2179. {
  2180. __asm__ __volatile__(
  2181. ".set push\n\t"
  2182. ".set noreorder\n\t"
  2183. ".set virt\n\t"
  2184. "tlbgr\n\t"
  2185. ".set pop");
  2186. }
  2187. static inline void guest_tlb_write_indexed(void)
  2188. {
  2189. __asm__ __volatile__(
  2190. ".set push\n\t"
  2191. ".set noreorder\n\t"
  2192. ".set virt\n\t"
  2193. "tlbgwi\n\t"
  2194. ".set pop");
  2195. }
  2196. static inline void guest_tlb_write_random(void)
  2197. {
  2198. __asm__ __volatile__(
  2199. ".set push\n\t"
  2200. ".set noreorder\n\t"
  2201. ".set virt\n\t"
  2202. "tlbgwr\n\t"
  2203. ".set pop");
  2204. }
  2205. /*
  2206. * Guest TLB Invalidate Flush
  2207. */
  2208. static inline void guest_tlbinvf(void)
  2209. {
  2210. __asm__ __volatile__(
  2211. ".set push\n\t"
  2212. ".set noreorder\n\t"
  2213. ".set virt\n\t"
  2214. "tlbginvf\n\t"
  2215. ".set pop");
  2216. }
  2217. #else /* TOOLCHAIN_SUPPORTS_VIRT */
  2218. /*
  2219. * Guest TLB operations.
  2220. *
  2221. * It is responsibility of the caller to take care of any TLB hazards.
  2222. */
  2223. static inline void guest_tlb_probe(void)
  2224. {
  2225. __asm__ __volatile__(
  2226. "# tlbgp\n\t"
  2227. _ASM_INSN_IF_MIPS(0x42000010)
  2228. _ASM_INSN32_IF_MM(0x0000017c));
  2229. }
  2230. static inline void guest_tlb_read(void)
  2231. {
  2232. __asm__ __volatile__(
  2233. "# tlbgr\n\t"
  2234. _ASM_INSN_IF_MIPS(0x42000009)
  2235. _ASM_INSN32_IF_MM(0x0000117c));
  2236. }
  2237. static inline void guest_tlb_write_indexed(void)
  2238. {
  2239. __asm__ __volatile__(
  2240. "# tlbgwi\n\t"
  2241. _ASM_INSN_IF_MIPS(0x4200000a)
  2242. _ASM_INSN32_IF_MM(0x0000217c));
  2243. }
  2244. static inline void guest_tlb_write_random(void)
  2245. {
  2246. __asm__ __volatile__(
  2247. "# tlbgwr\n\t"
  2248. _ASM_INSN_IF_MIPS(0x4200000e)
  2249. _ASM_INSN32_IF_MM(0x0000317c));
  2250. }
  2251. /*
  2252. * Guest TLB Invalidate Flush
  2253. */
  2254. static inline void guest_tlbinvf(void)
  2255. {
  2256. __asm__ __volatile__(
  2257. "# tlbginvf\n\t"
  2258. _ASM_INSN_IF_MIPS(0x4200000c)
  2259. _ASM_INSN32_IF_MM(0x0000517c));
  2260. }
  2261. #endif /* !TOOLCHAIN_SUPPORTS_VIRT */
  2262. /*
  2263. * Manipulate bits in a register.
  2264. */
  2265. #define __BUILD_SET_COMMON(name) \
  2266. static inline unsigned int \
  2267. set_##name(unsigned int set) \
  2268. { \
  2269. unsigned int res, new; \
  2270. \
  2271. res = read_##name(); \
  2272. new = res | set; \
  2273. write_##name(new); \
  2274. \
  2275. return res; \
  2276. } \
  2277. \
  2278. static inline unsigned int \
  2279. clear_##name(unsigned int clear) \
  2280. { \
  2281. unsigned int res, new; \
  2282. \
  2283. res = read_##name(); \
  2284. new = res & ~clear; \
  2285. write_##name(new); \
  2286. \
  2287. return res; \
  2288. } \
  2289. \
  2290. static inline unsigned int \
  2291. change_##name(unsigned int change, unsigned int val) \
  2292. { \
  2293. unsigned int res, new; \
  2294. \
  2295. res = read_##name(); \
  2296. new = res & ~change; \
  2297. new |= (val & change); \
  2298. write_##name(new); \
  2299. \
  2300. return res; \
  2301. }
  2302. /*
  2303. * Manipulate bits in a c0 register.
  2304. */
  2305. #define __BUILD_SET_C0(name) __BUILD_SET_COMMON(c0_##name)
  2306. __BUILD_SET_C0(status)
  2307. __BUILD_SET_C0(cause)
  2308. __BUILD_SET_C0(config)
  2309. __BUILD_SET_C0(config5)
  2310. __BUILD_SET_C0(config7)
  2311. __BUILD_SET_C0(intcontrol)
  2312. __BUILD_SET_C0(intctl)
  2313. __BUILD_SET_C0(srsmap)
  2314. __BUILD_SET_C0(pagegrain)
  2315. __BUILD_SET_C0(guestctl0)
  2316. __BUILD_SET_C0(guestctl0ext)
  2317. __BUILD_SET_C0(guestctl1)
  2318. __BUILD_SET_C0(guestctl2)
  2319. __BUILD_SET_C0(guestctl3)
  2320. __BUILD_SET_C0(brcm_config_0)
  2321. __BUILD_SET_C0(brcm_bus_pll)
  2322. __BUILD_SET_C0(brcm_reset)
  2323. __BUILD_SET_C0(brcm_cmt_intr)
  2324. __BUILD_SET_C0(brcm_cmt_ctrl)
  2325. __BUILD_SET_C0(brcm_config)
  2326. __BUILD_SET_C0(brcm_mode)
  2327. /*
  2328. * Manipulate bits in a guest c0 register.
  2329. */
  2330. #define __BUILD_SET_GC0(name) __BUILD_SET_COMMON(gc0_##name)
  2331. __BUILD_SET_GC0(status)
  2332. __BUILD_SET_GC0(cause)
  2333. __BUILD_SET_GC0(ebase)
  2334. /*
  2335. * Return low 10 bits of ebase.
  2336. * Note that under KVM (MIPSVZ) this returns vcpu id.
  2337. */
  2338. static inline unsigned int get_ebase_cpunum(void)
  2339. {
  2340. return read_c0_ebase() & MIPS_EBASE_CPUNUM;
  2341. }
  2342. #endif /* !__ASSEMBLY__ */
  2343. #endif /* _ASM_MIPSREGS_H */