bcm63xx_regs.h 50 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431
  1. #ifndef BCM63XX_REGS_H_
  2. #define BCM63XX_REGS_H_
  3. /*************************************************************************
  4. * _REG relative to RSET_PERF
  5. *************************************************************************/
  6. /* Chip Identifier / Revision register */
  7. #define PERF_REV_REG 0x0
  8. #define REV_CHIPID_SHIFT 16
  9. #define REV_CHIPID_MASK (0xffff << REV_CHIPID_SHIFT)
  10. #define REV_REVID_SHIFT 0
  11. #define REV_REVID_MASK (0xff << REV_REVID_SHIFT)
  12. /* Clock Control register */
  13. #define PERF_CKCTL_REG 0x4
  14. #define CKCTL_3368_MAC_EN (1 << 3)
  15. #define CKCTL_3368_TC_EN (1 << 5)
  16. #define CKCTL_3368_US_TOP_EN (1 << 6)
  17. #define CKCTL_3368_DS_TOP_EN (1 << 7)
  18. #define CKCTL_3368_APM_EN (1 << 8)
  19. #define CKCTL_3368_SPI_EN (1 << 9)
  20. #define CKCTL_3368_USBS_EN (1 << 10)
  21. #define CKCTL_3368_BMU_EN (1 << 11)
  22. #define CKCTL_3368_PCM_EN (1 << 12)
  23. #define CKCTL_3368_NTP_EN (1 << 13)
  24. #define CKCTL_3368_ACP_B_EN (1 << 14)
  25. #define CKCTL_3368_ACP_A_EN (1 << 15)
  26. #define CKCTL_3368_EMUSB_EN (1 << 17)
  27. #define CKCTL_3368_ENET0_EN (1 << 18)
  28. #define CKCTL_3368_ENET1_EN (1 << 19)
  29. #define CKCTL_3368_USBU_EN (1 << 20)
  30. #define CKCTL_3368_EPHY_EN (1 << 21)
  31. #define CKCTL_3368_ALL_SAFE_EN (CKCTL_3368_MAC_EN | \
  32. CKCTL_3368_TC_EN | \
  33. CKCTL_3368_US_TOP_EN | \
  34. CKCTL_3368_DS_TOP_EN | \
  35. CKCTL_3368_APM_EN | \
  36. CKCTL_3368_SPI_EN | \
  37. CKCTL_3368_USBS_EN | \
  38. CKCTL_3368_BMU_EN | \
  39. CKCTL_3368_PCM_EN | \
  40. CKCTL_3368_NTP_EN | \
  41. CKCTL_3368_ACP_B_EN | \
  42. CKCTL_3368_ACP_A_EN | \
  43. CKCTL_3368_EMUSB_EN | \
  44. CKCTL_3368_USBU_EN)
  45. #define CKCTL_6328_PHYMIPS_EN (1 << 0)
  46. #define CKCTL_6328_ADSL_QPROC_EN (1 << 1)
  47. #define CKCTL_6328_ADSL_AFE_EN (1 << 2)
  48. #define CKCTL_6328_ADSL_EN (1 << 3)
  49. #define CKCTL_6328_MIPS_EN (1 << 4)
  50. #define CKCTL_6328_SAR_EN (1 << 5)
  51. #define CKCTL_6328_PCM_EN (1 << 6)
  52. #define CKCTL_6328_USBD_EN (1 << 7)
  53. #define CKCTL_6328_USBH_EN (1 << 8)
  54. #define CKCTL_6328_HSSPI_EN (1 << 9)
  55. #define CKCTL_6328_PCIE_EN (1 << 10)
  56. #define CKCTL_6328_ROBOSW_EN (1 << 11)
  57. #define CKCTL_6328_ALL_SAFE_EN (CKCTL_6328_PHYMIPS_EN | \
  58. CKCTL_6328_ADSL_QPROC_EN | \
  59. CKCTL_6328_ADSL_AFE_EN | \
  60. CKCTL_6328_ADSL_EN | \
  61. CKCTL_6328_SAR_EN | \
  62. CKCTL_6328_PCM_EN | \
  63. CKCTL_6328_USBD_EN | \
  64. CKCTL_6328_USBH_EN | \
  65. CKCTL_6328_ROBOSW_EN | \
  66. CKCTL_6328_PCIE_EN)
  67. #define CKCTL_6338_ADSLPHY_EN (1 << 0)
  68. #define CKCTL_6338_MPI_EN (1 << 1)
  69. #define CKCTL_6338_DRAM_EN (1 << 2)
  70. #define CKCTL_6338_ENET_EN (1 << 4)
  71. #define CKCTL_6338_USBS_EN (1 << 4)
  72. #define CKCTL_6338_SAR_EN (1 << 5)
  73. #define CKCTL_6338_SPI_EN (1 << 9)
  74. #define CKCTL_6338_ALL_SAFE_EN (CKCTL_6338_ADSLPHY_EN | \
  75. CKCTL_6338_MPI_EN | \
  76. CKCTL_6338_ENET_EN | \
  77. CKCTL_6338_SAR_EN | \
  78. CKCTL_6338_SPI_EN)
  79. /* BCM6345 clock bits are shifted by 16 on the left, because of the test
  80. * control register which is 16-bits wide. That way we do not have any
  81. * specific BCM6345 code for handling clocks, and writing 0 to the test
  82. * control register is fine.
  83. */
  84. #define CKCTL_6345_CPU_EN (1 << 16)
  85. #define CKCTL_6345_BUS_EN (1 << 17)
  86. #define CKCTL_6345_EBI_EN (1 << 18)
  87. #define CKCTL_6345_UART_EN (1 << 19)
  88. #define CKCTL_6345_ADSLPHY_EN (1 << 20)
  89. #define CKCTL_6345_ENET_EN (1 << 23)
  90. #define CKCTL_6345_USBH_EN (1 << 24)
  91. #define CKCTL_6345_ALL_SAFE_EN (CKCTL_6345_ENET_EN | \
  92. CKCTL_6345_USBH_EN | \
  93. CKCTL_6345_ADSLPHY_EN)
  94. #define CKCTL_6348_ADSLPHY_EN (1 << 0)
  95. #define CKCTL_6348_MPI_EN (1 << 1)
  96. #define CKCTL_6348_SDRAM_EN (1 << 2)
  97. #define CKCTL_6348_M2M_EN (1 << 3)
  98. #define CKCTL_6348_ENET_EN (1 << 4)
  99. #define CKCTL_6348_SAR_EN (1 << 5)
  100. #define CKCTL_6348_USBS_EN (1 << 6)
  101. #define CKCTL_6348_USBH_EN (1 << 8)
  102. #define CKCTL_6348_SPI_EN (1 << 9)
  103. #define CKCTL_6348_ALL_SAFE_EN (CKCTL_6348_ADSLPHY_EN | \
  104. CKCTL_6348_M2M_EN | \
  105. CKCTL_6348_ENET_EN | \
  106. CKCTL_6348_SAR_EN | \
  107. CKCTL_6348_USBS_EN | \
  108. CKCTL_6348_USBH_EN | \
  109. CKCTL_6348_SPI_EN)
  110. #define CKCTL_6358_ENET_EN (1 << 4)
  111. #define CKCTL_6358_ADSLPHY_EN (1 << 5)
  112. #define CKCTL_6358_PCM_EN (1 << 8)
  113. #define CKCTL_6358_SPI_EN (1 << 9)
  114. #define CKCTL_6358_USBS_EN (1 << 10)
  115. #define CKCTL_6358_SAR_EN (1 << 11)
  116. #define CKCTL_6358_EMUSB_EN (1 << 17)
  117. #define CKCTL_6358_ENET0_EN (1 << 18)
  118. #define CKCTL_6358_ENET1_EN (1 << 19)
  119. #define CKCTL_6358_USBSU_EN (1 << 20)
  120. #define CKCTL_6358_EPHY_EN (1 << 21)
  121. #define CKCTL_6358_ALL_SAFE_EN (CKCTL_6358_ENET_EN | \
  122. CKCTL_6358_ADSLPHY_EN | \
  123. CKCTL_6358_PCM_EN | \
  124. CKCTL_6358_SPI_EN | \
  125. CKCTL_6358_USBS_EN | \
  126. CKCTL_6358_SAR_EN | \
  127. CKCTL_6358_EMUSB_EN | \
  128. CKCTL_6358_ENET0_EN | \
  129. CKCTL_6358_ENET1_EN | \
  130. CKCTL_6358_USBSU_EN | \
  131. CKCTL_6358_EPHY_EN)
  132. #define CKCTL_6362_ADSL_QPROC_EN (1 << 1)
  133. #define CKCTL_6362_ADSL_AFE_EN (1 << 2)
  134. #define CKCTL_6362_ADSL_EN (1 << 3)
  135. #define CKCTL_6362_MIPS_EN (1 << 4)
  136. #define CKCTL_6362_WLAN_OCP_EN (1 << 5)
  137. #define CKCTL_6362_SWPKT_USB_EN (1 << 7)
  138. #define CKCTL_6362_SWPKT_SAR_EN (1 << 8)
  139. #define CKCTL_6362_SAR_EN (1 << 9)
  140. #define CKCTL_6362_ROBOSW_EN (1 << 10)
  141. #define CKCTL_6362_PCM_EN (1 << 11)
  142. #define CKCTL_6362_USBD_EN (1 << 12)
  143. #define CKCTL_6362_USBH_EN (1 << 13)
  144. #define CKCTL_6362_IPSEC_EN (1 << 14)
  145. #define CKCTL_6362_SPI_EN (1 << 15)
  146. #define CKCTL_6362_HSSPI_EN (1 << 16)
  147. #define CKCTL_6362_PCIE_EN (1 << 17)
  148. #define CKCTL_6362_FAP_EN (1 << 18)
  149. #define CKCTL_6362_PHYMIPS_EN (1 << 19)
  150. #define CKCTL_6362_NAND_EN (1 << 20)
  151. #define CKCTL_6362_ALL_SAFE_EN (CKCTL_6362_PHYMIPS_EN | \
  152. CKCTL_6362_ADSL_QPROC_EN | \
  153. CKCTL_6362_ADSL_AFE_EN | \
  154. CKCTL_6362_ADSL_EN | \
  155. CKCTL_6362_SAR_EN | \
  156. CKCTL_6362_PCM_EN | \
  157. CKCTL_6362_IPSEC_EN | \
  158. CKCTL_6362_USBD_EN | \
  159. CKCTL_6362_USBH_EN | \
  160. CKCTL_6362_ROBOSW_EN | \
  161. CKCTL_6362_PCIE_EN)
  162. #define CKCTL_6368_VDSL_QPROC_EN (1 << 2)
  163. #define CKCTL_6368_VDSL_AFE_EN (1 << 3)
  164. #define CKCTL_6368_VDSL_BONDING_EN (1 << 4)
  165. #define CKCTL_6368_VDSL_EN (1 << 5)
  166. #define CKCTL_6368_PHYMIPS_EN (1 << 6)
  167. #define CKCTL_6368_SWPKT_USB_EN (1 << 7)
  168. #define CKCTL_6368_SWPKT_SAR_EN (1 << 8)
  169. #define CKCTL_6368_SPI_EN (1 << 9)
  170. #define CKCTL_6368_USBD_EN (1 << 10)
  171. #define CKCTL_6368_SAR_EN (1 << 11)
  172. #define CKCTL_6368_ROBOSW_EN (1 << 12)
  173. #define CKCTL_6368_UTOPIA_EN (1 << 13)
  174. #define CKCTL_6368_PCM_EN (1 << 14)
  175. #define CKCTL_6368_USBH_EN (1 << 15)
  176. #define CKCTL_6368_DISABLE_GLESS_EN (1 << 16)
  177. #define CKCTL_6368_NAND_EN (1 << 17)
  178. #define CKCTL_6368_IPSEC_EN (1 << 18)
  179. #define CKCTL_6368_ALL_SAFE_EN (CKCTL_6368_SWPKT_USB_EN | \
  180. CKCTL_6368_SWPKT_SAR_EN | \
  181. CKCTL_6368_SPI_EN | \
  182. CKCTL_6368_USBD_EN | \
  183. CKCTL_6368_SAR_EN | \
  184. CKCTL_6368_ROBOSW_EN | \
  185. CKCTL_6368_UTOPIA_EN | \
  186. CKCTL_6368_PCM_EN | \
  187. CKCTL_6368_USBH_EN | \
  188. CKCTL_6368_DISABLE_GLESS_EN | \
  189. CKCTL_6368_NAND_EN | \
  190. CKCTL_6368_IPSEC_EN)
  191. /* System PLL Control register */
  192. #define PERF_SYS_PLL_CTL_REG 0x8
  193. #define SYS_PLL_SOFT_RESET 0x1
  194. /* Interrupt Mask register */
  195. #define PERF_IRQMASK_3368_REG 0xc
  196. #define PERF_IRQMASK_6328_REG(x) (0x20 + (x) * 0x10)
  197. #define PERF_IRQMASK_6338_REG 0xc
  198. #define PERF_IRQMASK_6345_REG 0xc
  199. #define PERF_IRQMASK_6348_REG 0xc
  200. #define PERF_IRQMASK_6358_REG(x) (0xc + (x) * 0x2c)
  201. #define PERF_IRQMASK_6362_REG(x) (0x20 + (x) * 0x10)
  202. #define PERF_IRQMASK_6368_REG(x) (0x20 + (x) * 0x10)
  203. /* Interrupt Status register */
  204. #define PERF_IRQSTAT_3368_REG 0x10
  205. #define PERF_IRQSTAT_6328_REG(x) (0x28 + (x) * 0x10)
  206. #define PERF_IRQSTAT_6338_REG 0x10
  207. #define PERF_IRQSTAT_6345_REG 0x10
  208. #define PERF_IRQSTAT_6348_REG 0x10
  209. #define PERF_IRQSTAT_6358_REG(x) (0x10 + (x) * 0x2c)
  210. #define PERF_IRQSTAT_6362_REG(x) (0x28 + (x) * 0x10)
  211. #define PERF_IRQSTAT_6368_REG(x) (0x28 + (x) * 0x10)
  212. /* External Interrupt Configuration register */
  213. #define PERF_EXTIRQ_CFG_REG_3368 0x14
  214. #define PERF_EXTIRQ_CFG_REG_6328 0x18
  215. #define PERF_EXTIRQ_CFG_REG_6338 0x14
  216. #define PERF_EXTIRQ_CFG_REG_6345 0x14
  217. #define PERF_EXTIRQ_CFG_REG_6348 0x14
  218. #define PERF_EXTIRQ_CFG_REG_6358 0x14
  219. #define PERF_EXTIRQ_CFG_REG_6362 0x18
  220. #define PERF_EXTIRQ_CFG_REG_6368 0x18
  221. #define PERF_EXTIRQ_CFG_REG2_6368 0x1c
  222. /* for 6348 only */
  223. #define EXTIRQ_CFG_SENSE_6348(x) (1 << (x))
  224. #define EXTIRQ_CFG_STAT_6348(x) (1 << (x + 5))
  225. #define EXTIRQ_CFG_CLEAR_6348(x) (1 << (x + 10))
  226. #define EXTIRQ_CFG_MASK_6348(x) (1 << (x + 15))
  227. #define EXTIRQ_CFG_BOTHEDGE_6348(x) (1 << (x + 20))
  228. #define EXTIRQ_CFG_LEVELSENSE_6348(x) (1 << (x + 25))
  229. #define EXTIRQ_CFG_CLEAR_ALL_6348 (0xf << 10)
  230. #define EXTIRQ_CFG_MASK_ALL_6348 (0xf << 15)
  231. /* for all others */
  232. #define EXTIRQ_CFG_SENSE(x) (1 << (x))
  233. #define EXTIRQ_CFG_STAT(x) (1 << (x + 4))
  234. #define EXTIRQ_CFG_CLEAR(x) (1 << (x + 8))
  235. #define EXTIRQ_CFG_MASK(x) (1 << (x + 12))
  236. #define EXTIRQ_CFG_BOTHEDGE(x) (1 << (x + 16))
  237. #define EXTIRQ_CFG_LEVELSENSE(x) (1 << (x + 20))
  238. #define EXTIRQ_CFG_CLEAR_ALL (0xf << 8)
  239. #define EXTIRQ_CFG_MASK_ALL (0xf << 12)
  240. /* Soft Reset register */
  241. #define PERF_SOFTRESET_REG 0x28
  242. #define PERF_SOFTRESET_6328_REG 0x10
  243. #define PERF_SOFTRESET_6358_REG 0x34
  244. #define PERF_SOFTRESET_6362_REG 0x10
  245. #define PERF_SOFTRESET_6368_REG 0x10
  246. #define SOFTRESET_3368_SPI_MASK (1 << 0)
  247. #define SOFTRESET_3368_ENET_MASK (1 << 2)
  248. #define SOFTRESET_3368_MPI_MASK (1 << 3)
  249. #define SOFTRESET_3368_EPHY_MASK (1 << 6)
  250. #define SOFTRESET_3368_USBS_MASK (1 << 11)
  251. #define SOFTRESET_3368_PCM_MASK (1 << 13)
  252. #define SOFTRESET_6328_SPI_MASK (1 << 0)
  253. #define SOFTRESET_6328_EPHY_MASK (1 << 1)
  254. #define SOFTRESET_6328_SAR_MASK (1 << 2)
  255. #define SOFTRESET_6328_ENETSW_MASK (1 << 3)
  256. #define SOFTRESET_6328_USBS_MASK (1 << 4)
  257. #define SOFTRESET_6328_USBH_MASK (1 << 5)
  258. #define SOFTRESET_6328_PCM_MASK (1 << 6)
  259. #define SOFTRESET_6328_PCIE_CORE_MASK (1 << 7)
  260. #define SOFTRESET_6328_PCIE_MASK (1 << 8)
  261. #define SOFTRESET_6328_PCIE_EXT_MASK (1 << 9)
  262. #define SOFTRESET_6328_PCIE_HARD_MASK (1 << 10)
  263. #define SOFTRESET_6338_SPI_MASK (1 << 0)
  264. #define SOFTRESET_6338_ENET_MASK (1 << 2)
  265. #define SOFTRESET_6338_USBH_MASK (1 << 3)
  266. #define SOFTRESET_6338_USBS_MASK (1 << 4)
  267. #define SOFTRESET_6338_ADSL_MASK (1 << 5)
  268. #define SOFTRESET_6338_DMAMEM_MASK (1 << 6)
  269. #define SOFTRESET_6338_SAR_MASK (1 << 7)
  270. #define SOFTRESET_6338_ACLC_MASK (1 << 8)
  271. #define SOFTRESET_6338_ADSLMIPSPLL_MASK (1 << 10)
  272. #define SOFTRESET_6338_ALL (SOFTRESET_6338_SPI_MASK | \
  273. SOFTRESET_6338_ENET_MASK | \
  274. SOFTRESET_6338_USBH_MASK | \
  275. SOFTRESET_6338_USBS_MASK | \
  276. SOFTRESET_6338_ADSL_MASK | \
  277. SOFTRESET_6338_DMAMEM_MASK | \
  278. SOFTRESET_6338_SAR_MASK | \
  279. SOFTRESET_6338_ACLC_MASK | \
  280. SOFTRESET_6338_ADSLMIPSPLL_MASK)
  281. #define SOFTRESET_6348_SPI_MASK (1 << 0)
  282. #define SOFTRESET_6348_ENET_MASK (1 << 2)
  283. #define SOFTRESET_6348_USBH_MASK (1 << 3)
  284. #define SOFTRESET_6348_USBS_MASK (1 << 4)
  285. #define SOFTRESET_6348_ADSL_MASK (1 << 5)
  286. #define SOFTRESET_6348_DMAMEM_MASK (1 << 6)
  287. #define SOFTRESET_6348_SAR_MASK (1 << 7)
  288. #define SOFTRESET_6348_ACLC_MASK (1 << 8)
  289. #define SOFTRESET_6348_ADSLMIPSPLL_MASK (1 << 10)
  290. #define SOFTRESET_6348_ALL (SOFTRESET_6348_SPI_MASK | \
  291. SOFTRESET_6348_ENET_MASK | \
  292. SOFTRESET_6348_USBH_MASK | \
  293. SOFTRESET_6348_USBS_MASK | \
  294. SOFTRESET_6348_ADSL_MASK | \
  295. SOFTRESET_6348_DMAMEM_MASK | \
  296. SOFTRESET_6348_SAR_MASK | \
  297. SOFTRESET_6348_ACLC_MASK | \
  298. SOFTRESET_6348_ADSLMIPSPLL_MASK)
  299. #define SOFTRESET_6358_SPI_MASK (1 << 0)
  300. #define SOFTRESET_6358_ENET_MASK (1 << 2)
  301. #define SOFTRESET_6358_MPI_MASK (1 << 3)
  302. #define SOFTRESET_6358_EPHY_MASK (1 << 6)
  303. #define SOFTRESET_6358_SAR_MASK (1 << 7)
  304. #define SOFTRESET_6358_USBH_MASK (1 << 12)
  305. #define SOFTRESET_6358_PCM_MASK (1 << 13)
  306. #define SOFTRESET_6358_ADSL_MASK (1 << 14)
  307. #define SOFTRESET_6362_SPI_MASK (1 << 0)
  308. #define SOFTRESET_6362_IPSEC_MASK (1 << 1)
  309. #define SOFTRESET_6362_EPHY_MASK (1 << 2)
  310. #define SOFTRESET_6362_SAR_MASK (1 << 3)
  311. #define SOFTRESET_6362_ENETSW_MASK (1 << 4)
  312. #define SOFTRESET_6362_USBS_MASK (1 << 5)
  313. #define SOFTRESET_6362_USBH_MASK (1 << 6)
  314. #define SOFTRESET_6362_PCM_MASK (1 << 7)
  315. #define SOFTRESET_6362_PCIE_CORE_MASK (1 << 8)
  316. #define SOFTRESET_6362_PCIE_MASK (1 << 9)
  317. #define SOFTRESET_6362_PCIE_EXT_MASK (1 << 10)
  318. #define SOFTRESET_6362_WLAN_SHIM_MASK (1 << 11)
  319. #define SOFTRESET_6362_DDR_PHY_MASK (1 << 12)
  320. #define SOFTRESET_6362_FAP_MASK (1 << 13)
  321. #define SOFTRESET_6362_WLAN_UBUS_MASK (1 << 14)
  322. #define SOFTRESET_6368_SPI_MASK (1 << 0)
  323. #define SOFTRESET_6368_MPI_MASK (1 << 3)
  324. #define SOFTRESET_6368_EPHY_MASK (1 << 6)
  325. #define SOFTRESET_6368_SAR_MASK (1 << 7)
  326. #define SOFTRESET_6368_ENETSW_MASK (1 << 10)
  327. #define SOFTRESET_6368_USBS_MASK (1 << 11)
  328. #define SOFTRESET_6368_USBH_MASK (1 << 12)
  329. #define SOFTRESET_6368_PCM_MASK (1 << 13)
  330. /* MIPS PLL control register */
  331. #define PERF_MIPSPLLCTL_REG 0x34
  332. #define MIPSPLLCTL_N1_SHIFT 20
  333. #define MIPSPLLCTL_N1_MASK (0x7 << MIPSPLLCTL_N1_SHIFT)
  334. #define MIPSPLLCTL_N2_SHIFT 15
  335. #define MIPSPLLCTL_N2_MASK (0x1f << MIPSPLLCTL_N2_SHIFT)
  336. #define MIPSPLLCTL_M1REF_SHIFT 12
  337. #define MIPSPLLCTL_M1REF_MASK (0x7 << MIPSPLLCTL_M1REF_SHIFT)
  338. #define MIPSPLLCTL_M2REF_SHIFT 9
  339. #define MIPSPLLCTL_M2REF_MASK (0x7 << MIPSPLLCTL_M2REF_SHIFT)
  340. #define MIPSPLLCTL_M1CPU_SHIFT 6
  341. #define MIPSPLLCTL_M1CPU_MASK (0x7 << MIPSPLLCTL_M1CPU_SHIFT)
  342. #define MIPSPLLCTL_M1BUS_SHIFT 3
  343. #define MIPSPLLCTL_M1BUS_MASK (0x7 << MIPSPLLCTL_M1BUS_SHIFT)
  344. #define MIPSPLLCTL_M2BUS_SHIFT 0
  345. #define MIPSPLLCTL_M2BUS_MASK (0x7 << MIPSPLLCTL_M2BUS_SHIFT)
  346. /* ADSL PHY PLL Control register */
  347. #define PERF_ADSLPLLCTL_REG 0x38
  348. #define ADSLPLLCTL_N1_SHIFT 20
  349. #define ADSLPLLCTL_N1_MASK (0x7 << ADSLPLLCTL_N1_SHIFT)
  350. #define ADSLPLLCTL_N2_SHIFT 15
  351. #define ADSLPLLCTL_N2_MASK (0x1f << ADSLPLLCTL_N2_SHIFT)
  352. #define ADSLPLLCTL_M1REF_SHIFT 12
  353. #define ADSLPLLCTL_M1REF_MASK (0x7 << ADSLPLLCTL_M1REF_SHIFT)
  354. #define ADSLPLLCTL_M2REF_SHIFT 9
  355. #define ADSLPLLCTL_M2REF_MASK (0x7 << ADSLPLLCTL_M2REF_SHIFT)
  356. #define ADSLPLLCTL_M1CPU_SHIFT 6
  357. #define ADSLPLLCTL_M1CPU_MASK (0x7 << ADSLPLLCTL_M1CPU_SHIFT)
  358. #define ADSLPLLCTL_M1BUS_SHIFT 3
  359. #define ADSLPLLCTL_M1BUS_MASK (0x7 << ADSLPLLCTL_M1BUS_SHIFT)
  360. #define ADSLPLLCTL_M2BUS_SHIFT 0
  361. #define ADSLPLLCTL_M2BUS_MASK (0x7 << ADSLPLLCTL_M2BUS_SHIFT)
  362. #define ADSLPLLCTL_VAL(n1, n2, m1ref, m2ref, m1cpu, m1bus, m2bus) \
  363. (((n1) << ADSLPLLCTL_N1_SHIFT) | \
  364. ((n2) << ADSLPLLCTL_N2_SHIFT) | \
  365. ((m1ref) << ADSLPLLCTL_M1REF_SHIFT) | \
  366. ((m2ref) << ADSLPLLCTL_M2REF_SHIFT) | \
  367. ((m1cpu) << ADSLPLLCTL_M1CPU_SHIFT) | \
  368. ((m1bus) << ADSLPLLCTL_M1BUS_SHIFT) | \
  369. ((m2bus) << ADSLPLLCTL_M2BUS_SHIFT))
  370. /*************************************************************************
  371. * _REG relative to RSET_TIMER
  372. *************************************************************************/
  373. #define BCM63XX_TIMER_COUNT 4
  374. #define TIMER_T0_ID 0
  375. #define TIMER_T1_ID 1
  376. #define TIMER_T2_ID 2
  377. #define TIMER_WDT_ID 3
  378. /* Timer irqstat register */
  379. #define TIMER_IRQSTAT_REG 0
  380. #define TIMER_IRQSTAT_TIMER_CAUSE(x) (1 << (x))
  381. #define TIMER_IRQSTAT_TIMER0_CAUSE (1 << 0)
  382. #define TIMER_IRQSTAT_TIMER1_CAUSE (1 << 1)
  383. #define TIMER_IRQSTAT_TIMER2_CAUSE (1 << 2)
  384. #define TIMER_IRQSTAT_WDT_CAUSE (1 << 3)
  385. #define TIMER_IRQSTAT_TIMER_IR_EN(x) (1 << ((x) + 8))
  386. #define TIMER_IRQSTAT_TIMER0_IR_EN (1 << 8)
  387. #define TIMER_IRQSTAT_TIMER1_IR_EN (1 << 9)
  388. #define TIMER_IRQSTAT_TIMER2_IR_EN (1 << 10)
  389. /* Timer control register */
  390. #define TIMER_CTLx_REG(x) (0x4 + (x * 4))
  391. #define TIMER_CTL0_REG 0x4
  392. #define TIMER_CTL1_REG 0x8
  393. #define TIMER_CTL2_REG 0xC
  394. #define TIMER_CTL_COUNTDOWN_MASK (0x3fffffff)
  395. #define TIMER_CTL_MONOTONIC_MASK (1 << 30)
  396. #define TIMER_CTL_ENABLE_MASK (1 << 31)
  397. /*************************************************************************
  398. * _REG relative to RSET_WDT
  399. *************************************************************************/
  400. /* Watchdog default count register */
  401. #define WDT_DEFVAL_REG 0x0
  402. /* Watchdog control register */
  403. #define WDT_CTL_REG 0x4
  404. /* Watchdog control register constants */
  405. #define WDT_START_1 (0xff00)
  406. #define WDT_START_2 (0x00ff)
  407. #define WDT_STOP_1 (0xee00)
  408. #define WDT_STOP_2 (0x00ee)
  409. /* Watchdog reset length register */
  410. #define WDT_RSTLEN_REG 0x8
  411. /* Watchdog soft reset register (BCM6328 only) */
  412. #define WDT_SOFTRESET_REG 0xc
  413. /*************************************************************************
  414. * _REG relative to RSET_GPIO
  415. *************************************************************************/
  416. /* GPIO registers */
  417. #define GPIO_CTL_HI_REG 0x0
  418. #define GPIO_CTL_LO_REG 0x4
  419. #define GPIO_DATA_HI_REG 0x8
  420. #define GPIO_DATA_LO_REG 0xC
  421. #define GPIO_DATA_LO_REG_6345 0x8
  422. /* GPIO mux registers and constants */
  423. #define GPIO_MODE_REG 0x18
  424. #define GPIO_MODE_6348_G4_DIAG 0x00090000
  425. #define GPIO_MODE_6348_G4_UTOPIA 0x00080000
  426. #define GPIO_MODE_6348_G4_LEGACY_LED 0x00030000
  427. #define GPIO_MODE_6348_G4_MII_SNOOP 0x00020000
  428. #define GPIO_MODE_6348_G4_EXT_EPHY 0x00010000
  429. #define GPIO_MODE_6348_G3_DIAG 0x00009000
  430. #define GPIO_MODE_6348_G3_UTOPIA 0x00008000
  431. #define GPIO_MODE_6348_G3_EXT_MII 0x00007000
  432. #define GPIO_MODE_6348_G2_DIAG 0x00000900
  433. #define GPIO_MODE_6348_G2_PCI 0x00000500
  434. #define GPIO_MODE_6348_G1_DIAG 0x00000090
  435. #define GPIO_MODE_6348_G1_UTOPIA 0x00000080
  436. #define GPIO_MODE_6348_G1_SPI_UART 0x00000060
  437. #define GPIO_MODE_6348_G1_SPI_MASTER 0x00000060
  438. #define GPIO_MODE_6348_G1_MII_PCCARD 0x00000040
  439. #define GPIO_MODE_6348_G1_MII_SNOOP 0x00000020
  440. #define GPIO_MODE_6348_G1_EXT_EPHY 0x00000010
  441. #define GPIO_MODE_6348_G0_DIAG 0x00000009
  442. #define GPIO_MODE_6348_G0_EXT_MII 0x00000007
  443. #define GPIO_MODE_6358_EXTRACS (1 << 5)
  444. #define GPIO_MODE_6358_UART1 (1 << 6)
  445. #define GPIO_MODE_6358_EXTRA_SPI_SS (1 << 7)
  446. #define GPIO_MODE_6358_SERIAL_LED (1 << 10)
  447. #define GPIO_MODE_6358_UTOPIA (1 << 12)
  448. #define GPIO_MODE_6368_ANALOG_AFE_0 (1 << 0)
  449. #define GPIO_MODE_6368_ANALOG_AFE_1 (1 << 1)
  450. #define GPIO_MODE_6368_SYS_IRQ (1 << 2)
  451. #define GPIO_MODE_6368_SERIAL_LED_DATA (1 << 3)
  452. #define GPIO_MODE_6368_SERIAL_LED_CLK (1 << 4)
  453. #define GPIO_MODE_6368_INET_LED (1 << 5)
  454. #define GPIO_MODE_6368_EPHY0_LED (1 << 6)
  455. #define GPIO_MODE_6368_EPHY1_LED (1 << 7)
  456. #define GPIO_MODE_6368_EPHY2_LED (1 << 8)
  457. #define GPIO_MODE_6368_EPHY3_LED (1 << 9)
  458. #define GPIO_MODE_6368_ROBOSW_LED_DAT (1 << 10)
  459. #define GPIO_MODE_6368_ROBOSW_LED_CLK (1 << 11)
  460. #define GPIO_MODE_6368_ROBOSW_LED0 (1 << 12)
  461. #define GPIO_MODE_6368_ROBOSW_LED1 (1 << 13)
  462. #define GPIO_MODE_6368_USBD_LED (1 << 14)
  463. #define GPIO_MODE_6368_NTR_PULSE (1 << 15)
  464. #define GPIO_MODE_6368_PCI_REQ1 (1 << 16)
  465. #define GPIO_MODE_6368_PCI_GNT1 (1 << 17)
  466. #define GPIO_MODE_6368_PCI_INTB (1 << 18)
  467. #define GPIO_MODE_6368_PCI_REQ0 (1 << 19)
  468. #define GPIO_MODE_6368_PCI_GNT0 (1 << 20)
  469. #define GPIO_MODE_6368_PCMCIA_CD1 (1 << 22)
  470. #define GPIO_MODE_6368_PCMCIA_CD2 (1 << 23)
  471. #define GPIO_MODE_6368_PCMCIA_VS1 (1 << 24)
  472. #define GPIO_MODE_6368_PCMCIA_VS2 (1 << 25)
  473. #define GPIO_MODE_6368_EBI_CS2 (1 << 26)
  474. #define GPIO_MODE_6368_EBI_CS3 (1 << 27)
  475. #define GPIO_MODE_6368_SPI_SSN2 (1 << 28)
  476. #define GPIO_MODE_6368_SPI_SSN3 (1 << 29)
  477. #define GPIO_MODE_6368_SPI_SSN4 (1 << 30)
  478. #define GPIO_MODE_6368_SPI_SSN5 (1 << 31)
  479. #define GPIO_PINMUX_OTHR_REG 0x24
  480. #define GPIO_PINMUX_OTHR_6328_USB_SHIFT 12
  481. #define GPIO_PINMUX_OTHR_6328_USB_MASK (3 << GPIO_PINMUX_OTHR_6328_USB_SHIFT)
  482. #define GPIO_PINMUX_OTHR_6328_USB_HOST (1 << GPIO_PINMUX_OTHR_6328_USB_SHIFT)
  483. #define GPIO_PINMUX_OTHR_6328_USB_DEV (2 << GPIO_PINMUX_OTHR_6328_USB_SHIFT)
  484. #define GPIO_BASEMODE_6368_REG 0x38
  485. #define GPIO_BASEMODE_6368_UART2 0x1
  486. #define GPIO_BASEMODE_6368_GPIO 0x0
  487. #define GPIO_BASEMODE_6368_MASK 0x7
  488. /* those bits must be kept as read in gpio basemode register*/
  489. #define GPIO_STRAPBUS_REG 0x40
  490. #define STRAPBUS_6358_BOOT_SEL_PARALLEL (1 << 1)
  491. #define STRAPBUS_6358_BOOT_SEL_SERIAL (0 << 1)
  492. #define STRAPBUS_6368_BOOT_SEL_MASK 0x3
  493. #define STRAPBUS_6368_BOOT_SEL_NAND 0
  494. #define STRAPBUS_6368_BOOT_SEL_SERIAL 1
  495. #define STRAPBUS_6368_BOOT_SEL_PARALLEL 3
  496. /*************************************************************************
  497. * _REG relative to RSET_ENET
  498. *************************************************************************/
  499. /* Receiver Configuration register */
  500. #define ENET_RXCFG_REG 0x0
  501. #define ENET_RXCFG_ALLMCAST_SHIFT 1
  502. #define ENET_RXCFG_ALLMCAST_MASK (1 << ENET_RXCFG_ALLMCAST_SHIFT)
  503. #define ENET_RXCFG_PROMISC_SHIFT 3
  504. #define ENET_RXCFG_PROMISC_MASK (1 << ENET_RXCFG_PROMISC_SHIFT)
  505. #define ENET_RXCFG_LOOPBACK_SHIFT 4
  506. #define ENET_RXCFG_LOOPBACK_MASK (1 << ENET_RXCFG_LOOPBACK_SHIFT)
  507. #define ENET_RXCFG_ENFLOW_SHIFT 5
  508. #define ENET_RXCFG_ENFLOW_MASK (1 << ENET_RXCFG_ENFLOW_SHIFT)
  509. /* Receive Maximum Length register */
  510. #define ENET_RXMAXLEN_REG 0x4
  511. #define ENET_RXMAXLEN_SHIFT 0
  512. #define ENET_RXMAXLEN_MASK (0x7ff << ENET_RXMAXLEN_SHIFT)
  513. /* Transmit Maximum Length register */
  514. #define ENET_TXMAXLEN_REG 0x8
  515. #define ENET_TXMAXLEN_SHIFT 0
  516. #define ENET_TXMAXLEN_MASK (0x7ff << ENET_TXMAXLEN_SHIFT)
  517. /* MII Status/Control register */
  518. #define ENET_MIISC_REG 0x10
  519. #define ENET_MIISC_MDCFREQDIV_SHIFT 0
  520. #define ENET_MIISC_MDCFREQDIV_MASK (0x7f << ENET_MIISC_MDCFREQDIV_SHIFT)
  521. #define ENET_MIISC_PREAMBLEEN_SHIFT 7
  522. #define ENET_MIISC_PREAMBLEEN_MASK (1 << ENET_MIISC_PREAMBLEEN_SHIFT)
  523. /* MII Data register */
  524. #define ENET_MIIDATA_REG 0x14
  525. #define ENET_MIIDATA_DATA_SHIFT 0
  526. #define ENET_MIIDATA_DATA_MASK (0xffff << ENET_MIIDATA_DATA_SHIFT)
  527. #define ENET_MIIDATA_TA_SHIFT 16
  528. #define ENET_MIIDATA_TA_MASK (0x3 << ENET_MIIDATA_TA_SHIFT)
  529. #define ENET_MIIDATA_REG_SHIFT 18
  530. #define ENET_MIIDATA_REG_MASK (0x1f << ENET_MIIDATA_REG_SHIFT)
  531. #define ENET_MIIDATA_PHYID_SHIFT 23
  532. #define ENET_MIIDATA_PHYID_MASK (0x1f << ENET_MIIDATA_PHYID_SHIFT)
  533. #define ENET_MIIDATA_OP_READ_MASK (0x6 << 28)
  534. #define ENET_MIIDATA_OP_WRITE_MASK (0x5 << 28)
  535. /* Ethernet Interrupt Mask register */
  536. #define ENET_IRMASK_REG 0x18
  537. /* Ethernet Interrupt register */
  538. #define ENET_IR_REG 0x1c
  539. #define ENET_IR_MII (1 << 0)
  540. #define ENET_IR_MIB (1 << 1)
  541. #define ENET_IR_FLOWC (1 << 2)
  542. /* Ethernet Control register */
  543. #define ENET_CTL_REG 0x2c
  544. #define ENET_CTL_ENABLE_SHIFT 0
  545. #define ENET_CTL_ENABLE_MASK (1 << ENET_CTL_ENABLE_SHIFT)
  546. #define ENET_CTL_DISABLE_SHIFT 1
  547. #define ENET_CTL_DISABLE_MASK (1 << ENET_CTL_DISABLE_SHIFT)
  548. #define ENET_CTL_SRESET_SHIFT 2
  549. #define ENET_CTL_SRESET_MASK (1 << ENET_CTL_SRESET_SHIFT)
  550. #define ENET_CTL_EPHYSEL_SHIFT 3
  551. #define ENET_CTL_EPHYSEL_MASK (1 << ENET_CTL_EPHYSEL_SHIFT)
  552. /* Transmit Control register */
  553. #define ENET_TXCTL_REG 0x30
  554. #define ENET_TXCTL_FD_SHIFT 0
  555. #define ENET_TXCTL_FD_MASK (1 << ENET_TXCTL_FD_SHIFT)
  556. /* Transmit Watermask register */
  557. #define ENET_TXWMARK_REG 0x34
  558. #define ENET_TXWMARK_WM_SHIFT 0
  559. #define ENET_TXWMARK_WM_MASK (0x3f << ENET_TXWMARK_WM_SHIFT)
  560. /* MIB Control register */
  561. #define ENET_MIBCTL_REG 0x38
  562. #define ENET_MIBCTL_RDCLEAR_SHIFT 0
  563. #define ENET_MIBCTL_RDCLEAR_MASK (1 << ENET_MIBCTL_RDCLEAR_SHIFT)
  564. /* Perfect Match Data Low register */
  565. #define ENET_PML_REG(x) (0x58 + (x) * 8)
  566. #define ENET_PMH_REG(x) (0x5c + (x) * 8)
  567. #define ENET_PMH_DATAVALID_SHIFT 16
  568. #define ENET_PMH_DATAVALID_MASK (1 << ENET_PMH_DATAVALID_SHIFT)
  569. /* MIB register */
  570. #define ENET_MIB_REG(x) (0x200 + (x) * 4)
  571. #define ENET_MIB_REG_COUNT 55
  572. /*************************************************************************
  573. * _REG relative to RSET_ENETDMA
  574. *************************************************************************/
  575. #define ENETDMA_CHAN_WIDTH 0x10
  576. #define ENETDMA_6345_CHAN_WIDTH 0x40
  577. /* Controller Configuration Register */
  578. #define ENETDMA_CFG_REG (0x0)
  579. #define ENETDMA_CFG_EN_SHIFT 0
  580. #define ENETDMA_CFG_EN_MASK (1 << ENETDMA_CFG_EN_SHIFT)
  581. #define ENETDMA_CFG_FLOWCH_MASK(x) (1 << ((x >> 1) + 1))
  582. /* Flow Control Descriptor Low Threshold register */
  583. #define ENETDMA_FLOWCL_REG(x) (0x4 + (x) * 6)
  584. /* Flow Control Descriptor High Threshold register */
  585. #define ENETDMA_FLOWCH_REG(x) (0x8 + (x) * 6)
  586. /* Flow Control Descriptor Buffer Alloca Threshold register */
  587. #define ENETDMA_BUFALLOC_REG(x) (0xc + (x) * 6)
  588. #define ENETDMA_BUFALLOC_FORCE_SHIFT 31
  589. #define ENETDMA_BUFALLOC_FORCE_MASK (1 << ENETDMA_BUFALLOC_FORCE_SHIFT)
  590. /* Global interrupt status */
  591. #define ENETDMA_GLB_IRQSTAT_REG (0x40)
  592. /* Global interrupt mask */
  593. #define ENETDMA_GLB_IRQMASK_REG (0x44)
  594. /* Channel Configuration register */
  595. #define ENETDMA_CHANCFG_REG(x) (0x100 + (x) * 0x10)
  596. #define ENETDMA_CHANCFG_EN_SHIFT 0
  597. #define ENETDMA_CHANCFG_EN_MASK (1 << ENETDMA_CHANCFG_EN_SHIFT)
  598. #define ENETDMA_CHANCFG_PKTHALT_SHIFT 1
  599. #define ENETDMA_CHANCFG_PKTHALT_MASK (1 << ENETDMA_CHANCFG_PKTHALT_SHIFT)
  600. /* Interrupt Control/Status register */
  601. #define ENETDMA_IR_REG(x) (0x104 + (x) * 0x10)
  602. #define ENETDMA_IR_BUFDONE_MASK (1 << 0)
  603. #define ENETDMA_IR_PKTDONE_MASK (1 << 1)
  604. #define ENETDMA_IR_NOTOWNER_MASK (1 << 2)
  605. /* Interrupt Mask register */
  606. #define ENETDMA_IRMASK_REG(x) (0x108 + (x) * 0x10)
  607. /* Maximum Burst Length */
  608. #define ENETDMA_MAXBURST_REG(x) (0x10C + (x) * 0x10)
  609. /* Ring Start Address register */
  610. #define ENETDMA_RSTART_REG(x) (0x200 + (x) * 0x10)
  611. /* State Ram Word 2 */
  612. #define ENETDMA_SRAM2_REG(x) (0x204 + (x) * 0x10)
  613. /* State Ram Word 3 */
  614. #define ENETDMA_SRAM3_REG(x) (0x208 + (x) * 0x10)
  615. /* State Ram Word 4 */
  616. #define ENETDMA_SRAM4_REG(x) (0x20c + (x) * 0x10)
  617. /* Broadcom 6345 ENET DMA definitions */
  618. #define ENETDMA_6345_CHANCFG_REG (0x00)
  619. #define ENETDMA_6345_MAXBURST_REG (0x40)
  620. #define ENETDMA_6345_RSTART_REG (0x08)
  621. #define ENETDMA_6345_LEN_REG (0x0C)
  622. #define ENETDMA_6345_IR_REG (0x14)
  623. #define ENETDMA_6345_IRMASK_REG (0x18)
  624. #define ENETDMA_6345_FC_REG (0x1C)
  625. #define ENETDMA_6345_BUFALLOC_REG (0x20)
  626. /* Shift down for EOP, SOP and WRAP bits */
  627. #define ENETDMA_6345_DESC_SHIFT (3)
  628. /*************************************************************************
  629. * _REG relative to RSET_ENETDMAC
  630. *************************************************************************/
  631. /* Channel Configuration register */
  632. #define ENETDMAC_CHANCFG_REG (0x0)
  633. #define ENETDMAC_CHANCFG_EN_SHIFT 0
  634. #define ENETDMAC_CHANCFG_EN_MASK (1 << ENETDMAC_CHANCFG_EN_SHIFT)
  635. #define ENETDMAC_CHANCFG_PKTHALT_SHIFT 1
  636. #define ENETDMAC_CHANCFG_PKTHALT_MASK (1 << ENETDMAC_CHANCFG_PKTHALT_SHIFT)
  637. #define ENETDMAC_CHANCFG_BUFHALT_SHIFT 2
  638. #define ENETDMAC_CHANCFG_BUFHALT_MASK (1 << ENETDMAC_CHANCFG_BUFHALT_SHIFT)
  639. #define ENETDMAC_CHANCFG_CHAINING_SHIFT 2
  640. #define ENETDMAC_CHANCFG_CHAINING_MASK (1 << ENETDMAC_CHANCFG_CHAINING_SHIFT)
  641. #define ENETDMAC_CHANCFG_WRAP_EN_SHIFT 3
  642. #define ENETDMAC_CHANCFG_WRAP_EN_MASK (1 << ENETDMAC_CHANCFG_WRAP_EN_SHIFT)
  643. #define ENETDMAC_CHANCFG_FLOWC_EN_SHIFT 4
  644. #define ENETDMAC_CHANCFG_FLOWC_EN_MASK (1 << ENETDMAC_CHANCFG_FLOWC_EN_SHIFT)
  645. /* Interrupt Control/Status register */
  646. #define ENETDMAC_IR_REG (0x4)
  647. #define ENETDMAC_IR_BUFDONE_MASK (1 << 0)
  648. #define ENETDMAC_IR_PKTDONE_MASK (1 << 1)
  649. #define ENETDMAC_IR_NOTOWNER_MASK (1 << 2)
  650. /* Interrupt Mask register */
  651. #define ENETDMAC_IRMASK_REG (0x8)
  652. /* Maximum Burst Length */
  653. #define ENETDMAC_MAXBURST_REG (0xc)
  654. /*************************************************************************
  655. * _REG relative to RSET_ENETDMAS
  656. *************************************************************************/
  657. /* Ring Start Address register */
  658. #define ENETDMAS_RSTART_REG (0x0)
  659. /* State Ram Word 2 */
  660. #define ENETDMAS_SRAM2_REG (0x4)
  661. /* State Ram Word 3 */
  662. #define ENETDMAS_SRAM3_REG (0x8)
  663. /* State Ram Word 4 */
  664. #define ENETDMAS_SRAM4_REG (0xc)
  665. /*************************************************************************
  666. * _REG relative to RSET_ENETSW
  667. *************************************************************************/
  668. /* Port traffic control */
  669. #define ENETSW_PTCTRL_REG(x) (0x0 + (x))
  670. #define ENETSW_PTCTRL_RXDIS_MASK (1 << 0)
  671. #define ENETSW_PTCTRL_TXDIS_MASK (1 << 1)
  672. /* Switch mode register */
  673. #define ENETSW_SWMODE_REG (0xb)
  674. #define ENETSW_SWMODE_FWD_EN_MASK (1 << 1)
  675. /* IMP override Register */
  676. #define ENETSW_IMPOV_REG (0xe)
  677. #define ENETSW_IMPOV_FORCE_MASK (1 << 7)
  678. #define ENETSW_IMPOV_TXFLOW_MASK (1 << 5)
  679. #define ENETSW_IMPOV_RXFLOW_MASK (1 << 4)
  680. #define ENETSW_IMPOV_1000_MASK (1 << 3)
  681. #define ENETSW_IMPOV_100_MASK (1 << 2)
  682. #define ENETSW_IMPOV_FDX_MASK (1 << 1)
  683. #define ENETSW_IMPOV_LINKUP_MASK (1 << 0)
  684. /* Port override Register */
  685. #define ENETSW_PORTOV_REG(x) (0x58 + (x))
  686. #define ENETSW_PORTOV_ENABLE_MASK (1 << 6)
  687. #define ENETSW_PORTOV_TXFLOW_MASK (1 << 5)
  688. #define ENETSW_PORTOV_RXFLOW_MASK (1 << 4)
  689. #define ENETSW_PORTOV_1000_MASK (1 << 3)
  690. #define ENETSW_PORTOV_100_MASK (1 << 2)
  691. #define ENETSW_PORTOV_FDX_MASK (1 << 1)
  692. #define ENETSW_PORTOV_LINKUP_MASK (1 << 0)
  693. /* MDIO control register */
  694. #define ENETSW_MDIOC_REG (0xb0)
  695. #define ENETSW_MDIOC_EXT_MASK (1 << 16)
  696. #define ENETSW_MDIOC_REG_SHIFT 20
  697. #define ENETSW_MDIOC_PHYID_SHIFT 25
  698. #define ENETSW_MDIOC_RD_MASK (1 << 30)
  699. #define ENETSW_MDIOC_WR_MASK (1 << 31)
  700. /* MDIO data register */
  701. #define ENETSW_MDIOD_REG (0xb4)
  702. /* Global Management Configuration Register */
  703. #define ENETSW_GMCR_REG (0x200)
  704. #define ENETSW_GMCR_RST_MIB_MASK (1 << 0)
  705. /* MIB register */
  706. #define ENETSW_MIB_REG(x) (0x2800 + (x) * 4)
  707. #define ENETSW_MIB_REG_COUNT 47
  708. /* Jumbo control register port mask register */
  709. #define ENETSW_JMBCTL_PORT_REG (0x4004)
  710. /* Jumbo control mib good frame register */
  711. #define ENETSW_JMBCTL_MAXSIZE_REG (0x4008)
  712. /*************************************************************************
  713. * _REG relative to RSET_OHCI_PRIV
  714. *************************************************************************/
  715. #define OHCI_PRIV_REG 0x0
  716. #define OHCI_PRIV_PORT1_HOST_SHIFT 0
  717. #define OHCI_PRIV_PORT1_HOST_MASK (1 << OHCI_PRIV_PORT1_HOST_SHIFT)
  718. #define OHCI_PRIV_REG_SWAP_SHIFT 3
  719. #define OHCI_PRIV_REG_SWAP_MASK (1 << OHCI_PRIV_REG_SWAP_SHIFT)
  720. /*************************************************************************
  721. * _REG relative to RSET_USBH_PRIV
  722. *************************************************************************/
  723. #define USBH_PRIV_SWAP_6358_REG 0x0
  724. #define USBH_PRIV_SWAP_6368_REG 0x1c
  725. #define USBH_PRIV_SWAP_USBD_SHIFT 6
  726. #define USBH_PRIV_SWAP_USBD_MASK (1 << USBH_PRIV_SWAP_USBD_SHIFT)
  727. #define USBH_PRIV_SWAP_EHCI_ENDN_SHIFT 4
  728. #define USBH_PRIV_SWAP_EHCI_ENDN_MASK (1 << USBH_PRIV_SWAP_EHCI_ENDN_SHIFT)
  729. #define USBH_PRIV_SWAP_EHCI_DATA_SHIFT 3
  730. #define USBH_PRIV_SWAP_EHCI_DATA_MASK (1 << USBH_PRIV_SWAP_EHCI_DATA_SHIFT)
  731. #define USBH_PRIV_SWAP_OHCI_ENDN_SHIFT 1
  732. #define USBH_PRIV_SWAP_OHCI_ENDN_MASK (1 << USBH_PRIV_SWAP_OHCI_ENDN_SHIFT)
  733. #define USBH_PRIV_SWAP_OHCI_DATA_SHIFT 0
  734. #define USBH_PRIV_SWAP_OHCI_DATA_MASK (1 << USBH_PRIV_SWAP_OHCI_DATA_SHIFT)
  735. #define USBH_PRIV_UTMI_CTL_6368_REG 0x10
  736. #define USBH_PRIV_UTMI_CTL_NODRIV_SHIFT 12
  737. #define USBH_PRIV_UTMI_CTL_NODRIV_MASK (0xf << USBH_PRIV_UTMI_CTL_NODRIV_SHIFT)
  738. #define USBH_PRIV_UTMI_CTL_HOSTB_SHIFT 0
  739. #define USBH_PRIV_UTMI_CTL_HOSTB_MASK (0xf << USBH_PRIV_UTMI_CTL_HOSTB_SHIFT)
  740. #define USBH_PRIV_TEST_6358_REG 0x24
  741. #define USBH_PRIV_TEST_6368_REG 0x14
  742. #define USBH_PRIV_SETUP_6368_REG 0x28
  743. #define USBH_PRIV_SETUP_IOC_SHIFT 4
  744. #define USBH_PRIV_SETUP_IOC_MASK (1 << USBH_PRIV_SETUP_IOC_SHIFT)
  745. /*************************************************************************
  746. * _REG relative to RSET_USBD
  747. *************************************************************************/
  748. /* General control */
  749. #define USBD_CONTROL_REG 0x00
  750. #define USBD_CONTROL_TXZLENINS_SHIFT 14
  751. #define USBD_CONTROL_TXZLENINS_MASK (1 << USBD_CONTROL_TXZLENINS_SHIFT)
  752. #define USBD_CONTROL_AUTO_CSRS_SHIFT 13
  753. #define USBD_CONTROL_AUTO_CSRS_MASK (1 << USBD_CONTROL_AUTO_CSRS_SHIFT)
  754. #define USBD_CONTROL_RXZSCFG_SHIFT 12
  755. #define USBD_CONTROL_RXZSCFG_MASK (1 << USBD_CONTROL_RXZSCFG_SHIFT)
  756. #define USBD_CONTROL_INIT_SEL_SHIFT 8
  757. #define USBD_CONTROL_INIT_SEL_MASK (0xf << USBD_CONTROL_INIT_SEL_SHIFT)
  758. #define USBD_CONTROL_FIFO_RESET_SHIFT 6
  759. #define USBD_CONTROL_FIFO_RESET_MASK (3 << USBD_CONTROL_FIFO_RESET_SHIFT)
  760. #define USBD_CONTROL_SETUPERRLOCK_SHIFT 5
  761. #define USBD_CONTROL_SETUPERRLOCK_MASK (1 << USBD_CONTROL_SETUPERRLOCK_SHIFT)
  762. #define USBD_CONTROL_DONE_CSRS_SHIFT 0
  763. #define USBD_CONTROL_DONE_CSRS_MASK (1 << USBD_CONTROL_DONE_CSRS_SHIFT)
  764. /* Strap options */
  765. #define USBD_STRAPS_REG 0x04
  766. #define USBD_STRAPS_APP_SELF_PWR_SHIFT 10
  767. #define USBD_STRAPS_APP_SELF_PWR_MASK (1 << USBD_STRAPS_APP_SELF_PWR_SHIFT)
  768. #define USBD_STRAPS_APP_DISCON_SHIFT 9
  769. #define USBD_STRAPS_APP_DISCON_MASK (1 << USBD_STRAPS_APP_DISCON_SHIFT)
  770. #define USBD_STRAPS_APP_CSRPRGSUP_SHIFT 8
  771. #define USBD_STRAPS_APP_CSRPRGSUP_MASK (1 << USBD_STRAPS_APP_CSRPRGSUP_SHIFT)
  772. #define USBD_STRAPS_APP_RMTWKUP_SHIFT 6
  773. #define USBD_STRAPS_APP_RMTWKUP_MASK (1 << USBD_STRAPS_APP_RMTWKUP_SHIFT)
  774. #define USBD_STRAPS_APP_RAM_IF_SHIFT 7
  775. #define USBD_STRAPS_APP_RAM_IF_MASK (1 << USBD_STRAPS_APP_RAM_IF_SHIFT)
  776. #define USBD_STRAPS_APP_8BITPHY_SHIFT 2
  777. #define USBD_STRAPS_APP_8BITPHY_MASK (1 << USBD_STRAPS_APP_8BITPHY_SHIFT)
  778. #define USBD_STRAPS_SPEED_SHIFT 0
  779. #define USBD_STRAPS_SPEED_MASK (3 << USBD_STRAPS_SPEED_SHIFT)
  780. /* Stall control */
  781. #define USBD_STALL_REG 0x08
  782. #define USBD_STALL_UPDATE_SHIFT 7
  783. #define USBD_STALL_UPDATE_MASK (1 << USBD_STALL_UPDATE_SHIFT)
  784. #define USBD_STALL_ENABLE_SHIFT 6
  785. #define USBD_STALL_ENABLE_MASK (1 << USBD_STALL_ENABLE_SHIFT)
  786. #define USBD_STALL_EPNUM_SHIFT 0
  787. #define USBD_STALL_EPNUM_MASK (0xf << USBD_STALL_EPNUM_SHIFT)
  788. /* General status */
  789. #define USBD_STATUS_REG 0x0c
  790. #define USBD_STATUS_SOF_SHIFT 16
  791. #define USBD_STATUS_SOF_MASK (0x7ff << USBD_STATUS_SOF_SHIFT)
  792. #define USBD_STATUS_SPD_SHIFT 12
  793. #define USBD_STATUS_SPD_MASK (3 << USBD_STATUS_SPD_SHIFT)
  794. #define USBD_STATUS_ALTINTF_SHIFT 8
  795. #define USBD_STATUS_ALTINTF_MASK (0xf << USBD_STATUS_ALTINTF_SHIFT)
  796. #define USBD_STATUS_INTF_SHIFT 4
  797. #define USBD_STATUS_INTF_MASK (0xf << USBD_STATUS_INTF_SHIFT)
  798. #define USBD_STATUS_CFG_SHIFT 0
  799. #define USBD_STATUS_CFG_MASK (0xf << USBD_STATUS_CFG_SHIFT)
  800. /* Other events */
  801. #define USBD_EVENTS_REG 0x10
  802. #define USBD_EVENTS_USB_LINK_SHIFT 10
  803. #define USBD_EVENTS_USB_LINK_MASK (1 << USBD_EVENTS_USB_LINK_SHIFT)
  804. /* IRQ status */
  805. #define USBD_EVENT_IRQ_STATUS_REG 0x14
  806. /* IRQ level (2 bits per IRQ event) */
  807. #define USBD_EVENT_IRQ_CFG_HI_REG 0x18
  808. #define USBD_EVENT_IRQ_CFG_LO_REG 0x1c
  809. #define USBD_EVENT_IRQ_CFG_SHIFT(x) ((x & 0xf) << 1)
  810. #define USBD_EVENT_IRQ_CFG_MASK(x) (3 << USBD_EVENT_IRQ_CFG_SHIFT(x))
  811. #define USBD_EVENT_IRQ_CFG_RISING(x) (0 << USBD_EVENT_IRQ_CFG_SHIFT(x))
  812. #define USBD_EVENT_IRQ_CFG_FALLING(x) (1 << USBD_EVENT_IRQ_CFG_SHIFT(x))
  813. /* IRQ mask (1=unmasked) */
  814. #define USBD_EVENT_IRQ_MASK_REG 0x20
  815. /* IRQ bits */
  816. #define USBD_EVENT_IRQ_USB_LINK 10
  817. #define USBD_EVENT_IRQ_SETCFG 9
  818. #define USBD_EVENT_IRQ_SETINTF 8
  819. #define USBD_EVENT_IRQ_ERRATIC_ERR 7
  820. #define USBD_EVENT_IRQ_SET_CSRS 6
  821. #define USBD_EVENT_IRQ_SUSPEND 5
  822. #define USBD_EVENT_IRQ_EARLY_SUSPEND 4
  823. #define USBD_EVENT_IRQ_SOF 3
  824. #define USBD_EVENT_IRQ_ENUM_ON 2
  825. #define USBD_EVENT_IRQ_SETUP 1
  826. #define USBD_EVENT_IRQ_USB_RESET 0
  827. /* TX FIFO partitioning */
  828. #define USBD_TXFIFO_CONFIG_REG 0x40
  829. #define USBD_TXFIFO_CONFIG_END_SHIFT 16
  830. #define USBD_TXFIFO_CONFIG_END_MASK (0xff << USBD_TXFIFO_CONFIG_END_SHIFT)
  831. #define USBD_TXFIFO_CONFIG_START_SHIFT 0
  832. #define USBD_TXFIFO_CONFIG_START_MASK (0xff << USBD_TXFIFO_CONFIG_START_SHIFT)
  833. /* RX FIFO partitioning */
  834. #define USBD_RXFIFO_CONFIG_REG 0x44
  835. #define USBD_RXFIFO_CONFIG_END_SHIFT 16
  836. #define USBD_RXFIFO_CONFIG_END_MASK (0xff << USBD_TXFIFO_CONFIG_END_SHIFT)
  837. #define USBD_RXFIFO_CONFIG_START_SHIFT 0
  838. #define USBD_RXFIFO_CONFIG_START_MASK (0xff << USBD_TXFIFO_CONFIG_START_SHIFT)
  839. /* TX FIFO/endpoint configuration */
  840. #define USBD_TXFIFO_EPSIZE_REG 0x48
  841. /* RX FIFO/endpoint configuration */
  842. #define USBD_RXFIFO_EPSIZE_REG 0x4c
  843. /* Endpoint<->DMA mappings */
  844. #define USBD_EPNUM_TYPEMAP_REG 0x50
  845. #define USBD_EPNUM_TYPEMAP_TYPE_SHIFT 8
  846. #define USBD_EPNUM_TYPEMAP_TYPE_MASK (0x3 << USBD_EPNUM_TYPEMAP_TYPE_SHIFT)
  847. #define USBD_EPNUM_TYPEMAP_DMA_CH_SHIFT 0
  848. #define USBD_EPNUM_TYPEMAP_DMA_CH_MASK (0xf << USBD_EPNUM_TYPEMAP_DMACH_SHIFT)
  849. /* Misc per-endpoint settings */
  850. #define USBD_CSR_SETUPADDR_REG 0x80
  851. #define USBD_CSR_SETUPADDR_DEF 0xb550
  852. #define USBD_CSR_EP_REG(x) (0x84 + (x) * 4)
  853. #define USBD_CSR_EP_MAXPKT_SHIFT 19
  854. #define USBD_CSR_EP_MAXPKT_MASK (0x7ff << USBD_CSR_EP_MAXPKT_SHIFT)
  855. #define USBD_CSR_EP_ALTIFACE_SHIFT 15
  856. #define USBD_CSR_EP_ALTIFACE_MASK (0xf << USBD_CSR_EP_ALTIFACE_SHIFT)
  857. #define USBD_CSR_EP_IFACE_SHIFT 11
  858. #define USBD_CSR_EP_IFACE_MASK (0xf << USBD_CSR_EP_IFACE_SHIFT)
  859. #define USBD_CSR_EP_CFG_SHIFT 7
  860. #define USBD_CSR_EP_CFG_MASK (0xf << USBD_CSR_EP_CFG_SHIFT)
  861. #define USBD_CSR_EP_TYPE_SHIFT 5
  862. #define USBD_CSR_EP_TYPE_MASK (3 << USBD_CSR_EP_TYPE_SHIFT)
  863. #define USBD_CSR_EP_DIR_SHIFT 4
  864. #define USBD_CSR_EP_DIR_MASK (1 << USBD_CSR_EP_DIR_SHIFT)
  865. #define USBD_CSR_EP_LOG_SHIFT 0
  866. #define USBD_CSR_EP_LOG_MASK (0xf << USBD_CSR_EP_LOG_SHIFT)
  867. /*************************************************************************
  868. * _REG relative to RSET_MPI
  869. *************************************************************************/
  870. /* well known (hard wired) chip select */
  871. #define MPI_CS_PCMCIA_COMMON 4
  872. #define MPI_CS_PCMCIA_ATTR 5
  873. #define MPI_CS_PCMCIA_IO 6
  874. /* Chip select base register */
  875. #define MPI_CSBASE_REG(x) (0x0 + (x) * 8)
  876. #define MPI_CSBASE_BASE_SHIFT 13
  877. #define MPI_CSBASE_BASE_MASK (0x1ffff << MPI_CSBASE_BASE_SHIFT)
  878. #define MPI_CSBASE_SIZE_SHIFT 0
  879. #define MPI_CSBASE_SIZE_MASK (0xf << MPI_CSBASE_SIZE_SHIFT)
  880. #define MPI_CSBASE_SIZE_8K 0
  881. #define MPI_CSBASE_SIZE_16K 1
  882. #define MPI_CSBASE_SIZE_32K 2
  883. #define MPI_CSBASE_SIZE_64K 3
  884. #define MPI_CSBASE_SIZE_128K 4
  885. #define MPI_CSBASE_SIZE_256K 5
  886. #define MPI_CSBASE_SIZE_512K 6
  887. #define MPI_CSBASE_SIZE_1M 7
  888. #define MPI_CSBASE_SIZE_2M 8
  889. #define MPI_CSBASE_SIZE_4M 9
  890. #define MPI_CSBASE_SIZE_8M 10
  891. #define MPI_CSBASE_SIZE_16M 11
  892. #define MPI_CSBASE_SIZE_32M 12
  893. #define MPI_CSBASE_SIZE_64M 13
  894. #define MPI_CSBASE_SIZE_128M 14
  895. #define MPI_CSBASE_SIZE_256M 15
  896. /* Chip select control register */
  897. #define MPI_CSCTL_REG(x) (0x4 + (x) * 8)
  898. #define MPI_CSCTL_ENABLE_MASK (1 << 0)
  899. #define MPI_CSCTL_WAIT_SHIFT 1
  900. #define MPI_CSCTL_WAIT_MASK (0x7 << MPI_CSCTL_WAIT_SHIFT)
  901. #define MPI_CSCTL_DATA16_MASK (1 << 4)
  902. #define MPI_CSCTL_SYNCMODE_MASK (1 << 7)
  903. #define MPI_CSCTL_TSIZE_MASK (1 << 8)
  904. #define MPI_CSCTL_ENDIANSWAP_MASK (1 << 10)
  905. #define MPI_CSCTL_SETUP_SHIFT 16
  906. #define MPI_CSCTL_SETUP_MASK (0xf << MPI_CSCTL_SETUP_SHIFT)
  907. #define MPI_CSCTL_HOLD_SHIFT 20
  908. #define MPI_CSCTL_HOLD_MASK (0xf << MPI_CSCTL_HOLD_SHIFT)
  909. /* PCI registers */
  910. #define MPI_SP0_RANGE_REG 0x100
  911. #define MPI_SP0_REMAP_REG 0x104
  912. #define MPI_SP0_REMAP_ENABLE_MASK (1 << 0)
  913. #define MPI_SP1_RANGE_REG 0x10C
  914. #define MPI_SP1_REMAP_REG 0x110
  915. #define MPI_SP1_REMAP_ENABLE_MASK (1 << 0)
  916. #define MPI_L2PCFG_REG 0x11C
  917. #define MPI_L2PCFG_CFG_TYPE_SHIFT 0
  918. #define MPI_L2PCFG_CFG_TYPE_MASK (0x3 << MPI_L2PCFG_CFG_TYPE_SHIFT)
  919. #define MPI_L2PCFG_REG_SHIFT 2
  920. #define MPI_L2PCFG_REG_MASK (0x3f << MPI_L2PCFG_REG_SHIFT)
  921. #define MPI_L2PCFG_FUNC_SHIFT 8
  922. #define MPI_L2PCFG_FUNC_MASK (0x7 << MPI_L2PCFG_FUNC_SHIFT)
  923. #define MPI_L2PCFG_DEVNUM_SHIFT 11
  924. #define MPI_L2PCFG_DEVNUM_MASK (0x1f << MPI_L2PCFG_DEVNUM_SHIFT)
  925. #define MPI_L2PCFG_CFG_USEREG_MASK (1 << 30)
  926. #define MPI_L2PCFG_CFG_SEL_MASK (1 << 31)
  927. #define MPI_L2PMEMRANGE1_REG 0x120
  928. #define MPI_L2PMEMBASE1_REG 0x124
  929. #define MPI_L2PMEMREMAP1_REG 0x128
  930. #define MPI_L2PMEMRANGE2_REG 0x12C
  931. #define MPI_L2PMEMBASE2_REG 0x130
  932. #define MPI_L2PMEMREMAP2_REG 0x134
  933. #define MPI_L2PIORANGE_REG 0x138
  934. #define MPI_L2PIOBASE_REG 0x13C
  935. #define MPI_L2PIOREMAP_REG 0x140
  936. #define MPI_L2P_BASE_MASK (0xffff8000)
  937. #define MPI_L2PREMAP_ENABLED_MASK (1 << 0)
  938. #define MPI_L2PREMAP_IS_CARDBUS_MASK (1 << 2)
  939. #define MPI_PCIMODESEL_REG 0x144
  940. #define MPI_PCIMODESEL_BAR1_NOSWAP_MASK (1 << 0)
  941. #define MPI_PCIMODESEL_BAR2_NOSWAP_MASK (1 << 1)
  942. #define MPI_PCIMODESEL_EXT_ARB_MASK (1 << 2)
  943. #define MPI_PCIMODESEL_PREFETCH_SHIFT 4
  944. #define MPI_PCIMODESEL_PREFETCH_MASK (0xf << MPI_PCIMODESEL_PREFETCH_SHIFT)
  945. #define MPI_LOCBUSCTL_REG 0x14C
  946. #define MPI_LOCBUSCTL_EN_PCI_GPIO_MASK (1 << 0)
  947. #define MPI_LOCBUSCTL_U2P_NOSWAP_MASK (1 << 1)
  948. #define MPI_LOCINT_REG 0x150
  949. #define MPI_LOCINT_MASK(x) (1 << (x + 16))
  950. #define MPI_LOCINT_STAT(x) (1 << (x))
  951. #define MPI_LOCINT_DIR_FAILED 6
  952. #define MPI_LOCINT_EXT_PCI_INT 7
  953. #define MPI_LOCINT_SERR 8
  954. #define MPI_LOCINT_CSERR 9
  955. #define MPI_PCICFGCTL_REG 0x178
  956. #define MPI_PCICFGCTL_CFGADDR_SHIFT 2
  957. #define MPI_PCICFGCTL_CFGADDR_MASK (0x1f << MPI_PCICFGCTL_CFGADDR_SHIFT)
  958. #define MPI_PCICFGCTL_WRITEEN_MASK (1 << 7)
  959. #define MPI_PCICFGDATA_REG 0x17C
  960. /* PCI host bridge custom register */
  961. #define BCMPCI_REG_TIMERS 0x40
  962. #define REG_TIMER_TRDY_SHIFT 0
  963. #define REG_TIMER_TRDY_MASK (0xff << REG_TIMER_TRDY_SHIFT)
  964. #define REG_TIMER_RETRY_SHIFT 8
  965. #define REG_TIMER_RETRY_MASK (0xff << REG_TIMER_RETRY_SHIFT)
  966. /*************************************************************************
  967. * _REG relative to RSET_PCMCIA
  968. *************************************************************************/
  969. #define PCMCIA_C1_REG 0x0
  970. #define PCMCIA_C1_CD1_MASK (1 << 0)
  971. #define PCMCIA_C1_CD2_MASK (1 << 1)
  972. #define PCMCIA_C1_VS1_MASK (1 << 2)
  973. #define PCMCIA_C1_VS2_MASK (1 << 3)
  974. #define PCMCIA_C1_VS1OE_MASK (1 << 6)
  975. #define PCMCIA_C1_VS2OE_MASK (1 << 7)
  976. #define PCMCIA_C1_CBIDSEL_SHIFT (8)
  977. #define PCMCIA_C1_CBIDSEL_MASK (0x1f << PCMCIA_C1_CBIDSEL_SHIFT)
  978. #define PCMCIA_C1_EN_PCMCIA_GPIO_MASK (1 << 13)
  979. #define PCMCIA_C1_EN_PCMCIA_MASK (1 << 14)
  980. #define PCMCIA_C1_EN_CARDBUS_MASK (1 << 15)
  981. #define PCMCIA_C1_RESET_MASK (1 << 18)
  982. #define PCMCIA_C2_REG 0x8
  983. #define PCMCIA_C2_DATA16_MASK (1 << 0)
  984. #define PCMCIA_C2_BYTESWAP_MASK (1 << 1)
  985. #define PCMCIA_C2_RWCOUNT_SHIFT 2
  986. #define PCMCIA_C2_RWCOUNT_MASK (0x3f << PCMCIA_C2_RWCOUNT_SHIFT)
  987. #define PCMCIA_C2_INACTIVE_SHIFT 8
  988. #define PCMCIA_C2_INACTIVE_MASK (0x3f << PCMCIA_C2_INACTIVE_SHIFT)
  989. #define PCMCIA_C2_SETUP_SHIFT 16
  990. #define PCMCIA_C2_SETUP_MASK (0x3f << PCMCIA_C2_SETUP_SHIFT)
  991. #define PCMCIA_C2_HOLD_SHIFT 24
  992. #define PCMCIA_C2_HOLD_MASK (0x3f << PCMCIA_C2_HOLD_SHIFT)
  993. /*************************************************************************
  994. * _REG relative to RSET_SDRAM
  995. *************************************************************************/
  996. #define SDRAM_CFG_REG 0x0
  997. #define SDRAM_CFG_ROW_SHIFT 4
  998. #define SDRAM_CFG_ROW_MASK (0x3 << SDRAM_CFG_ROW_SHIFT)
  999. #define SDRAM_CFG_COL_SHIFT 6
  1000. #define SDRAM_CFG_COL_MASK (0x3 << SDRAM_CFG_COL_SHIFT)
  1001. #define SDRAM_CFG_32B_SHIFT 10
  1002. #define SDRAM_CFG_32B_MASK (1 << SDRAM_CFG_32B_SHIFT)
  1003. #define SDRAM_CFG_BANK_SHIFT 13
  1004. #define SDRAM_CFG_BANK_MASK (1 << SDRAM_CFG_BANK_SHIFT)
  1005. #define SDRAM_MBASE_REG 0xc
  1006. #define SDRAM_PRIO_REG 0x2C
  1007. #define SDRAM_PRIO_MIPS_SHIFT 29
  1008. #define SDRAM_PRIO_MIPS_MASK (1 << SDRAM_PRIO_MIPS_SHIFT)
  1009. #define SDRAM_PRIO_ADSL_SHIFT 30
  1010. #define SDRAM_PRIO_ADSL_MASK (1 << SDRAM_PRIO_ADSL_SHIFT)
  1011. #define SDRAM_PRIO_EN_SHIFT 31
  1012. #define SDRAM_PRIO_EN_MASK (1 << SDRAM_PRIO_EN_SHIFT)
  1013. /*************************************************************************
  1014. * _REG relative to RSET_MEMC
  1015. *************************************************************************/
  1016. #define MEMC_CFG_REG 0x4
  1017. #define MEMC_CFG_32B_SHIFT 1
  1018. #define MEMC_CFG_32B_MASK (1 << MEMC_CFG_32B_SHIFT)
  1019. #define MEMC_CFG_COL_SHIFT 3
  1020. #define MEMC_CFG_COL_MASK (0x3 << MEMC_CFG_COL_SHIFT)
  1021. #define MEMC_CFG_ROW_SHIFT 6
  1022. #define MEMC_CFG_ROW_MASK (0x3 << MEMC_CFG_ROW_SHIFT)
  1023. /*************************************************************************
  1024. * _REG relative to RSET_DDR
  1025. *************************************************************************/
  1026. #define DDR_CSEND_REG 0x8
  1027. #define DDR_DMIPSPLLCFG_REG 0x18
  1028. #define DMIPSPLLCFG_M1_SHIFT 0
  1029. #define DMIPSPLLCFG_M1_MASK (0xff << DMIPSPLLCFG_M1_SHIFT)
  1030. #define DMIPSPLLCFG_N1_SHIFT 23
  1031. #define DMIPSPLLCFG_N1_MASK (0x3f << DMIPSPLLCFG_N1_SHIFT)
  1032. #define DMIPSPLLCFG_N2_SHIFT 29
  1033. #define DMIPSPLLCFG_N2_MASK (0x7 << DMIPSPLLCFG_N2_SHIFT)
  1034. #define DDR_DMIPSPLLCFG_6368_REG 0x20
  1035. #define DMIPSPLLCFG_6368_P1_SHIFT 0
  1036. #define DMIPSPLLCFG_6368_P1_MASK (0xf << DMIPSPLLCFG_6368_P1_SHIFT)
  1037. #define DMIPSPLLCFG_6368_P2_SHIFT 4
  1038. #define DMIPSPLLCFG_6368_P2_MASK (0xf << DMIPSPLLCFG_6368_P2_SHIFT)
  1039. #define DMIPSPLLCFG_6368_NDIV_SHIFT 16
  1040. #define DMIPSPLLCFG_6368_NDIV_MASK (0x1ff << DMIPSPLLCFG_6368_NDIV_SHIFT)
  1041. #define DDR_DMIPSPLLDIV_6368_REG 0x24
  1042. #define DMIPSPLLDIV_6368_MDIV_SHIFT 0
  1043. #define DMIPSPLLDIV_6368_MDIV_MASK (0xff << DMIPSPLLDIV_6368_MDIV_SHIFT)
  1044. /*************************************************************************
  1045. * _REG relative to RSET_M2M
  1046. *************************************************************************/
  1047. #define M2M_RX 0
  1048. #define M2M_TX 1
  1049. #define M2M_SRC_REG(x) ((x) * 0x40 + 0x00)
  1050. #define M2M_DST_REG(x) ((x) * 0x40 + 0x04)
  1051. #define M2M_SIZE_REG(x) ((x) * 0x40 + 0x08)
  1052. #define M2M_CTRL_REG(x) ((x) * 0x40 + 0x0c)
  1053. #define M2M_CTRL_ENABLE_MASK (1 << 0)
  1054. #define M2M_CTRL_IRQEN_MASK (1 << 1)
  1055. #define M2M_CTRL_ERROR_CLR_MASK (1 << 6)
  1056. #define M2M_CTRL_DONE_CLR_MASK (1 << 7)
  1057. #define M2M_CTRL_NOINC_MASK (1 << 8)
  1058. #define M2M_CTRL_PCMCIASWAP_MASK (1 << 9)
  1059. #define M2M_CTRL_SWAPBYTE_MASK (1 << 10)
  1060. #define M2M_CTRL_ENDIAN_MASK (1 << 11)
  1061. #define M2M_STAT_REG(x) ((x) * 0x40 + 0x10)
  1062. #define M2M_STAT_DONE (1 << 0)
  1063. #define M2M_STAT_ERROR (1 << 1)
  1064. #define M2M_SRCID_REG(x) ((x) * 0x40 + 0x14)
  1065. #define M2M_DSTID_REG(x) ((x) * 0x40 + 0x18)
  1066. /*************************************************************************
  1067. * _REG relative to RSET_SPI
  1068. *************************************************************************/
  1069. /* BCM 6338/6348 SPI core */
  1070. #define SPI_6348_CMD 0x00 /* 16-bits register */
  1071. #define SPI_6348_INT_STATUS 0x02
  1072. #define SPI_6348_INT_MASK_ST 0x03
  1073. #define SPI_6348_INT_MASK 0x04
  1074. #define SPI_6348_ST 0x05
  1075. #define SPI_6348_CLK_CFG 0x06
  1076. #define SPI_6348_FILL_BYTE 0x07
  1077. #define SPI_6348_MSG_TAIL 0x09
  1078. #define SPI_6348_RX_TAIL 0x0b
  1079. #define SPI_6348_MSG_CTL 0x40 /* 8-bits register */
  1080. #define SPI_6348_MSG_CTL_WIDTH 8
  1081. #define SPI_6348_MSG_DATA 0x41
  1082. #define SPI_6348_MSG_DATA_SIZE 0x3f
  1083. #define SPI_6348_RX_DATA 0x80
  1084. #define SPI_6348_RX_DATA_SIZE 0x3f
  1085. /* BCM 3368/6358/6262/6368 SPI core */
  1086. #define SPI_6358_MSG_CTL 0x00 /* 16-bits register */
  1087. #define SPI_6358_MSG_CTL_WIDTH 16
  1088. #define SPI_6358_MSG_DATA 0x02
  1089. #define SPI_6358_MSG_DATA_SIZE 0x21e
  1090. #define SPI_6358_RX_DATA 0x400
  1091. #define SPI_6358_RX_DATA_SIZE 0x220
  1092. #define SPI_6358_CMD 0x700 /* 16-bits register */
  1093. #define SPI_6358_INT_STATUS 0x702
  1094. #define SPI_6358_INT_MASK_ST 0x703
  1095. #define SPI_6358_INT_MASK 0x704
  1096. #define SPI_6358_ST 0x705
  1097. #define SPI_6358_CLK_CFG 0x706
  1098. #define SPI_6358_FILL_BYTE 0x707
  1099. #define SPI_6358_MSG_TAIL 0x709
  1100. #define SPI_6358_RX_TAIL 0x70B
  1101. /* Shared SPI definitions */
  1102. /* Message configuration */
  1103. #define SPI_FD_RW 0x00
  1104. #define SPI_HD_W 0x01
  1105. #define SPI_HD_R 0x02
  1106. #define SPI_BYTE_CNT_SHIFT 0
  1107. #define SPI_6348_MSG_TYPE_SHIFT 6
  1108. #define SPI_6358_MSG_TYPE_SHIFT 14
  1109. /* Command */
  1110. #define SPI_CMD_NOOP 0x00
  1111. #define SPI_CMD_SOFT_RESET 0x01
  1112. #define SPI_CMD_HARD_RESET 0x02
  1113. #define SPI_CMD_START_IMMEDIATE 0x03
  1114. #define SPI_CMD_COMMAND_SHIFT 0
  1115. #define SPI_CMD_COMMAND_MASK 0x000f
  1116. #define SPI_CMD_DEVICE_ID_SHIFT 4
  1117. #define SPI_CMD_PREPEND_BYTE_CNT_SHIFT 8
  1118. #define SPI_CMD_ONE_BYTE_SHIFT 11
  1119. #define SPI_CMD_ONE_WIRE_SHIFT 12
  1120. #define SPI_DEV_ID_0 0
  1121. #define SPI_DEV_ID_1 1
  1122. #define SPI_DEV_ID_2 2
  1123. #define SPI_DEV_ID_3 3
  1124. /* Interrupt mask */
  1125. #define SPI_INTR_CMD_DONE 0x01
  1126. #define SPI_INTR_RX_OVERFLOW 0x02
  1127. #define SPI_INTR_TX_UNDERFLOW 0x04
  1128. #define SPI_INTR_TX_OVERFLOW 0x08
  1129. #define SPI_INTR_RX_UNDERFLOW 0x10
  1130. #define SPI_INTR_CLEAR_ALL 0x1f
  1131. /* Status */
  1132. #define SPI_RX_EMPTY 0x02
  1133. #define SPI_CMD_BUSY 0x04
  1134. #define SPI_SERIAL_BUSY 0x08
  1135. /* Clock configuration */
  1136. #define SPI_CLK_20MHZ 0x00
  1137. #define SPI_CLK_0_391MHZ 0x01
  1138. #define SPI_CLK_0_781MHZ 0x02 /* default */
  1139. #define SPI_CLK_1_563MHZ 0x03
  1140. #define SPI_CLK_3_125MHZ 0x04
  1141. #define SPI_CLK_6_250MHZ 0x05
  1142. #define SPI_CLK_12_50MHZ 0x06
  1143. #define SPI_CLK_MASK 0x07
  1144. #define SPI_SSOFFTIME_MASK 0x38
  1145. #define SPI_SSOFFTIME_SHIFT 3
  1146. #define SPI_BYTE_SWAP 0x80
  1147. /*************************************************************************
  1148. * _REG relative to RSET_MISC
  1149. *************************************************************************/
  1150. #define MISC_SERDES_CTRL_6328_REG 0x0
  1151. #define MISC_SERDES_CTRL_6362_REG 0x4
  1152. #define SERDES_PCIE_EN (1 << 0)
  1153. #define SERDES_PCIE_EXD_EN (1 << 15)
  1154. #define MISC_STRAPBUS_6362_REG 0x14
  1155. #define STRAPBUS_6362_FCVO_SHIFT 1
  1156. #define STRAPBUS_6362_HSSPI_CLK_FAST (1 << 13)
  1157. #define STRAPBUS_6362_FCVO_MASK (0x1f << STRAPBUS_6362_FCVO_SHIFT)
  1158. #define STRAPBUS_6362_BOOT_SEL_SERIAL (1 << 15)
  1159. #define STRAPBUS_6362_BOOT_SEL_NAND (0 << 15)
  1160. #define MISC_STRAPBUS_6328_REG 0x240
  1161. #define STRAPBUS_6328_FCVO_SHIFT 7
  1162. #define STRAPBUS_6328_FCVO_MASK (0x1f << STRAPBUS_6328_FCVO_SHIFT)
  1163. #define STRAPBUS_6328_BOOT_SEL_SERIAL (1 << 28)
  1164. #define STRAPBUS_6328_BOOT_SEL_NAND (0 << 28)
  1165. /*************************************************************************
  1166. * _REG relative to RSET_PCIE
  1167. *************************************************************************/
  1168. #define PCIE_CONFIG2_REG 0x408
  1169. #define CONFIG2_BAR1_SIZE_EN 1
  1170. #define CONFIG2_BAR1_SIZE_MASK 0xf
  1171. #define PCIE_IDVAL3_REG 0x43c
  1172. #define IDVAL3_CLASS_CODE_MASK 0xffffff
  1173. #define IDVAL3_SUBCLASS_SHIFT 8
  1174. #define IDVAL3_CLASS_SHIFT 16
  1175. #define PCIE_DLSTATUS_REG 0x1048
  1176. #define DLSTATUS_PHYLINKUP (1 << 13)
  1177. #define PCIE_BRIDGE_OPT1_REG 0x2820
  1178. #define OPT1_RD_BE_OPT_EN (1 << 7)
  1179. #define OPT1_RD_REPLY_BE_FIX_EN (1 << 9)
  1180. #define OPT1_PCIE_BRIDGE_HOLE_DET_EN (1 << 11)
  1181. #define OPT1_L1_INT_STATUS_MASK_POL (1 << 12)
  1182. #define PCIE_BRIDGE_OPT2_REG 0x2824
  1183. #define OPT2_UBUS_UR_DECODE_DIS (1 << 2)
  1184. #define OPT2_TX_CREDIT_CHK_EN (1 << 4)
  1185. #define OPT2_CFG_TYPE1_BD_SEL (1 << 7)
  1186. #define OPT2_CFG_TYPE1_BUS_NO_SHIFT 16
  1187. #define OPT2_CFG_TYPE1_BUS_NO_MASK (0xff << OPT2_CFG_TYPE1_BUS_NO_SHIFT)
  1188. #define PCIE_BRIDGE_BAR0_BASEMASK_REG 0x2828
  1189. #define PCIE_BRIDGE_BAR1_BASEMASK_REG 0x2830
  1190. #define BASEMASK_REMAP_EN (1 << 0)
  1191. #define BASEMASK_SWAP_EN (1 << 1)
  1192. #define BASEMASK_MASK_SHIFT 4
  1193. #define BASEMASK_MASK_MASK (0xfff << BASEMASK_MASK_SHIFT)
  1194. #define BASEMASK_BASE_SHIFT 20
  1195. #define BASEMASK_BASE_MASK (0xfff << BASEMASK_BASE_SHIFT)
  1196. #define PCIE_BRIDGE_BAR0_REBASE_ADDR_REG 0x282c
  1197. #define PCIE_BRIDGE_BAR1_REBASE_ADDR_REG 0x2834
  1198. #define REBASE_ADDR_BASE_SHIFT 20
  1199. #define REBASE_ADDR_BASE_MASK (0xfff << REBASE_ADDR_BASE_SHIFT)
  1200. #define PCIE_BRIDGE_RC_INT_MASK_REG 0x2854
  1201. #define PCIE_RC_INT_A (1 << 0)
  1202. #define PCIE_RC_INT_B (1 << 1)
  1203. #define PCIE_RC_INT_C (1 << 2)
  1204. #define PCIE_RC_INT_D (1 << 3)
  1205. #define PCIE_DEVICE_OFFSET 0x8000
  1206. /*************************************************************************
  1207. * _REG relative to RSET_OTP
  1208. *************************************************************************/
  1209. #define OTP_USER_BITS_6328_REG(i) (0x20 + (i) * 4)
  1210. #define OTP_6328_REG3_TP1_DISABLED BIT(9)
  1211. #endif /* BCM63XX_REGS_H_ */