123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389 |
- #ifndef _AU1000_DBDMA_H_
- #define _AU1000_DBDMA_H_
- #ifndef _LANGUAGE_ASSEMBLY
- typedef volatile struct dbdma_global {
- u32 ddma_config;
- u32 ddma_intstat;
- u32 ddma_throttle;
- u32 ddma_inten;
- } dbdma_global_t;
- #define DDMA_CONFIG_AF (1 << 2)
- #define DDMA_CONFIG_AH (1 << 1)
- #define DDMA_CONFIG_AL (1 << 0)
- #define DDMA_THROTTLE_EN (1 << 31)
- typedef volatile struct au1xxx_dma_channel {
- u32 ddma_cfg;
- u32 ddma_desptr;
- u32 ddma_statptr;
- u32 ddma_dbell;
- u32 ddma_irq;
- u32 ddma_stat;
- u32 ddma_bytecnt;
-
- } au1x_dma_chan_t;
- #define DDMA_CFG_SED (1 << 9)
- #define DDMA_CFG_SP (1 << 8)
- #define DDMA_CFG_DED (1 << 7)
- #define DDMA_CFG_DP (1 << 6)
- #define DDMA_CFG_SYNC (1 << 5)
- #define DDMA_CFG_PPR (1 << 4)
- #define DDMA_CFG_DFN (1 << 3)
- #define DDMA_CFG_SBE (1 << 2)
- #define DDMA_CFG_DBE (1 << 1)
- #define DDMA_CFG_EN (1 << 0)
- #define DDMA_IRQ_IN (1 << 0)
- #define DDMA_STAT_DB (1 << 2)
- #define DDMA_STAT_V (1 << 1)
- #define DDMA_STAT_H (1 << 0)
- typedef volatile struct au1xxx_ddma_desc {
- u32 dscr_cmd0;
- u32 dscr_cmd1;
- u32 dscr_source0;
- u32 dscr_source1;
- u32 dscr_dest0;
- u32 dscr_dest1;
- u32 dscr_stat;
- u32 dscr_nxtptr;
-
- u32 sw_status;
- u32 sw_context;
- u32 sw_reserved[6];
- } au1x_ddma_desc_t;
- #define DSCR_CMD0_V (1 << 31)
- #define DSCR_CMD0_MEM (1 << 30)
- #define DSCR_CMD0_SID_MASK (0x1f << 25)
- #define DSCR_CMD0_DID_MASK (0x1f << 20)
- #define DSCR_CMD0_SW_MASK (0x3 << 18)
- #define DSCR_CMD0_DW_MASK (0x3 << 16)
- #define DSCR_CMD0_ARB (0x1 << 15)
- #define DSCR_CMD0_DT_MASK (0x3 << 13)
- #define DSCR_CMD0_SN (0x1 << 12)
- #define DSCR_CMD0_DN (0x1 << 11)
- #define DSCR_CMD0_SM (0x1 << 10)
- #define DSCR_CMD0_IE (0x1 << 8)
- #define DSCR_CMD0_SP (0x1 << 4)
- #define DSCR_CMD0_CV (0x1 << 2)
- #define DSCR_CMD0_ST_MASK (0x3 << 0)
- #define SW_STATUS_INUSE (1 << 0)
- #define AU1550_DSCR_CMD0_UART0_TX 0
- #define AU1550_DSCR_CMD0_UART0_RX 1
- #define AU1550_DSCR_CMD0_UART3_TX 2
- #define AU1550_DSCR_CMD0_UART3_RX 3
- #define AU1550_DSCR_CMD0_DMA_REQ0 4
- #define AU1550_DSCR_CMD0_DMA_REQ1 5
- #define AU1550_DSCR_CMD0_DMA_REQ2 6
- #define AU1550_DSCR_CMD0_DMA_REQ3 7
- #define AU1550_DSCR_CMD0_USBDEV_RX0 8
- #define AU1550_DSCR_CMD0_USBDEV_TX0 9
- #define AU1550_DSCR_CMD0_USBDEV_TX1 10
- #define AU1550_DSCR_CMD0_USBDEV_TX2 11
- #define AU1550_DSCR_CMD0_USBDEV_RX3 12
- #define AU1550_DSCR_CMD0_USBDEV_RX4 13
- #define AU1550_DSCR_CMD0_PSC0_TX 14
- #define AU1550_DSCR_CMD0_PSC0_RX 15
- #define AU1550_DSCR_CMD0_PSC1_TX 16
- #define AU1550_DSCR_CMD0_PSC1_RX 17
- #define AU1550_DSCR_CMD0_PSC2_TX 18
- #define AU1550_DSCR_CMD0_PSC2_RX 19
- #define AU1550_DSCR_CMD0_PSC3_TX 20
- #define AU1550_DSCR_CMD0_PSC3_RX 21
- #define AU1550_DSCR_CMD0_PCI_WRITE 22
- #define AU1550_DSCR_CMD0_NAND_FLASH 23
- #define AU1550_DSCR_CMD0_MAC0_RX 24
- #define AU1550_DSCR_CMD0_MAC0_TX 25
- #define AU1550_DSCR_CMD0_MAC1_RX 26
- #define AU1550_DSCR_CMD0_MAC1_TX 27
- #define AU1200_DSCR_CMD0_UART0_TX 0
- #define AU1200_DSCR_CMD0_UART0_RX 1
- #define AU1200_DSCR_CMD0_UART1_TX 2
- #define AU1200_DSCR_CMD0_UART1_RX 3
- #define AU1200_DSCR_CMD0_DMA_REQ0 4
- #define AU1200_DSCR_CMD0_DMA_REQ1 5
- #define AU1200_DSCR_CMD0_MAE_BE 6
- #define AU1200_DSCR_CMD0_MAE_FE 7
- #define AU1200_DSCR_CMD0_SDMS_TX0 8
- #define AU1200_DSCR_CMD0_SDMS_RX0 9
- #define AU1200_DSCR_CMD0_SDMS_TX1 10
- #define AU1200_DSCR_CMD0_SDMS_RX1 11
- #define AU1200_DSCR_CMD0_AES_TX 13
- #define AU1200_DSCR_CMD0_AES_RX 12
- #define AU1200_DSCR_CMD0_PSC0_TX 14
- #define AU1200_DSCR_CMD0_PSC0_RX 15
- #define AU1200_DSCR_CMD0_PSC1_TX 16
- #define AU1200_DSCR_CMD0_PSC1_RX 17
- #define AU1200_DSCR_CMD0_CIM_RXA 18
- #define AU1200_DSCR_CMD0_CIM_RXB 19
- #define AU1200_DSCR_CMD0_CIM_RXC 20
- #define AU1200_DSCR_CMD0_MAE_BOTH 21
- #define AU1200_DSCR_CMD0_LCD 22
- #define AU1200_DSCR_CMD0_NAND_FLASH 23
- #define AU1200_DSCR_CMD0_PSC0_SYNC 24
- #define AU1200_DSCR_CMD0_PSC1_SYNC 25
- #define AU1200_DSCR_CMD0_CIM_SYNC 26
- #define AU1300_DSCR_CMD0_UART0_TX 0
- #define AU1300_DSCR_CMD0_UART0_RX 1
- #define AU1300_DSCR_CMD0_UART1_TX 2
- #define AU1300_DSCR_CMD0_UART1_RX 3
- #define AU1300_DSCR_CMD0_UART2_TX 4
- #define AU1300_DSCR_CMD0_UART2_RX 5
- #define AU1300_DSCR_CMD0_UART3_TX 6
- #define AU1300_DSCR_CMD0_UART3_RX 7
- #define AU1300_DSCR_CMD0_SDMS_TX0 8
- #define AU1300_DSCR_CMD0_SDMS_RX0 9
- #define AU1300_DSCR_CMD0_SDMS_TX1 10
- #define AU1300_DSCR_CMD0_SDMS_RX1 11
- #define AU1300_DSCR_CMD0_AES_TX 12
- #define AU1300_DSCR_CMD0_AES_RX 13
- #define AU1300_DSCR_CMD0_PSC0_TX 14
- #define AU1300_DSCR_CMD0_PSC0_RX 15
- #define AU1300_DSCR_CMD0_PSC1_TX 16
- #define AU1300_DSCR_CMD0_PSC1_RX 17
- #define AU1300_DSCR_CMD0_PSC2_TX 18
- #define AU1300_DSCR_CMD0_PSC2_RX 19
- #define AU1300_DSCR_CMD0_PSC3_TX 20
- #define AU1300_DSCR_CMD0_PSC3_RX 21
- #define AU1300_DSCR_CMD0_LCD 22
- #define AU1300_DSCR_CMD0_NAND_FLASH 23
- #define AU1300_DSCR_CMD0_SDMS_TX2 24
- #define AU1300_DSCR_CMD0_SDMS_RX2 25
- #define AU1300_DSCR_CMD0_CIM_SYNC 26
- #define AU1300_DSCR_CMD0_UDMA 27
- #define AU1300_DSCR_CMD0_DMA_REQ0 28
- #define AU1300_DSCR_CMD0_DMA_REQ1 29
- #define DSCR_CMD0_THROTTLE 30
- #define DSCR_CMD0_ALWAYS 31
- #define DSCR_NDEV_IDS 32
- #define DSCR_DEV2CUSTOM_ID(x, d) (((((x) & 0xFFFF) << 8) | 0x32000000) | \
- ((d) & 0xFF))
- #define DSCR_CUSTOM2DEV_ID(x) ((x) & 0xFF)
- #define DSCR_CMD0_SID(x) (((x) & 0x1f) << 25)
- #define DSCR_CMD0_DID(x) (((x) & 0x1f) << 20)
- #define DSCR_CMD0_BYTE 0
- #define DSCR_CMD0_HALFWORD 1
- #define DSCR_CMD0_WORD 2
- #define DSCR_CMD0_SW(x) (((x) & 0x3) << 18)
- #define DSCR_CMD0_DW(x) (((x) & 0x3) << 16)
- #define DSCR_CMD0_STANDARD 0
- #define DSCR_CMD0_LITERAL 1
- #define DSCR_CMD0_CMP_BRANCH 2
- #define DSCR_CMD0_DT(x) (((x) & 0x3) << 13)
- #define DSCR_CMD0_ST_NOCHANGE 0
- #define DSCR_CMD0_ST_CURRENT 1
- #define DSCR_CMD0_ST_CMD0 2
- #define DSCR_CMD0_ST_BYTECNT 3
- #define DSCR_CMD0_ST(x) (((x) & 0x3) << 0)
- #define DSCR_CMD1_SUPTR_MASK (0xf << 28)
- #define DSCR_CMD1_DUPTR_MASK (0xf << 24)
- #define DSCR_CMD1_FL_MASK (0x3 << 22)
- #define DSCR_CMD1_BC_MASK (0x3fffff)
- #define DSCR_CMD1_FL_MEM_STRIDE0 0
- #define DSCR_CMD1_FL_MEM_STRIDE1 1
- #define DSCR_CMD1_FL_MEM_STRIDE2 2
- #define DSCR_CMD1_FL(x) (((x) & 0x3) << 22)
- #define DSCR_SRC1_STS_MASK (3 << 30)
- #define DSCR_SRC1_SAM_MASK (3 << 28)
- #define DSCR_SRC1_SB_MASK (0x3fff << 14)
- #define DSCR_SRC1_SB(x) (((x) & 0x3fff) << 14)
- #define DSCR_SRC1_SS_MASK (0x3fff << 0)
- #define DSCR_SRC1_SS(x) (((x) & 0x3fff) << 0)
- #define DSCR_DEST1_DTS_MASK (3 << 30)
- #define DSCR_DEST1_DAM_MASK (3 << 28)
- #define DSCR_DEST1_DB_MASK (0x3fff << 14)
- #define DSCR_DEST1_DB(x) (((x) & 0x3fff) << 14)
- #define DSCR_DEST1_DS_MASK (0x3fff << 0)
- #define DSCR_DEST1_DS(x) (((x) & 0x3fff) << 0)
- #define DSCR_xTS_SIZE1 0
- #define DSCR_xTS_SIZE2 1
- #define DSCR_xTS_SIZE4 2
- #define DSCR_xTS_SIZE8 3
- #define DSCR_SRC1_STS(x) (((x) & 3) << 30)
- #define DSCR_DEST1_DTS(x) (((x) & 3) << 30)
- #define DSCR_xAM_INCREMENT 0
- #define DSCR_xAM_DECREMENT 1
- #define DSCR_xAM_STATIC 2
- #define DSCR_xAM_BURST 3
- #define DSCR_SRC1_SAM(x) (((x) & 3) << 28)
- #define DSCR_DEST1_DAM(x) (((x) & 3) << 28)
- #define DSCR_NXTPTR_MASK (0x07ffffff)
- #define DSCR_NXTPTR(x) ((x) >> 5)
- #define DSCR_GET_NXTPTR(x) ((x) << 5)
- #define DSCR_NXTPTR_MS (1 << 27)
- #define NUM_DBDMA_CHANS 16
- typedef struct dbdma_device_table {
- u32 dev_id;
- u32 dev_flags;
- u32 dev_tsize;
- u32 dev_devwidth;
- u32 dev_physaddr;
- u32 dev_intlevel;
- u32 dev_intpolarity;
- } dbdev_tab_t;
- typedef struct dbdma_chan_config {
- spinlock_t lock;
- u32 chan_flags;
- u32 chan_index;
- dbdev_tab_t *chan_src;
- dbdev_tab_t *chan_dest;
- au1x_dma_chan_t *chan_ptr;
- au1x_ddma_desc_t *chan_desc_base;
- u32 cdb_membase;
- au1x_ddma_desc_t *get_ptr, *put_ptr, *cur_ptr;
- void *chan_callparam;
- void (*chan_callback)(int, void *);
- } chan_tab_t;
- #define DEV_FLAGS_INUSE (1 << 0)
- #define DEV_FLAGS_ANYUSE (1 << 1)
- #define DEV_FLAGS_OUT (1 << 2)
- #define DEV_FLAGS_IN (1 << 3)
- #define DEV_FLAGS_BURSTABLE (1 << 4)
- #define DEV_FLAGS_SYNC (1 << 5)
- extern u32 au1xxx_dbdma_chan_alloc(u32 srcid, u32 destid,
- void (*callback)(int, void *),
- void *callparam);
- #define DBDMA_MEM_CHAN DSCR_CMD0_ALWAYS
- u32 au1xxx_dbdma_set_devwidth(u32 chanid, int bits);
- u32 au1xxx_dbdma_ring_alloc(u32 chanid, int entries);
- u32 au1xxx_dbdma_put_source(u32 chanid, dma_addr_t buf, int nbytes, u32 flags);
- u32 au1xxx_dbdma_put_dest(u32 chanid, dma_addr_t buf, int nbytes, u32 flags);
- u32 au1xxx_dbdma_get_dest(u32 chanid, void **buf, int *nbytes);
- void au1xxx_dbdma_stop(u32 chanid);
- void au1xxx_dbdma_start(u32 chanid);
- void au1xxx_dbdma_reset(u32 chanid);
- u32 au1xxx_get_dma_residue(u32 chanid);
- void au1xxx_dbdma_chan_free(u32 chanid);
- void au1xxx_dbdma_dump(u32 chanid);
- u32 au1xxx_dbdma_put_dscr(u32 chanid, au1x_ddma_desc_t *dscr);
- u32 au1xxx_ddma_add_device(dbdev_tab_t *dev);
- extern void au1xxx_ddma_del_device(u32 devid);
- void *au1xxx_ddma_get_nextptr_virt(au1x_ddma_desc_t *dp);
- #define DDMA_FLAGS_IE (1 << 0)
- #define DDMA_FLAGS_NOIE (1 << 1)
- #endif
- #endif
|