jazzdma.h 2.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596
  1. /*
  2. * Helpfile for jazzdma.c -- Mips Jazz R4030 DMA controller support
  3. */
  4. #ifndef _ASM_JAZZDMA_H
  5. #define _ASM_JAZZDMA_H
  6. /*
  7. * Prototypes and macros
  8. */
  9. extern unsigned long vdma_alloc(unsigned long paddr, unsigned long size);
  10. extern int vdma_free(unsigned long laddr);
  11. extern int vdma_remap(unsigned long laddr, unsigned long paddr,
  12. unsigned long size);
  13. extern unsigned long vdma_phys2log(unsigned long paddr);
  14. extern unsigned long vdma_log2phys(unsigned long laddr);
  15. extern void vdma_stats(void); /* for debugging only */
  16. extern void vdma_enable(int channel);
  17. extern void vdma_disable(int channel);
  18. extern void vdma_set_mode(int channel, int mode);
  19. extern void vdma_set_addr(int channel, long addr);
  20. extern void vdma_set_count(int channel, int count);
  21. extern int vdma_get_residue(int channel);
  22. extern int vdma_get_enable(int channel);
  23. /*
  24. * some definitions used by the driver functions
  25. */
  26. #define VDMA_PAGESIZE 4096
  27. #define VDMA_PGTBL_ENTRIES 4096
  28. #define VDMA_PGTBL_SIZE (sizeof(VDMA_PGTBL_ENTRY) * VDMA_PGTBL_ENTRIES)
  29. #define VDMA_PAGE_EMPTY 0xff000000
  30. /*
  31. * Macros to get page no. and offset of a given address
  32. * Note that VDMA_PAGE() works for physical addresses only
  33. */
  34. #define VDMA_PAGE(a) ((unsigned int)(a) >> 12)
  35. #define VDMA_OFFSET(a) ((unsigned int)(a) & (VDMA_PAGESIZE-1))
  36. /*
  37. * error code returned by vdma_alloc()
  38. * (See also arch/mips/kernel/jazzdma.c)
  39. */
  40. #define VDMA_ERROR 0xffffffff
  41. /*
  42. * VDMA pagetable entry description
  43. */
  44. typedef volatile struct VDMA_PGTBL_ENTRY {
  45. unsigned int frame; /* physical frame no. */
  46. unsigned int owner; /* owner of this entry (0=free) */
  47. } VDMA_PGTBL_ENTRY;
  48. /*
  49. * DMA channel control registers
  50. * in the R4030 MCT_ADR chip
  51. */
  52. #define JAZZ_R4030_CHNL_MODE 0xE0000100 /* 8 DMA Channel Mode Registers, */
  53. /* 0xE0000100,120,140... */
  54. #define JAZZ_R4030_CHNL_ENABLE 0xE0000108 /* 8 DMA Channel Enable Regs, */
  55. /* 0xE0000108,128,148... */
  56. #define JAZZ_R4030_CHNL_COUNT 0xE0000110 /* 8 DMA Channel Byte Cnt Regs, */
  57. /* 0xE0000110,130,150... */
  58. #define JAZZ_R4030_CHNL_ADDR 0xE0000118 /* 8 DMA Channel Address Regs, */
  59. /* 0xE0000118,138,158... */
  60. /* channel enable register bits */
  61. #define R4030_CHNL_ENABLE (1<<0)
  62. #define R4030_CHNL_WRITE (1<<1)
  63. #define R4030_TC_INTR (1<<8)
  64. #define R4030_MEM_INTR (1<<9)
  65. #define R4030_ADDR_INTR (1<<10)
  66. /*
  67. * Channel mode register bits
  68. */
  69. #define R4030_MODE_ATIME_40 (0) /* device access time on remote bus */
  70. #define R4030_MODE_ATIME_80 (1)
  71. #define R4030_MODE_ATIME_120 (2)
  72. #define R4030_MODE_ATIME_160 (3)
  73. #define R4030_MODE_ATIME_200 (4)
  74. #define R4030_MODE_ATIME_240 (5)
  75. #define R4030_MODE_ATIME_280 (6)
  76. #define R4030_MODE_ATIME_320 (7)
  77. #define R4030_MODE_WIDTH_8 (1<<3) /* device data bus width */
  78. #define R4030_MODE_WIDTH_16 (2<<3)
  79. #define R4030_MODE_WIDTH_32 (3<<3)
  80. #define R4030_MODE_INTR_EN (1<<5)
  81. #define R4030_MODE_BURST (1<<6) /* Rev. 2 only */
  82. #define R4030_MODE_FAST_ACK (1<<7) /* Rev. 2 only */
  83. #endif /* _ASM_JAZZDMA_H */