bcm7435.dtsi 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470
  1. / {
  2. #address-cells = <1>;
  3. #size-cells = <1>;
  4. compatible = "brcm,bcm7435";
  5. cpus {
  6. #address-cells = <1>;
  7. #size-cells = <0>;
  8. mips-hpt-frequency = <175625000>;
  9. cpu@0 {
  10. compatible = "brcm,bmips5200";
  11. device_type = "cpu";
  12. reg = <0>;
  13. };
  14. cpu@1 {
  15. compatible = "brcm,bmips5200";
  16. device_type = "cpu";
  17. reg = <1>;
  18. };
  19. cpu@2 {
  20. compatible = "brcm,bmips5200";
  21. device_type = "cpu";
  22. reg = <2>;
  23. };
  24. cpu@3 {
  25. compatible = "brcm,bmips5200";
  26. device_type = "cpu";
  27. reg = <3>;
  28. };
  29. };
  30. aliases {
  31. uart0 = &uart0;
  32. };
  33. cpu_intc: interrupt-controller {
  34. #address-cells = <0>;
  35. compatible = "mti,cpu-interrupt-controller";
  36. interrupt-controller;
  37. #interrupt-cells = <1>;
  38. };
  39. clocks {
  40. uart_clk: uart_clk {
  41. compatible = "fixed-clock";
  42. #clock-cells = <0>;
  43. clock-frequency = <81000000>;
  44. };
  45. upg_clk: upg_clk {
  46. compatible = "fixed-clock";
  47. #clock-cells = <0>;
  48. clock-frequency = <27000000>;
  49. };
  50. };
  51. rdb {
  52. #address-cells = <1>;
  53. #size-cells = <1>;
  54. compatible = "simple-bus";
  55. ranges = <0 0x10000000 0x01000000>;
  56. periph_intc: interrupt-controller@41b500 {
  57. compatible = "brcm,bcm7038-l1-intc";
  58. reg = <0x41b500 0x40>, <0x41b600 0x40>,
  59. <0x41b700 0x40>, <0x41b800 0x40>;
  60. interrupt-controller;
  61. #interrupt-cells = <1>;
  62. interrupt-parent = <&cpu_intc>;
  63. interrupts = <2>, <3>, <2>, <3>;
  64. };
  65. sun_l2_intc: interrupt-controller@403000 {
  66. compatible = "brcm,l2-intc";
  67. reg = <0x403000 0x30>;
  68. interrupt-controller;
  69. #interrupt-cells = <1>;
  70. interrupt-parent = <&periph_intc>;
  71. interrupts = <52>;
  72. };
  73. gisb-arb@400000 {
  74. compatible = "brcm,bcm7435-gisb-arb";
  75. reg = <0x400000 0xdc>;
  76. native-endian;
  77. interrupt-parent = <&sun_l2_intc>;
  78. interrupts = <0>, <2>;
  79. brcm,gisb-arb-master-mask = <0xf77f>;
  80. brcm,gisb-arb-master-names = "ssp_0", "cpu_0", "webcpu_0",
  81. "pcie_0", "bsp_0",
  82. "rdc_0", "raaga_0",
  83. "avd_1", "jtag_0",
  84. "svd_0", "vice_0",
  85. "vice_1", "raaga_1",
  86. "scpu";
  87. };
  88. upg_irq0_intc: interrupt-controller@406780 {
  89. compatible = "brcm,bcm7120-l2-intc";
  90. reg = <0x406780 0x8>;
  91. brcm,int-map-mask = <0x44>, <0x7000000>;
  92. brcm,int-fwd-mask = <0x70000>;
  93. interrupt-controller;
  94. #interrupt-cells = <1>;
  95. interrupt-parent = <&periph_intc>;
  96. interrupts = <60>, <58>;
  97. interrupt-names = "upg_main", "upg_bsc";
  98. };
  99. upg_aon_irq0_intc: interrupt-controller@409480 {
  100. compatible = "brcm,bcm7120-l2-intc";
  101. reg = <0x409480 0x8>;
  102. brcm,int-map-mask = <0x40>, <0x18000000>, <0x100000>;
  103. brcm,int-fwd-mask = <0>;
  104. brcm,irq-can-wake;
  105. interrupt-controller;
  106. #interrupt-cells = <1>;
  107. interrupt-parent = <&periph_intc>;
  108. interrupts = <61>, <59>, <64>;
  109. interrupt-names = "upg_main_aon", "upg_bsc_aon",
  110. "upg_spi";
  111. };
  112. sun_top_ctrl: syscon@404000 {
  113. compatible = "brcm,bcm7425-sun-top-ctrl", "syscon";
  114. reg = <0x404000 0x51c>;
  115. native-endian;
  116. };
  117. reboot {
  118. compatible = "brcm,brcmstb-reboot";
  119. syscon = <&sun_top_ctrl 0x304 0x308>;
  120. };
  121. uart0: serial@406b00 {
  122. compatible = "ns16550a";
  123. reg = <0x406b00 0x20>;
  124. reg-io-width = <0x4>;
  125. reg-shift = <0x2>;
  126. interrupt-parent = <&periph_intc>;
  127. interrupts = <66>;
  128. clocks = <&uart_clk>;
  129. status = "disabled";
  130. };
  131. uart1: serial@406b40 {
  132. compatible = "ns16550a";
  133. reg = <0x406b40 0x20>;
  134. reg-io-width = <0x4>;
  135. reg-shift = <0x2>;
  136. interrupt-parent = <&periph_intc>;
  137. interrupts = <67>;
  138. clocks = <&uart_clk>;
  139. status = "disabled";
  140. };
  141. uart2: serial@406b80 {
  142. compatible = "ns16550a";
  143. reg = <0x406b80 0x20>;
  144. reg-io-width = <0x4>;
  145. reg-shift = <0x2>;
  146. interrupt-parent = <&periph_intc>;
  147. interrupts = <68>;
  148. clocks = <&uart_clk>;
  149. status = "disabled";
  150. };
  151. bsca: i2c@406300 {
  152. clock-frequency = <390000>;
  153. compatible = "brcm,brcmstb-i2c";
  154. interrupt-parent = <&upg_irq0_intc>;
  155. reg = <0x406300 0x58>;
  156. interrupts = <26>;
  157. interrupt-names = "upg_bsca";
  158. status = "disabled";
  159. };
  160. bscb: i2c@409400 {
  161. clock-frequency = <390000>;
  162. compatible = "brcm,brcmstb-i2c";
  163. interrupt-parent = <&upg_aon_irq0_intc>;
  164. reg = <0x409400 0x58>;
  165. interrupts = <28>;
  166. interrupt-names = "upg_bscb";
  167. status = "disabled";
  168. };
  169. bscc: i2c@406200 {
  170. clock-frequency = <390000>;
  171. compatible = "brcm,brcmstb-i2c";
  172. interrupt-parent = <&upg_irq0_intc>;
  173. reg = <0x406200 0x58>;
  174. interrupts = <24>;
  175. interrupt-names = "upg_bscc";
  176. status = "disabled";
  177. };
  178. bscd: i2c@406280 {
  179. clock-frequency = <390000>;
  180. compatible = "brcm,brcmstb-i2c";
  181. interrupt-parent = <&upg_irq0_intc>;
  182. reg = <0x406280 0x58>;
  183. interrupts = <25>;
  184. interrupt-names = "upg_bscd";
  185. status = "disabled";
  186. };
  187. bsce: i2c@409180 {
  188. clock-frequency = <390000>;
  189. compatible = "brcm,brcmstb-i2c";
  190. interrupt-parent = <&upg_aon_irq0_intc>;
  191. reg = <0x409180 0x58>;
  192. interrupts = <27>;
  193. interrupt-names = "upg_bsce";
  194. status = "disabled";
  195. };
  196. pwma: pwm@406580 {
  197. compatible = "brcm,bcm7038-pwm";
  198. reg = <0x406580 0x28>;
  199. #pwm-cells = <2>;
  200. clocks = <&upg_clk>;
  201. status = "disabled";
  202. };
  203. pwmb: pwm@406800 {
  204. compatible = "brcm,bcm7038-pwm";
  205. reg = <0x406800 0x28>;
  206. #pwm-cells = <2>;
  207. clocks = <&upg_clk>;
  208. status = "disabled";
  209. };
  210. aon_pm_l2_intc: interrupt-controller@408440 {
  211. compatible = "brcm,l2-intc";
  212. reg = <0x408440 0x30>;
  213. interrupt-controller;
  214. #interrupt-cells = <1>;
  215. interrupt-parent = <&periph_intc>;
  216. interrupts = <54>;
  217. brcm,irq-can-wake;
  218. };
  219. upg_gio: gpio@406700 {
  220. compatible = "brcm,brcmstb-gpio";
  221. reg = <0x406700 0x80>;
  222. #gpio-cells = <2>;
  223. #interrupt-cells = <2>;
  224. gpio-controller;
  225. interrupt-controller;
  226. interrupt-parent = <&upg_irq0_intc>;
  227. interrupts = <6>;
  228. brcm,gpio-bank-widths = <32 32 32 21>;
  229. };
  230. upg_gio_aon: gpio@4094c0 {
  231. compatible = "brcm,brcmstb-gpio";
  232. reg = <0x4094c0 0x40>;
  233. #gpio-cells = <2>;
  234. #interrupt-cells = <2>;
  235. gpio-controller;
  236. interrupt-controller;
  237. interrupt-parent = <&upg_aon_irq0_intc>;
  238. interrupts = <6>;
  239. interrupts-extended = <&upg_aon_irq0_intc 6>,
  240. <&aon_pm_l2_intc 5>;
  241. wakeup-source;
  242. brcm,gpio-bank-widths = <18 4>;
  243. };
  244. enet0: ethernet@b80000 {
  245. phy-mode = "internal";
  246. phy-handle = <&phy1>;
  247. mac-address = [ 00 10 18 36 23 1a ];
  248. compatible = "brcm,genet-v3";
  249. #address-cells = <0x1>;
  250. #size-cells = <0x1>;
  251. reg = <0xb80000 0x11c88>;
  252. interrupts = <17>, <18>;
  253. interrupt-parent = <&periph_intc>;
  254. status = "disabled";
  255. mdio@e14 {
  256. compatible = "brcm,genet-mdio-v3";
  257. #address-cells = <0x1>;
  258. #size-cells = <0x0>;
  259. reg = <0xe14 0x8>;
  260. phy1: ethernet-phy@1 {
  261. max-speed = <100>;
  262. reg = <0x1>;
  263. compatible = "brcm,40nm-ephy",
  264. "ethernet-phy-ieee802.3-c22";
  265. };
  266. };
  267. };
  268. ehci0: usb@480300 {
  269. compatible = "brcm,bcm7435-ehci", "generic-ehci";
  270. reg = <0x480300 0x100>;
  271. native-endian;
  272. interrupt-parent = <&periph_intc>;
  273. interrupts = <70>;
  274. status = "disabled";
  275. };
  276. ohci0: usb@480400 {
  277. compatible = "brcm,bcm7435-ohci", "generic-ohci";
  278. reg = <0x480400 0x100>;
  279. native-endian;
  280. no-big-frame-no;
  281. interrupt-parent = <&periph_intc>;
  282. interrupts = <72>;
  283. status = "disabled";
  284. };
  285. ehci1: usb@480500 {
  286. compatible = "brcm,bcm7435-ehci", "generic-ehci";
  287. reg = <0x480500 0x100>;
  288. native-endian;
  289. interrupt-parent = <&periph_intc>;
  290. interrupts = <71>;
  291. status = "disabled";
  292. };
  293. ohci1: usb@480600 {
  294. compatible = "brcm,bcm7435-ohci", "generic-ohci";
  295. reg = <0x480600 0x100>;
  296. native-endian;
  297. no-big-frame-no;
  298. interrupt-parent = <&periph_intc>;
  299. interrupts = <73>;
  300. status = "disabled";
  301. };
  302. ehci2: usb@490300 {
  303. compatible = "brcm,bcm7435-ehci", "generic-ehci";
  304. reg = <0x490300 0x100>;
  305. native-endian;
  306. interrupt-parent = <&periph_intc>;
  307. interrupts = <75>;
  308. status = "disabled";
  309. };
  310. ohci2: usb@490400 {
  311. compatible = "brcm,bcm7435-ohci", "generic-ohci";
  312. reg = <0x490400 0x100>;
  313. native-endian;
  314. no-big-frame-no;
  315. interrupt-parent = <&periph_intc>;
  316. interrupts = <77>;
  317. status = "disabled";
  318. };
  319. ehci3: usb@490500 {
  320. compatible = "brcm,bcm7435-ehci", "generic-ehci";
  321. reg = <0x490500 0x100>;
  322. native-endian;
  323. interrupt-parent = <&periph_intc>;
  324. interrupts = <76>;
  325. status = "disabled";
  326. };
  327. ohci3: usb@490600 {
  328. compatible = "brcm,bcm7435-ohci", "generic-ohci";
  329. reg = <0x490600 0x100>;
  330. native-endian;
  331. no-big-frame-no;
  332. interrupt-parent = <&periph_intc>;
  333. interrupts = <78>;
  334. status = "disabled";
  335. };
  336. hif_l2_intc: interrupt-controller@41b000 {
  337. compatible = "brcm,l2-intc";
  338. reg = <0x41b000 0x30>;
  339. interrupt-controller;
  340. #interrupt-cells = <1>;
  341. interrupt-parent = <&periph_intc>;
  342. interrupts = <24>;
  343. };
  344. nand: nand@41c800 {
  345. compatible = "brcm,brcmnand-v6.2", "brcm,brcmnand";
  346. #address-cells = <1>;
  347. #size-cells = <0>;
  348. reg-names = "nand", "flash-dma";
  349. reg = <0x41c800 0x600>, <0x41d000 0x100>;
  350. interrupt-parent = <&hif_l2_intc>;
  351. interrupts = <24>, <4>;
  352. status = "disabled";
  353. };
  354. sata: sata@181000 {
  355. compatible = "brcm,bcm7425-ahci", "brcm,sata3-ahci";
  356. reg-names = "ahci", "top-ctrl";
  357. reg = <0x181000 0xa9c>, <0x180020 0x1c>;
  358. interrupt-parent = <&periph_intc>;
  359. interrupts = <45>;
  360. #address-cells = <1>;
  361. #size-cells = <0>;
  362. status = "disabled";
  363. sata0: sata-port@0 {
  364. reg = <0>;
  365. phys = <&sata_phy0>;
  366. };
  367. sata1: sata-port@1 {
  368. reg = <1>;
  369. phys = <&sata_phy1>;
  370. };
  371. };
  372. sata_phy: sata-phy@180100 {
  373. compatible = "brcm,bcm7425-sata-phy", "brcm,phy-sata3";
  374. reg = <0x180100 0x0eff>;
  375. reg-names = "phy";
  376. #address-cells = <1>;
  377. #size-cells = <0>;
  378. status = "disabled";
  379. sata_phy0: sata-phy@0 {
  380. reg = <0>;
  381. #phy-cells = <0>;
  382. };
  383. sata_phy1: sata-phy@1 {
  384. reg = <1>;
  385. #phy-cells = <0>;
  386. };
  387. };
  388. sdhci0: sdhci@41a000 {
  389. compatible = "brcm,bcm7425-sdhci";
  390. reg = <0x41a000 0x100>;
  391. interrupt-parent = <&periph_intc>;
  392. interrupts = <47>;
  393. sd-uhs-sdr50;
  394. mmc-hs200-1_8v;
  395. status = "disabled";
  396. };
  397. sdhci1: sdhci@41a200 {
  398. compatible = "brcm,bcm7425-sdhci";
  399. reg = <0x41a200 0x100>;
  400. interrupt-parent = <&periph_intc>;
  401. interrupts = <48>;
  402. sd-uhs-sdr50;
  403. mmc-hs200-1_8v;
  404. status = "disabled";
  405. };
  406. };
  407. };