irq.c 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160
  1. /* irq.c: FRV IRQ handling
  2. *
  3. * Copyright (C) 2003, 2004, 2006 Red Hat, Inc. All Rights Reserved.
  4. * Written by David Howells (dhowells@redhat.com)
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. */
  11. #include <linux/ptrace.h>
  12. #include <linux/errno.h>
  13. #include <linux/signal.h>
  14. #include <linux/sched.h>
  15. #include <linux/ioport.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/timex.h>
  18. #include <linux/random.h>
  19. #include <linux/init.h>
  20. #include <linux/kernel_stat.h>
  21. #include <linux/irq.h>
  22. #include <linux/proc_fs.h>
  23. #include <linux/seq_file.h>
  24. #include <linux/module.h>
  25. #include <linux/bitops.h>
  26. #include <linux/atomic.h>
  27. #include <asm/io.h>
  28. #include <asm/smp.h>
  29. #include <asm/uaccess.h>
  30. #include <asm/pgalloc.h>
  31. #include <asm/delay.h>
  32. #include <asm/irq.h>
  33. #include <asm/irc-regs.h>
  34. #include <asm/gdb-stub.h>
  35. #define set_IRR(N,A,B,C,D) __set_IRR(N, (A << 28) | (B << 24) | (C << 20) | (D << 16))
  36. extern void __init fpga_init(void);
  37. #ifdef CONFIG_FUJITSU_MB93493
  38. extern void __init mb93493_init(void);
  39. #endif
  40. #define __reg16(ADDR) (*(volatile unsigned short *)(ADDR))
  41. atomic_t irq_err_count;
  42. int arch_show_interrupts(struct seq_file *p, int prec)
  43. {
  44. seq_printf(p, "%*s: ", prec, "ERR");
  45. seq_printf(p, "%10u\n", atomic_read(&irq_err_count));
  46. return 0;
  47. }
  48. /*
  49. * on-CPU PIC operations
  50. */
  51. static void frv_cpupic_ack(struct irq_data *d)
  52. {
  53. __clr_RC(d->irq);
  54. __clr_IRL();
  55. }
  56. static void frv_cpupic_mask(struct irq_data *d)
  57. {
  58. __set_MASK(d->irq);
  59. }
  60. static void frv_cpupic_mask_ack(struct irq_data *d)
  61. {
  62. __set_MASK(d->irq);
  63. __clr_RC(d->irq);
  64. __clr_IRL();
  65. }
  66. static void frv_cpupic_unmask(struct irq_data *d)
  67. {
  68. __clr_MASK(d->irq);
  69. }
  70. static struct irq_chip frv_cpu_pic = {
  71. .name = "cpu",
  72. .irq_ack = frv_cpupic_ack,
  73. .irq_mask = frv_cpupic_mask,
  74. .irq_mask_ack = frv_cpupic_mask_ack,
  75. .irq_unmask = frv_cpupic_unmask,
  76. };
  77. /*
  78. * handles all normal device IRQs
  79. * - registers are referred to by the __frame variable (GR28)
  80. * - IRQ distribution is complicated in this arch because of the many PICs, the
  81. * way they work and the way they cascade
  82. */
  83. asmlinkage void do_IRQ(void)
  84. {
  85. irq_enter();
  86. generic_handle_irq(__get_IRL());
  87. irq_exit();
  88. }
  89. /*
  90. * handles all NMIs when not co-opted by the debugger
  91. * - registers are referred to by the __frame variable (GR28)
  92. */
  93. asmlinkage void do_NMI(void)
  94. {
  95. }
  96. /*
  97. * initialise the interrupt system
  98. */
  99. void __init init_IRQ(void)
  100. {
  101. int level;
  102. for (level = 1; level <= 14; level++)
  103. irq_set_chip_and_handler(level, &frv_cpu_pic,
  104. handle_level_irq);
  105. irq_set_handler(IRQ_CPU_TIMER0, handle_edge_irq);
  106. /* set the trigger levels for internal interrupt sources
  107. * - timers all falling-edge
  108. * - ERR0 is rising-edge
  109. * - all others are high-level
  110. */
  111. __set_IITMR(0, 0x003f0000); /* DMA0-3, TIMER0-2 */
  112. __set_IITMR(1, 0x20000000); /* ERR0-1, UART0-1, DMA4-7 */
  113. /* route internal interrupts */
  114. set_IRR(4, IRQ_DMA3_LEVEL, IRQ_DMA2_LEVEL, IRQ_DMA1_LEVEL,
  115. IRQ_DMA0_LEVEL);
  116. set_IRR(5, 0, IRQ_TIMER2_LEVEL, IRQ_TIMER1_LEVEL, IRQ_TIMER0_LEVEL);
  117. set_IRR(6, IRQ_GDBSTUB_LEVEL, IRQ_GDBSTUB_LEVEL,
  118. IRQ_UART1_LEVEL, IRQ_UART0_LEVEL);
  119. set_IRR(7, IRQ_DMA7_LEVEL, IRQ_DMA6_LEVEL, IRQ_DMA5_LEVEL,
  120. IRQ_DMA4_LEVEL);
  121. /* route external interrupts */
  122. set_IRR(2, IRQ_XIRQ7_LEVEL, IRQ_XIRQ6_LEVEL, IRQ_XIRQ5_LEVEL,
  123. IRQ_XIRQ4_LEVEL);
  124. set_IRR(3, IRQ_XIRQ3_LEVEL, IRQ_XIRQ2_LEVEL, IRQ_XIRQ1_LEVEL,
  125. IRQ_XIRQ0_LEVEL);
  126. #if defined(CONFIG_MB93091_VDK)
  127. __set_TM1(0x55550000); /* XIRQ7-0 all active low */
  128. #elif defined(CONFIG_MB93093_PDK)
  129. __set_TM1(0x15550000); /* XIRQ7 active high, 6-0 all active low */
  130. #else
  131. #error dont know external IRQ trigger levels for this setup
  132. #endif
  133. fpga_init();
  134. #ifdef CONFIG_FUJITSU_MB93493
  135. mb93493_init();
  136. #endif
  137. }