anomaly.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384
  1. /*
  2. * DO NOT EDIT THIS FILE
  3. * This file is under version control at
  4. * svn://sources.blackfin.uclinux.org/toolchain/trunk/proc-defs/header-frags/
  5. * and can be replaced with that version at any time
  6. * DO NOT EDIT THIS FILE
  7. *
  8. * Copyright 2004-2011 Analog Devices Inc.
  9. * Licensed under the Clear BSD license.
  10. */
  11. /* This file should be up to date with:
  12. * - Revision G, 05/23/2011; ADSP-BF531/BF532/BF533 Blackfin Processor Anomaly List
  13. */
  14. #ifndef _MACH_ANOMALY_H_
  15. #define _MACH_ANOMALY_H_
  16. /* We do not support 0.1 or 0.2 silicon - sorry */
  17. #if __SILICON_REVISION__ < 3
  18. # error will not work on BF533 silicon version 0.0, 0.1, or 0.2
  19. #endif
  20. #if defined(__ADSPBF531__)
  21. # define ANOMALY_BF531 1
  22. #else
  23. # define ANOMALY_BF531 0
  24. #endif
  25. #if defined(__ADSPBF532__)
  26. # define ANOMALY_BF532 1
  27. #else
  28. # define ANOMALY_BF532 0
  29. #endif
  30. #if defined(__ADSPBF533__)
  31. # define ANOMALY_BF533 1
  32. #else
  33. # define ANOMALY_BF533 0
  34. #endif
  35. /* Multi-Issue Instruction with dsp32shiftimm in slot1 and P-reg Store in slot2 Not Supported */
  36. #define ANOMALY_05000074 (1)
  37. /* UART Line Status Register (UART_LSR) Bits Are Not Updated at the Same Time */
  38. #define ANOMALY_05000099 (__SILICON_REVISION__ < 5)
  39. /* Watchpoint Status Register (WPSTAT) Bits Are Set on Every Corresponding Match */
  40. #define ANOMALY_05000105 (__SILICON_REVISION__ > 2)
  41. /* DMA_RUN Bit Is Not Valid after a Peripheral Receive Channel DMA Stops */
  42. #define ANOMALY_05000119 (1)
  43. /* Rx.H Cannot Be Used to Access 16-bit System MMR Registers */
  44. #define ANOMALY_05000122 (1)
  45. /* Instruction DMA Can Cause Data Cache Fills to Fail (Boot Implications) */
  46. #define ANOMALY_05000158 (__SILICON_REVISION__ < 5)
  47. /* PPI Data Lengths between 8 and 16 Do Not Zero Out Upper Bits */
  48. #define ANOMALY_05000166 (1)
  49. /* Turning SPORTs on while External Frame Sync Is Active May Corrupt Data */
  50. #define ANOMALY_05000167 (1)
  51. /* PPI_COUNT Cannot Be Programmed to 0 in General Purpose TX or RX Modes */
  52. #define ANOMALY_05000179 (__SILICON_REVISION__ < 5)
  53. /* PPI_DELAY Not Functional in PPI Modes with 0 Frame Syncs */
  54. #define ANOMALY_05000180 (1)
  55. /* Timer Pin Limitations for PPI TX Modes with External Frame Syncs */
  56. #define ANOMALY_05000183 (__SILICON_REVISION__ < 4)
  57. /* False Protection Exceptions when Speculative Fetch Is Cancelled */
  58. #define ANOMALY_05000189 (__SILICON_REVISION__ < 4)
  59. /* False I/O Pin Interrupts on Edge-Sensitive Inputs When Polarity Setting Is Changed */
  60. #define ANOMALY_05000193 (__SILICON_REVISION__ < 4)
  61. /* Restarting SPORT in Specific Modes May Cause Data Corruption */
  62. #define ANOMALY_05000194 (__SILICON_REVISION__ < 4)
  63. /* Failing MMR Accesses when Preceding Memory Read Stalls */
  64. #define ANOMALY_05000198 (__SILICON_REVISION__ < 5)
  65. /* Current DMA Address Shows Wrong Value During Carry Fix */
  66. #define ANOMALY_05000199 (__SILICON_REVISION__ < 4)
  67. /* SPORT TFS and DT Are Incorrectly Driven During Inactive Channels in Certain Conditions */
  68. #define ANOMALY_05000200 (__SILICON_REVISION__ == 3 || __SILICON_REVISION__ == 4)
  69. /* Receive Frame Sync Not Ignored During Active Frames in SPORT Multi-Channel Mode */
  70. #define ANOMALY_05000201 (__SILICON_REVISION__ == 3)
  71. /* Possible Infinite Stall with Specific Dual-DAG Situation */
  72. #define ANOMALY_05000202 (__SILICON_REVISION__ < 5)
  73. /* Specific Sequence That Can Cause DMA Error or DMA Stopping */
  74. #define ANOMALY_05000203 (__SILICON_REVISION__ < 4)
  75. /* Incorrect Data Read with Writethrough "Allocate Cache Lines on Reads Only" Cache Mode */
  76. #define ANOMALY_05000204 (__SILICON_REVISION__ < 4 && ANOMALY_BF533)
  77. /* Recovery from "Brown-Out" Condition */
  78. #define ANOMALY_05000207 (__SILICON_REVISION__ < 4)
  79. /* VSTAT Status Bit in PLL_STAT Register Is Not Functional */
  80. #define ANOMALY_05000208 (1)
  81. /* Speed Path in Computational Unit Affects Certain Instructions */
  82. #define ANOMALY_05000209 (__SILICON_REVISION__ < 4)
  83. /* UART TX Interrupt Masked Erroneously */
  84. #define ANOMALY_05000215 (__SILICON_REVISION__ < 5)
  85. /* NMI Event at Boot Time Results in Unpredictable State */
  86. #define ANOMALY_05000219 (1)
  87. /* Incorrect Pulse-Width of UART Start Bit */
  88. #define ANOMALY_05000225 (__SILICON_REVISION__ < 5)
  89. /* Scratchpad Memory Bank Reads May Return Incorrect Data */
  90. #define ANOMALY_05000227 (__SILICON_REVISION__ < 5)
  91. /* SPI Slave Boot Mode Modifies Registers from Reset Value */
  92. #define ANOMALY_05000229 (1)
  93. /* UART Receiver is Less Robust Against Baudrate Differences in Certain Conditions */
  94. #define ANOMALY_05000230 (__SILICON_REVISION__ < 5)
  95. /* UART STB Bit Incorrectly Affects Receiver Setting */
  96. #define ANOMALY_05000231 (__SILICON_REVISION__ < 5)
  97. /* PPI_FS3 Is Not Driven in 2 or 3 Internal Frame Sync Transmit Modes */
  98. #define ANOMALY_05000233 (__SILICON_REVISION__ < 6)
  99. /* Incorrect Revision Number in DSPID Register */
  100. #define ANOMALY_05000234 (__SILICON_REVISION__ == 4)
  101. /* DF Bit in PLL_CTL Register Does Not Respond to Hardware Reset */
  102. #define ANOMALY_05000242 (__SILICON_REVISION__ < 5)
  103. /* If I-Cache Is On, CSYNC/SSYNC/IDLE Around Change of Control Causes Failures */
  104. #define ANOMALY_05000244 (__SILICON_REVISION__ < 5)
  105. /* False Hardware Error from an Access in the Shadow of a Conditional Branch */
  106. #define ANOMALY_05000245 (1)
  107. /* Data CPLBs Should Prevent False Hardware Errors */
  108. #define ANOMALY_05000246 (__SILICON_REVISION__ < 5)
  109. /* Incorrect Bit Shift of Data Word in Multichannel (TDM) Mode in Certain Conditions */
  110. #define ANOMALY_05000250 (__SILICON_REVISION__ == 4)
  111. /* Maximum External Clock Speed for Timers */
  112. #define ANOMALY_05000253 (__SILICON_REVISION__ < 5)
  113. /* Incorrect Timer Pulse Width in Single-Shot PWM_OUT Mode with External Clock */
  114. #define ANOMALY_05000254 (__SILICON_REVISION__ > 4)
  115. /* Entering Hibernate State with RTC Seconds Interrupt Not Functional */
  116. #define ANOMALY_05000255 (__SILICON_REVISION__ < 5)
  117. /* Interrupt/Exception During Short Hardware Loop May Cause Bad Instruction Fetches */
  118. #define ANOMALY_05000257 (__SILICON_REVISION__ < 5)
  119. /* Instruction Cache Is Corrupted When Bits 9 and 12 of the ICPLB Data Registers Differ */
  120. #define ANOMALY_05000258 (__SILICON_REVISION__ < 5)
  121. /* ICPLB_STATUS MMR Register May Be Corrupted */
  122. #define ANOMALY_05000260 (__SILICON_REVISION__ < 5)
  123. /* DCPLB_FAULT_ADDR MMR Register May Be Corrupted */
  124. #define ANOMALY_05000261 (__SILICON_REVISION__ < 5)
  125. /* Stores To Data Cache May Be Lost */
  126. #define ANOMALY_05000262 (__SILICON_REVISION__ < 5)
  127. /* Hardware Loop Corrupted When Taking an ICPLB Exception */
  128. #define ANOMALY_05000263 (__SILICON_REVISION__ < 5)
  129. /* CSYNC/SSYNC/IDLE Causes Infinite Stall in Penultimate Instruction in Hardware Loop */
  130. #define ANOMALY_05000264 (__SILICON_REVISION__ < 5)
  131. /* Sensitivity To Noise with Slow Input Edge Rates on External SPORT TX and RX Clocks */
  132. #define ANOMALY_05000265 (1)
  133. /* High I/O Activity Causes Output Voltage of Internal Voltage Regulator (Vddint) to Increase */
  134. #define ANOMALY_05000269 (__SILICON_REVISION__ < 5)
  135. /* High I/O Activity Causes Output Voltage of Internal Voltage Regulator (Vddint) to Decrease */
  136. #define ANOMALY_05000270 (__SILICON_REVISION__ < 5)
  137. /* Spontaneous Reset of Internal Voltage Regulator */
  138. #define ANOMALY_05000271 (__SILICON_REVISION__ == 3)
  139. /* Certain Data Cache Writethrough Modes Fail for Vddint <= 0.9V */
  140. #define ANOMALY_05000272 (1)
  141. /* Writes to Synchronous SDRAM Memory May Be Lost */
  142. #define ANOMALY_05000273 (__SILICON_REVISION__ < 6)
  143. /* Timing Requirements Change for External Frame Sync PPI Modes with Non-Zero PPI_DELAY */
  144. #define ANOMALY_05000276 (1)
  145. /* Writes to an I/O Data Register One SCLK Cycle after an Edge Is Detected May Clear Interrupt */
  146. #define ANOMALY_05000277 (__SILICON_REVISION__ < 6)
  147. /* Disabling Peripherals with DMA Running May Cause DMA System Instability */
  148. #define ANOMALY_05000278 (__SILICON_REVISION__ < 6)
  149. /* False Hardware Error when ISR Context Is Not Restored */
  150. #define ANOMALY_05000281 (__SILICON_REVISION__ < 6)
  151. /* Memory DMA Corruption with 32-Bit Data and Traffic Control */
  152. #define ANOMALY_05000282 (__SILICON_REVISION__ < 6)
  153. /* System MMR Write Is Stalled Indefinitely when Killed in a Particular Stage */
  154. #define ANOMALY_05000283 (__SILICON_REVISION__ < 6)
  155. /* SPORTs May Receive Bad Data If FIFOs Fill Up */
  156. #define ANOMALY_05000288 (__SILICON_REVISION__ < 6)
  157. /* Memory-To-Memory DMA Source/Destination Descriptors Must Be in Same Memory Space */
  158. #define ANOMALY_05000301 (__SILICON_REVISION__ < 6)
  159. /* SSYNCs after Writes to DMA MMR Registers May Not Be Handled Correctly */
  160. #define ANOMALY_05000302 (__SILICON_REVISION__ < 5)
  161. /* SPORT_HYS Bit in PLL_CTL Register Is Not Functional */
  162. #define ANOMALY_05000305 (__SILICON_REVISION__ < 5)
  163. /* ALT_TIMING Bit in PPI_CONTROL Register Is Not Functional */
  164. #define ANOMALY_05000306 (__SILICON_REVISION__ < 5)
  165. /* SCKELOW Bit Does Not Maintain State Through Hibernate */
  166. #define ANOMALY_05000307 (1) /* note: brokenness is noted in documentation, not anomaly sheet */
  167. /* False Hardware Errors Caused by Fetches at the Boundary of Reserved Memory */
  168. #define ANOMALY_05000310 (1)
  169. /* Erroneous Flag (GPIO) Pin Operations under Specific Sequences */
  170. #define ANOMALY_05000311 (__SILICON_REVISION__ < 6)
  171. /* Errors when SSYNC, CSYNC, or Loads to LT, LB and LC Registers Are Interrupted */
  172. #define ANOMALY_05000312 (__SILICON_REVISION__ < 6)
  173. /* PPI Is Level-Sensitive on First Transfer In Single Frame Sync Modes */
  174. #define ANOMALY_05000313 (__SILICON_REVISION__ < 6)
  175. /* Killed System MMR Write Completes Erroneously on Next System MMR Access */
  176. #define ANOMALY_05000315 (__SILICON_REVISION__ < 6)
  177. /* Internal Voltage Regulator Values of 1.05V, 1.10V and 1.15V Not Allowed for LQFP Packages */
  178. #define ANOMALY_05000319 ((ANOMALY_BF531 || ANOMALY_BF532) && __SILICON_REVISION__ < 6)
  179. /* Serial Port (SPORT) Multichannel Transmit Failure when Channel 0 Is Disabled */
  180. #define ANOMALY_05000357 (__SILICON_REVISION__ < 6)
  181. /* UART Break Signal Issues */
  182. #define ANOMALY_05000363 (__SILICON_REVISION__ < 5)
  183. /* PPI Underflow Error Goes Undetected in ITU-R 656 Mode */
  184. #define ANOMALY_05000366 (1)
  185. /* Possible RETS Register Corruption when Subroutine Is under 5 Cycles in Duration */
  186. #define ANOMALY_05000371 (__SILICON_REVISION__ < 6)
  187. /* PPI Does Not Start Properly In Specific Mode */
  188. #define ANOMALY_05000400 (__SILICON_REVISION__ == 5)
  189. /* SSYNC Stalls Processor when Executed from Non-Cacheable Memory */
  190. #define ANOMALY_05000402 (__SILICON_REVISION__ == 5)
  191. /* Level-Sensitive External GPIO Wakeups May Cause Indefinite Stall */
  192. #define ANOMALY_05000403 (1)
  193. /* Speculative Fetches Can Cause Undesired External FIFO Operations */
  194. #define ANOMALY_05000416 (1)
  195. /* Multichannel SPORT Channel Misalignment Under Specific Configuration */
  196. #define ANOMALY_05000425 (1)
  197. /* Speculative Fetches of Indirect-Pointer Instructions Can Cause False Hardware Errors */
  198. #define ANOMALY_05000426 (1)
  199. /* IFLUSH Instruction at End of Hardware Loop Causes Infinite Stall */
  200. #define ANOMALY_05000443 (1)
  201. /* False Hardware Error when RETI Points to Invalid Memory */
  202. #define ANOMALY_05000461 (1)
  203. /* Synchronization Problem at Startup May Cause SPORT Transmit Channels to Misalign */
  204. #define ANOMALY_05000462 (1)
  205. /* Boot Failure When SDRAM Control Signals Toggle Coming Out Of Reset */
  206. #define ANOMALY_05000471 (1)
  207. /* Interrupted SPORT Receive Data Register Read Results In Underflow when SLEN > 15 */
  208. #define ANOMALY_05000473 (1)
  209. /* Possible Lockup Condition when Modifying PLL from External Memory */
  210. #define ANOMALY_05000475 (1)
  211. /* TESTSET Instruction Cannot Be Interrupted */
  212. #define ANOMALY_05000477 (1)
  213. /* Reads of ITEST_COMMAND and ITEST_DATA Registers Cause Cache Corruption */
  214. #define ANOMALY_05000481 (1)
  215. /* PLL May Latch Incorrect Values Coming Out of Reset */
  216. #define ANOMALY_05000489 (1)
  217. /* Instruction Memory Stalls Can Cause IFLUSH to Fail */
  218. #define ANOMALY_05000491 (1)
  219. /* EXCPT Instruction May Be Lost If NMI Happens Simultaneously */
  220. #define ANOMALY_05000494 (1)
  221. /* RXS Bit in SPI_STAT May Become Stuck In RX DMA Modes */
  222. #define ANOMALY_05000501 (1)
  223. /*
  224. * These anomalies have been "phased" out of analog.com anomaly sheets and are
  225. * here to show running on older silicon just isn't feasible.
  226. */
  227. /* Internal voltage regulator can't be modified via register writes */
  228. #define ANOMALY_05000066 (__SILICON_REVISION__ < 2)
  229. /* Watchpoints (Hardware Breakpoints) are not supported */
  230. #define ANOMALY_05000067 (__SILICON_REVISION__ < 3)
  231. /* SDRAM PSSE bit cannot be set again after SDRAM Powerup */
  232. #define ANOMALY_05000070 (__SILICON_REVISION__ < 2)
  233. /* Writing FIO_DIR can corrupt a programmable flag's data */
  234. #define ANOMALY_05000079 (__SILICON_REVISION__ < 2)
  235. /* Timer Auto-Baud Mode requires the UART clock to be enabled. */
  236. #define ANOMALY_05000086 (__SILICON_REVISION__ < 2)
  237. /* Internal Clocking Modes on SPORT0 not supported */
  238. #define ANOMALY_05000088 (__SILICON_REVISION__ < 2)
  239. /* Internal voltage regulator does not wake up from an RTC wakeup */
  240. #define ANOMALY_05000092 (__SILICON_REVISION__ < 2)
  241. /* The IFLUSH Instruction Must Be Preceded by a CSYNC Instruction */
  242. #define ANOMALY_05000093 (__SILICON_REVISION__ < 2)
  243. /* Vectoring to instruction that is being filled into the i-cache may cause erroneous behavior */
  244. #define ANOMALY_05000095 (__SILICON_REVISION__ < 2)
  245. /* PREFETCH, FLUSH, and FLUSHINV Instructions Must Be Followed by a CSYNC Instruction */
  246. #define ANOMALY_05000096 (__SILICON_REVISION__ < 2)
  247. /* Performance Monitor 0 and 1 are swapped when monitoring memory events */
  248. #define ANOMALY_05000097 (__SILICON_REVISION__ < 2)
  249. /* 32-bit SPORT DMA will be word reversed */
  250. #define ANOMALY_05000098 (__SILICON_REVISION__ < 2)
  251. /* Incorrect status in the UART_IIR register */
  252. #define ANOMALY_05000100 (__SILICON_REVISION__ < 2)
  253. /* Reading X_MODIFY or Y_MODIFY while DMA channel is active */
  254. #define ANOMALY_05000101 (__SILICON_REVISION__ < 2)
  255. /* Descriptor MemDMA may lock up with 32-bit transfers or if transfers span 64KB buffers */
  256. #define ANOMALY_05000102 (__SILICON_REVISION__ < 2)
  257. /* Incorrect Value Written to the Cycle Counters */
  258. #define ANOMALY_05000103 (__SILICON_REVISION__ < 2)
  259. /* Stores to L1 Data Memory Incorrect when a Specific Sequence Is Followed */
  260. #define ANOMALY_05000104 (__SILICON_REVISION__ < 2)
  261. /* Programmable Flag (PF3) functionality not supported in all PPI modes */
  262. #define ANOMALY_05000106 (__SILICON_REVISION__ < 2)
  263. /* Data store can be lost when targeting a cache line fill */
  264. #define ANOMALY_05000107 (__SILICON_REVISION__ < 2)
  265. /* Reserved Bits in SYSCFG Register Not Set at Power-On */
  266. #define ANOMALY_05000109 (__SILICON_REVISION__ < 3)
  267. /* Infinite Core Stall */
  268. #define ANOMALY_05000114 (__SILICON_REVISION__ < 2)
  269. /* PPI_FSx may glitch when generated by the on chip Timers. */
  270. #define ANOMALY_05000115 (__SILICON_REVISION__ < 2)
  271. /* Trace Buffers May Contain Errors in Emulation Mode and/or Exception, NMI, Reset Handlers */
  272. #define ANOMALY_05000116 (__SILICON_REVISION__ < 3)
  273. /* DTEST registers allow access to Data Cache when DTEST_COMMAND< 14 >= 0 */
  274. #define ANOMALY_05000117 (__SILICON_REVISION__ < 2)
  275. /* Booting from an 8-bit or 24-bit Addressable SPI device is not supported */
  276. #define ANOMALY_05000118 (__SILICON_REVISION__ < 2)
  277. /* DTEST_COMMAND Initiated Memory Access May Be Incorrect If Data Cache or DMA Is Active */
  278. #define ANOMALY_05000123 (__SILICON_REVISION__ < 3)
  279. /* DMA Lock-up at CCLK to SCLK ratios of 4:1, 2:1, or 1:1 */
  280. #define ANOMALY_05000124 (__SILICON_REVISION__ < 3)
  281. /* Erroneous Exception when Enabling Cache */
  282. #define ANOMALY_05000125 (__SILICON_REVISION__ < 3)
  283. /* SPI clock polarity and phase bits incorrect during booting */
  284. #define ANOMALY_05000126 (__SILICON_REVISION__ < 3)
  285. /* DMEM_CONTROL<12> Is Not Set on Reset */
  286. #define ANOMALY_05000137 (__SILICON_REVISION__ < 3)
  287. /* SPI boot will not complete if there is a zero fill block in the loader file */
  288. #define ANOMALY_05000138 (__SILICON_REVISION__ == 2)
  289. /* TIMERx_CONFIG[5] must be set for PPI in GP output mode with internal Frame Syncs */
  290. #define ANOMALY_05000139 (__SILICON_REVISION__ < 2)
  291. /* Allowing the SPORT RX FIFO to fill will cause an overflow */
  292. #define ANOMALY_05000140 (__SILICON_REVISION__ < 3)
  293. /* Infinite Stall may occur with a particular sequence of consecutive dual dag events */
  294. #define ANOMALY_05000141 (__SILICON_REVISION__ < 3)
  295. /* Interrupts may be lost when a programmable input flag is configured to be edge sensitive */
  296. #define ANOMALY_05000142 (__SILICON_REVISION__ < 3)
  297. /* A read from external memory may return a wrong value with data cache enabled */
  298. #define ANOMALY_05000143 (__SILICON_REVISION__ < 3)
  299. /* DMA and TESTSET conflict when both are accessing external memory */
  300. #define ANOMALY_05000144 (__SILICON_REVISION__ < 3)
  301. /* In PWM_OUT mode, you must enable the PPI block to generate a waveform from PPI_CLK */
  302. #define ANOMALY_05000145 (__SILICON_REVISION__ < 3)
  303. /* MDMA may lose the first few words of a descriptor chain */
  304. #define ANOMALY_05000146 (__SILICON_REVISION__ < 3)
  305. /* Source MDMA descriptor may stop with a DMA Error near beginning of descriptor fetch */
  306. #define ANOMALY_05000147 (__SILICON_REVISION__ < 3)
  307. /* When booting from 16-bit asynchronous memory, the upper 8 bits of each word must be 0x00 */
  308. #define ANOMALY_05000148 (__SILICON_REVISION__ < 3)
  309. /* Frame Delay in SPORT Multichannel Mode */
  310. #define ANOMALY_05000153 (__SILICON_REVISION__ < 3)
  311. /* SPORT TFS signal stays active in multichannel mode outside of valid channels */
  312. #define ANOMALY_05000154 (__SILICON_REVISION__ < 3)
  313. /* Timer1 can not be used for PWMOUT mode when a certain PPI mode is in use */
  314. #define ANOMALY_05000155 (__SILICON_REVISION__ < 3)
  315. /* Killed 32-Bit MMR Write Leads to Next System MMR Access Thinking It Should Be 32-Bit */
  316. #define ANOMALY_05000157 (__SILICON_REVISION__ < 3)
  317. /* SPORT Transmit Data Is Not Gated by External Frame Sync in Certain Conditions */
  318. #define ANOMALY_05000163 (__SILICON_REVISION__ < 3)
  319. /* Undefined Behavior when Power-Up Sequence Is Issued to SDRAM during Auto-Refresh */
  320. #define ANOMALY_05000168 (__SILICON_REVISION__ < 3)
  321. /* DATA CPLB Page Miss Can Result in Lost Write-Through Data Cache Writes */
  322. #define ANOMALY_05000169 (__SILICON_REVISION__ < 3)
  323. /* DMA vs Core accesses to external memory */
  324. #define ANOMALY_05000173 (__SILICON_REVISION__ < 3)
  325. /* Cache Fill Buffer Data lost */
  326. #define ANOMALY_05000174 (__SILICON_REVISION__ < 3)
  327. /* Overlapping Sequencer and Memory Stalls */
  328. #define ANOMALY_05000175 (__SILICON_REVISION__ < 3)
  329. /* Overflow Bit Asserted when Multiplication of -1 by -1 Followed by Accumulator Saturation */
  330. #define ANOMALY_05000176 (__SILICON_REVISION__ < 3)
  331. /* Disabling the PPI Resets the PPI Configuration Registers */
  332. #define ANOMALY_05000181 (__SILICON_REVISION__ < 3)
  333. /* Early PPI Transmit when FS1 Asserts before FS2 in TX Mode with 2 External Frame Syncs */
  334. #define ANOMALY_05000185 (__SILICON_REVISION__ < 3)
  335. /* PPI does not invert the Driving PPICLK edge in Transmit Modes */
  336. #define ANOMALY_05000191 (__SILICON_REVISION__ < 3)
  337. /* In PPI Transmit Modes with External Frame Syncs POLC bit must be set to 1 */
  338. #define ANOMALY_05000192 (__SILICON_REVISION__ < 3)
  339. /* Internal Voltage Regulator may not start up */
  340. #define ANOMALY_05000206 (__SILICON_REVISION__ < 3)
  341. /* Anomalies that don't exist on this proc */
  342. #define ANOMALY_05000120 (0)
  343. #define ANOMALY_05000149 (0)
  344. #define ANOMALY_05000171 (0)
  345. #define ANOMALY_05000182 (0)
  346. #define ANOMALY_05000220 (0)
  347. #define ANOMALY_05000248 (0)
  348. #define ANOMALY_05000266 (0)
  349. #define ANOMALY_05000274 (0)
  350. #define ANOMALY_05000287 (0)
  351. #define ANOMALY_05000323 (0)
  352. #define ANOMALY_05000353 (1)
  353. #define ANOMALY_05000362 (1)
  354. #define ANOMALY_05000364 (0)
  355. #define ANOMALY_05000380 (0)
  356. #define ANOMALY_05000383 (0)
  357. #define ANOMALY_05000386 (1)
  358. #define ANOMALY_05000389 (0)
  359. #define ANOMALY_05000412 (0)
  360. #define ANOMALY_05000430 (0)
  361. #define ANOMALY_05000432 (0)
  362. #define ANOMALY_05000435 (0)
  363. #define ANOMALY_05000440 (0)
  364. #define ANOMALY_05000447 (0)
  365. #define ANOMALY_05000448 (0)
  366. #define ANOMALY_05000456 (0)
  367. #define ANOMALY_05000450 (0)
  368. #define ANOMALY_05000465 (0)
  369. #define ANOMALY_05000467 (0)
  370. #define ANOMALY_05000474 (0)
  371. #define ANOMALY_05000480 (0)
  372. #define ANOMALY_05000485 (0)
  373. #define ANOMALY_16000030 (0)
  374. #endif