defBF525.h 42 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679
  1. /*
  2. * Copyright 2007-2010 Analog Devices Inc.
  3. *
  4. * Licensed under the Clear BSD license or the GPL-2 (or later)
  5. */
  6. #ifndef _DEF_BF525_H
  7. #define _DEF_BF525_H
  8. /* BF525 is BF522 + USB */
  9. #include "defBF522.h"
  10. /* USB Control Registers */
  11. #define USB_FADDR 0xffc03800 /* Function address register */
  12. #define USB_POWER 0xffc03804 /* Power management register */
  13. #define USB_INTRTX 0xffc03808 /* Interrupt register for endpoint 0 and Tx endpoint 1 to 7 */
  14. #define USB_INTRRX 0xffc0380c /* Interrupt register for Rx endpoints 1 to 7 */
  15. #define USB_INTRTXE 0xffc03810 /* Interrupt enable register for IntrTx */
  16. #define USB_INTRRXE 0xffc03814 /* Interrupt enable register for IntrRx */
  17. #define USB_INTRUSB 0xffc03818 /* Interrupt register for common USB interrupts */
  18. #define USB_INTRUSBE 0xffc0381c /* Interrupt enable register for IntrUSB */
  19. #define USB_FRAME 0xffc03820 /* USB frame number */
  20. #define USB_INDEX 0xffc03824 /* Index register for selecting the indexed endpoint registers */
  21. #define USB_TESTMODE 0xffc03828 /* Enabled USB 20 test modes */
  22. #define USB_GLOBINTR 0xffc0382c /* Global Interrupt Mask register and Wakeup Exception Interrupt */
  23. #define USB_GLOBAL_CTL 0xffc03830 /* Global Clock Control for the core */
  24. /* USB Packet Control Registers */
  25. #define USB_TX_MAX_PACKET 0xffc03840 /* Maximum packet size for Host Tx endpoint */
  26. #define USB_CSR0 0xffc03844 /* Control Status register for endpoint 0 and Control Status register for Host Tx endpoint */
  27. #define USB_TXCSR 0xffc03844 /* Control Status register for endpoint 0 and Control Status register for Host Tx endpoint */
  28. #define USB_RX_MAX_PACKET 0xffc03848 /* Maximum packet size for Host Rx endpoint */
  29. #define USB_RXCSR 0xffc0384c /* Control Status register for Host Rx endpoint */
  30. #define USB_COUNT0 0xffc03850 /* Number of bytes received in endpoint 0 FIFO and Number of bytes received in Host Tx endpoint */
  31. #define USB_RXCOUNT 0xffc03850 /* Number of bytes received in endpoint 0 FIFO and Number of bytes received in Host Tx endpoint */
  32. #define USB_TXTYPE 0xffc03854 /* Sets the transaction protocol and peripheral endpoint number for the Host Tx endpoint */
  33. #define USB_NAKLIMIT0 0xffc03858 /* Sets the NAK response timeout on Endpoint 0 and on Bulk transfers for Host Tx endpoint */
  34. #define USB_TXINTERVAL 0xffc03858 /* Sets the NAK response timeout on Endpoint 0 and on Bulk transfers for Host Tx endpoint */
  35. #define USB_RXTYPE 0xffc0385c /* Sets the transaction protocol and peripheral endpoint number for the Host Rx endpoint */
  36. #define USB_RXINTERVAL 0xffc03860 /* Sets the polling interval for Interrupt and Isochronous transfers or the NAK response timeout on Bulk transfers */
  37. #define USB_TXCOUNT 0xffc03868 /* Number of bytes to be written to the selected endpoint Tx FIFO */
  38. /* USB Endpoint FIFO Registers */
  39. #define USB_EP0_FIFO 0xffc03880 /* Endpoint 0 FIFO */
  40. #define USB_EP1_FIFO 0xffc03888 /* Endpoint 1 FIFO */
  41. #define USB_EP2_FIFO 0xffc03890 /* Endpoint 2 FIFO */
  42. #define USB_EP3_FIFO 0xffc03898 /* Endpoint 3 FIFO */
  43. #define USB_EP4_FIFO 0xffc038a0 /* Endpoint 4 FIFO */
  44. #define USB_EP5_FIFO 0xffc038a8 /* Endpoint 5 FIFO */
  45. #define USB_EP6_FIFO 0xffc038b0 /* Endpoint 6 FIFO */
  46. #define USB_EP7_FIFO 0xffc038b8 /* Endpoint 7 FIFO */
  47. /* USB OTG Control Registers */
  48. #define USB_OTG_DEV_CTL 0xffc03900 /* OTG Device Control Register */
  49. #define USB_OTG_VBUS_IRQ 0xffc03904 /* OTG VBUS Control Interrupts */
  50. #define USB_OTG_VBUS_MASK 0xffc03908 /* VBUS Control Interrupt Enable */
  51. /* USB Phy Control Registers */
  52. #define USB_LINKINFO 0xffc03948 /* Enables programming of some PHY-side delays */
  53. #define USB_VPLEN 0xffc0394c /* Determines duration of VBUS pulse for VBUS charging */
  54. #define USB_HS_EOF1 0xffc03950 /* Time buffer for High-Speed transactions */
  55. #define USB_FS_EOF1 0xffc03954 /* Time buffer for Full-Speed transactions */
  56. #define USB_LS_EOF1 0xffc03958 /* Time buffer for Low-Speed transactions */
  57. /* (APHY_CNTRL is for ADI usage only) */
  58. #define USB_APHY_CNTRL 0xffc039e0 /* Register that increases visibility of Analog PHY */
  59. /* (APHY_CALIB is for ADI usage only) */
  60. #define USB_APHY_CALIB 0xffc039e4 /* Register used to set some calibration values */
  61. #define USB_APHY_CNTRL2 0xffc039e8 /* Register used to prevent re-enumeration once Moab goes into hibernate mode */
  62. #define USB_PLLOSC_CTRL 0xffc039f0 /* Used to program different parameters for USB PLL and Oscillator */
  63. #define USB_SRP_CLKDIV 0xffc039f4 /* Used to program clock divide value for the clock fed to the SRP detection logic */
  64. /* USB Endpoint 0 Control Registers */
  65. #define USB_EP_NI0_TXMAXP 0xffc03a00 /* Maximum packet size for Host Tx endpoint0 */
  66. #define USB_EP_NI0_TXCSR 0xffc03a04 /* Control Status register for endpoint 0 */
  67. #define USB_EP_NI0_RXMAXP 0xffc03a08 /* Maximum packet size for Host Rx endpoint0 */
  68. #define USB_EP_NI0_RXCSR 0xffc03a0c /* Control Status register for Host Rx endpoint0 */
  69. #define USB_EP_NI0_RXCOUNT 0xffc03a10 /* Number of bytes received in endpoint 0 FIFO */
  70. #define USB_EP_NI0_TXTYPE 0xffc03a14 /* Sets the transaction protocol and peripheral endpoint number for the Host Tx endpoint0 */
  71. #define USB_EP_NI0_TXINTERVAL 0xffc03a18 /* Sets the NAK response timeout on Endpoint 0 */
  72. #define USB_EP_NI0_RXTYPE 0xffc03a1c /* Sets the transaction protocol and peripheral endpoint number for the Host Rx endpoint0 */
  73. #define USB_EP_NI0_RXINTERVAL 0xffc03a20 /* Sets the polling interval for Interrupt/Isochronous transfers or the NAK response timeout on Bulk transfers for Host Rx endpoint0 */
  74. #define USB_EP_NI0_TXCOUNT 0xffc03a28 /* Number of bytes to be written to the endpoint0 Tx FIFO */
  75. /* USB Endpoint 1 Control Registers */
  76. #define USB_EP_NI1_TXMAXP 0xffc03a40 /* Maximum packet size for Host Tx endpoint1 */
  77. #define USB_EP_NI1_TXCSR 0xffc03a44 /* Control Status register for endpoint1 */
  78. #define USB_EP_NI1_RXMAXP 0xffc03a48 /* Maximum packet size for Host Rx endpoint1 */
  79. #define USB_EP_NI1_RXCSR 0xffc03a4c /* Control Status register for Host Rx endpoint1 */
  80. #define USB_EP_NI1_RXCOUNT 0xffc03a50 /* Number of bytes received in endpoint1 FIFO */
  81. #define USB_EP_NI1_TXTYPE 0xffc03a54 /* Sets the transaction protocol and peripheral endpoint number for the Host Tx endpoint1 */
  82. #define USB_EP_NI1_TXINTERVAL 0xffc03a58 /* Sets the NAK response timeout on Endpoint1 */
  83. #define USB_EP_NI1_RXTYPE 0xffc03a5c /* Sets the transaction protocol and peripheral endpoint number for the Host Rx endpoint1 */
  84. #define USB_EP_NI1_RXINTERVAL 0xffc03a60 /* Sets the polling interval for Interrupt/Isochronous transfers or the NAK response timeout on Bulk transfers for Host Rx endpoint1 */
  85. #define USB_EP_NI1_TXCOUNT 0xffc03a68 /* Number of bytes to be written to the+H102 endpoint1 Tx FIFO */
  86. /* USB Endpoint 2 Control Registers */
  87. #define USB_EP_NI2_TXMAXP 0xffc03a80 /* Maximum packet size for Host Tx endpoint2 */
  88. #define USB_EP_NI2_TXCSR 0xffc03a84 /* Control Status register for endpoint2 */
  89. #define USB_EP_NI2_RXMAXP 0xffc03a88 /* Maximum packet size for Host Rx endpoint2 */
  90. #define USB_EP_NI2_RXCSR 0xffc03a8c /* Control Status register for Host Rx endpoint2 */
  91. #define USB_EP_NI2_RXCOUNT 0xffc03a90 /* Number of bytes received in endpoint2 FIFO */
  92. #define USB_EP_NI2_TXTYPE 0xffc03a94 /* Sets the transaction protocol and peripheral endpoint number for the Host Tx endpoint2 */
  93. #define USB_EP_NI2_TXINTERVAL 0xffc03a98 /* Sets the NAK response timeout on Endpoint2 */
  94. #define USB_EP_NI2_RXTYPE 0xffc03a9c /* Sets the transaction protocol and peripheral endpoint number for the Host Rx endpoint2 */
  95. #define USB_EP_NI2_RXINTERVAL 0xffc03aa0 /* Sets the polling interval for Interrupt/Isochronous transfers or the NAK response timeout on Bulk transfers for Host Rx endpoint2 */
  96. #define USB_EP_NI2_TXCOUNT 0xffc03aa8 /* Number of bytes to be written to the endpoint2 Tx FIFO */
  97. /* USB Endpoint 3 Control Registers */
  98. #define USB_EP_NI3_TXMAXP 0xffc03ac0 /* Maximum packet size for Host Tx endpoint3 */
  99. #define USB_EP_NI3_TXCSR 0xffc03ac4 /* Control Status register for endpoint3 */
  100. #define USB_EP_NI3_RXMAXP 0xffc03ac8 /* Maximum packet size for Host Rx endpoint3 */
  101. #define USB_EP_NI3_RXCSR 0xffc03acc /* Control Status register for Host Rx endpoint3 */
  102. #define USB_EP_NI3_RXCOUNT 0xffc03ad0 /* Number of bytes received in endpoint3 FIFO */
  103. #define USB_EP_NI3_TXTYPE 0xffc03ad4 /* Sets the transaction protocol and peripheral endpoint number for the Host Tx endpoint3 */
  104. #define USB_EP_NI3_TXINTERVAL 0xffc03ad8 /* Sets the NAK response timeout on Endpoint3 */
  105. #define USB_EP_NI3_RXTYPE 0xffc03adc /* Sets the transaction protocol and peripheral endpoint number for the Host Rx endpoint3 */
  106. #define USB_EP_NI3_RXINTERVAL 0xffc03ae0 /* Sets the polling interval for Interrupt/Isochronous transfers or the NAK response timeout on Bulk transfers for Host Rx endpoint3 */
  107. #define USB_EP_NI3_TXCOUNT 0xffc03ae8 /* Number of bytes to be written to the H124endpoint3 Tx FIFO */
  108. /* USB Endpoint 4 Control Registers */
  109. #define USB_EP_NI4_TXMAXP 0xffc03b00 /* Maximum packet size for Host Tx endpoint4 */
  110. #define USB_EP_NI4_TXCSR 0xffc03b04 /* Control Status register for endpoint4 */
  111. #define USB_EP_NI4_RXMAXP 0xffc03b08 /* Maximum packet size for Host Rx endpoint4 */
  112. #define USB_EP_NI4_RXCSR 0xffc03b0c /* Control Status register for Host Rx endpoint4 */
  113. #define USB_EP_NI4_RXCOUNT 0xffc03b10 /* Number of bytes received in endpoint4 FIFO */
  114. #define USB_EP_NI4_TXTYPE 0xffc03b14 /* Sets the transaction protocol and peripheral endpoint number for the Host Tx endpoint4 */
  115. #define USB_EP_NI4_TXINTERVAL 0xffc03b18 /* Sets the NAK response timeout on Endpoint4 */
  116. #define USB_EP_NI4_RXTYPE 0xffc03b1c /* Sets the transaction protocol and peripheral endpoint number for the Host Rx endpoint4 */
  117. #define USB_EP_NI4_RXINTERVAL 0xffc03b20 /* Sets the polling interval for Interrupt/Isochronous transfers or the NAK response timeout on Bulk transfers for Host Rx endpoint4 */
  118. #define USB_EP_NI4_TXCOUNT 0xffc03b28 /* Number of bytes to be written to the endpoint4 Tx FIFO */
  119. /* USB Endpoint 5 Control Registers */
  120. #define USB_EP_NI5_TXMAXP 0xffc03b40 /* Maximum packet size for Host Tx endpoint5 */
  121. #define USB_EP_NI5_TXCSR 0xffc03b44 /* Control Status register for endpoint5 */
  122. #define USB_EP_NI5_RXMAXP 0xffc03b48 /* Maximum packet size for Host Rx endpoint5 */
  123. #define USB_EP_NI5_RXCSR 0xffc03b4c /* Control Status register for Host Rx endpoint5 */
  124. #define USB_EP_NI5_RXCOUNT 0xffc03b50 /* Number of bytes received in endpoint5 FIFO */
  125. #define USB_EP_NI5_TXTYPE 0xffc03b54 /* Sets the transaction protocol and peripheral endpoint number for the Host Tx endpoint5 */
  126. #define USB_EP_NI5_TXINTERVAL 0xffc03b58 /* Sets the NAK response timeout on Endpoint5 */
  127. #define USB_EP_NI5_RXTYPE 0xffc03b5c /* Sets the transaction protocol and peripheral endpoint number for the Host Rx endpoint5 */
  128. #define USB_EP_NI5_RXINTERVAL 0xffc03b60 /* Sets the polling interval for Interrupt/Isochronous transfers or the NAK response timeout on Bulk transfers for Host Rx endpoint5 */
  129. #define USB_EP_NI5_TXCOUNT 0xffc03b68 /* Number of bytes to be written to the endpoint5 Tx FIFO */
  130. /* USB Endpoint 6 Control Registers */
  131. #define USB_EP_NI6_TXMAXP 0xffc03b80 /* Maximum packet size for Host Tx endpoint6 */
  132. #define USB_EP_NI6_TXCSR 0xffc03b84 /* Control Status register for endpoint6 */
  133. #define USB_EP_NI6_RXMAXP 0xffc03b88 /* Maximum packet size for Host Rx endpoint6 */
  134. #define USB_EP_NI6_RXCSR 0xffc03b8c /* Control Status register for Host Rx endpoint6 */
  135. #define USB_EP_NI6_RXCOUNT 0xffc03b90 /* Number of bytes received in endpoint6 FIFO */
  136. #define USB_EP_NI6_TXTYPE 0xffc03b94 /* Sets the transaction protocol and peripheral endpoint number for the Host Tx endpoint6 */
  137. #define USB_EP_NI6_TXINTERVAL 0xffc03b98 /* Sets the NAK response timeout on Endpoint6 */
  138. #define USB_EP_NI6_RXTYPE 0xffc03b9c /* Sets the transaction protocol and peripheral endpoint number for the Host Rx endpoint6 */
  139. #define USB_EP_NI6_RXINTERVAL 0xffc03ba0 /* Sets the polling interval for Interrupt/Isochronous transfers or the NAK response timeout on Bulk transfers for Host Rx endpoint6 */
  140. #define USB_EP_NI6_TXCOUNT 0xffc03ba8 /* Number of bytes to be written to the endpoint6 Tx FIFO */
  141. /* USB Endpoint 7 Control Registers */
  142. #define USB_EP_NI7_TXMAXP 0xffc03bc0 /* Maximum packet size for Host Tx endpoint7 */
  143. #define USB_EP_NI7_TXCSR 0xffc03bc4 /* Control Status register for endpoint7 */
  144. #define USB_EP_NI7_RXMAXP 0xffc03bc8 /* Maximum packet size for Host Rx endpoint7 */
  145. #define USB_EP_NI7_RXCSR 0xffc03bcc /* Control Status register for Host Rx endpoint7 */
  146. #define USB_EP_NI7_RXCOUNT 0xffc03bd0 /* Number of bytes received in endpoint7 FIFO */
  147. #define USB_EP_NI7_TXTYPE 0xffc03bd4 /* Sets the transaction protocol and peripheral endpoint number for the Host Tx endpoint7 */
  148. #define USB_EP_NI7_TXINTERVAL 0xffc03bd8 /* Sets the NAK response timeout on Endpoint7 */
  149. #define USB_EP_NI7_RXTYPE 0xffc03bdc /* Sets the transaction protocol and peripheral endpoint number for the Host Rx endpoint7 */
  150. #define USB_EP_NI7_RXINTERVAL 0xffc03be0 /* Sets the polling interval for Interrupt/Isochronous transfers or the NAK response timeout on Bulk transfers for Host Rx endpoint7 */
  151. #define USB_EP_NI7_TXCOUNT 0xffc03be8 /* Number of bytes to be written to the endpoint7 Tx FIFO */
  152. #define USB_DMA_INTERRUPT 0xffc03c00 /* Indicates pending interrupts for the DMA channels */
  153. /* USB Channel 0 Config Registers */
  154. #define USB_DMA0CONTROL 0xffc03c04 /* DMA master channel 0 configuration */
  155. #define USB_DMA0ADDRLOW 0xffc03c08 /* Lower 16-bits of memory source/destination address for DMA master channel 0 */
  156. #define USB_DMA0ADDRHIGH 0xffc03c0c /* Upper 16-bits of memory source/destination address for DMA master channel 0 */
  157. #define USB_DMA0COUNTLOW 0xffc03c10 /* Lower 16-bits of byte count of DMA transfer for DMA master channel 0 */
  158. #define USB_DMA0COUNTHIGH 0xffc03c14 /* Upper 16-bits of byte count of DMA transfer for DMA master channel 0 */
  159. /* USB Channel 1 Config Registers */
  160. #define USB_DMA1CONTROL 0xffc03c24 /* DMA master channel 1 configuration */
  161. #define USB_DMA1ADDRLOW 0xffc03c28 /* Lower 16-bits of memory source/destination address for DMA master channel 1 */
  162. #define USB_DMA1ADDRHIGH 0xffc03c2c /* Upper 16-bits of memory source/destination address for DMA master channel 1 */
  163. #define USB_DMA1COUNTLOW 0xffc03c30 /* Lower 16-bits of byte count of DMA transfer for DMA master channel 1 */
  164. #define USB_DMA1COUNTHIGH 0xffc03c34 /* Upper 16-bits of byte count of DMA transfer for DMA master channel 1 */
  165. /* USB Channel 2 Config Registers */
  166. #define USB_DMA2CONTROL 0xffc03c44 /* DMA master channel 2 configuration */
  167. #define USB_DMA2ADDRLOW 0xffc03c48 /* Lower 16-bits of memory source/destination address for DMA master channel 2 */
  168. #define USB_DMA2ADDRHIGH 0xffc03c4c /* Upper 16-bits of memory source/destination address for DMA master channel 2 */
  169. #define USB_DMA2COUNTLOW 0xffc03c50 /* Lower 16-bits of byte count of DMA transfer for DMA master channel 2 */
  170. #define USB_DMA2COUNTHIGH 0xffc03c54 /* Upper 16-bits of byte count of DMA transfer for DMA master channel 2 */
  171. /* USB Channel 3 Config Registers */
  172. #define USB_DMA3CONTROL 0xffc03c64 /* DMA master channel 3 configuration */
  173. #define USB_DMA3ADDRLOW 0xffc03c68 /* Lower 16-bits of memory source/destination address for DMA master channel 3 */
  174. #define USB_DMA3ADDRHIGH 0xffc03c6c /* Upper 16-bits of memory source/destination address for DMA master channel 3 */
  175. #define USB_DMA3COUNTLOW 0xffc03c70 /* Lower 16-bits of byte count of DMA transfer for DMA master channel 3 */
  176. #define USB_DMA3COUNTHIGH 0xffc03c74 /* Upper 16-bits of byte count of DMA transfer for DMA master channel 3 */
  177. /* USB Channel 4 Config Registers */
  178. #define USB_DMA4CONTROL 0xffc03c84 /* DMA master channel 4 configuration */
  179. #define USB_DMA4ADDRLOW 0xffc03c88 /* Lower 16-bits of memory source/destination address for DMA master channel 4 */
  180. #define USB_DMA4ADDRHIGH 0xffc03c8c /* Upper 16-bits of memory source/destination address for DMA master channel 4 */
  181. #define USB_DMA4COUNTLOW 0xffc03c90 /* Lower 16-bits of byte count of DMA transfer for DMA master channel 4 */
  182. #define USB_DMA4COUNTHIGH 0xffc03c94 /* Upper 16-bits of byte count of DMA transfer for DMA master channel 4 */
  183. /* USB Channel 5 Config Registers */
  184. #define USB_DMA5CONTROL 0xffc03ca4 /* DMA master channel 5 configuration */
  185. #define USB_DMA5ADDRLOW 0xffc03ca8 /* Lower 16-bits of memory source/destination address for DMA master channel 5 */
  186. #define USB_DMA5ADDRHIGH 0xffc03cac /* Upper 16-bits of memory source/destination address for DMA master channel 5 */
  187. #define USB_DMA5COUNTLOW 0xffc03cb0 /* Lower 16-bits of byte count of DMA transfer for DMA master channel 5 */
  188. #define USB_DMA5COUNTHIGH 0xffc03cb4 /* Upper 16-bits of byte count of DMA transfer for DMA master channel 5 */
  189. /* USB Channel 6 Config Registers */
  190. #define USB_DMA6CONTROL 0xffc03cc4 /* DMA master channel 6 configuration */
  191. #define USB_DMA6ADDRLOW 0xffc03cc8 /* Lower 16-bits of memory source/destination address for DMA master channel 6 */
  192. #define USB_DMA6ADDRHIGH 0xffc03ccc /* Upper 16-bits of memory source/destination address for DMA master channel 6 */
  193. #define USB_DMA6COUNTLOW 0xffc03cd0 /* Lower 16-bits of byte count of DMA transfer for DMA master channel 6 */
  194. #define USB_DMA6COUNTHIGH 0xffc03cd4 /* Upper 16-bits of byte count of DMA transfer for DMA master channel 6 */
  195. /* USB Channel 7 Config Registers */
  196. #define USB_DMA7CONTROL 0xffc03ce4 /* DMA master channel 7 configuration */
  197. #define USB_DMA7ADDRLOW 0xffc03ce8 /* Lower 16-bits of memory source/destination address for DMA master channel 7 */
  198. #define USB_DMA7ADDRHIGH 0xffc03cec /* Upper 16-bits of memory source/destination address for DMA master channel 7 */
  199. #define USB_DMA7COUNTLOW 0xffc03cf0 /* Lower 16-bits of byte count of DMA transfer for DMA master channel 7 */
  200. #define USB_DMA7COUNTHIGH 0xffc03cf4 /* Upper 16-bits of byte count of DMA transfer for DMA master channel 7 */
  201. /* Bit masks for USB_FADDR */
  202. #define FUNCTION_ADDRESS 0x7f /* Function address */
  203. /* Bit masks for USB_POWER */
  204. #define ENABLE_SUSPENDM 0x1 /* enable SuspendM output */
  205. #define nENABLE_SUSPENDM 0x0
  206. #define SUSPEND_MODE 0x2 /* Suspend Mode indicator */
  207. #define nSUSPEND_MODE 0x0
  208. #define RESUME_MODE 0x4 /* DMA Mode */
  209. #define nRESUME_MODE 0x0
  210. #define RESET 0x8 /* Reset indicator */
  211. #define nRESET 0x0
  212. #define HS_MODE 0x10 /* High Speed mode indicator */
  213. #define nHS_MODE 0x0
  214. #define HS_ENABLE 0x20 /* high Speed Enable */
  215. #define nHS_ENABLE 0x0
  216. #define SOFT_CONN 0x40 /* Soft connect */
  217. #define nSOFT_CONN 0x0
  218. #define ISO_UPDATE 0x80 /* Isochronous update */
  219. #define nISO_UPDATE 0x0
  220. /* Bit masks for USB_INTRTX */
  221. #define EP0_TX 0x1 /* Tx Endpoint 0 interrupt */
  222. #define nEP0_TX 0x0
  223. #define EP1_TX 0x2 /* Tx Endpoint 1 interrupt */
  224. #define nEP1_TX 0x0
  225. #define EP2_TX 0x4 /* Tx Endpoint 2 interrupt */
  226. #define nEP2_TX 0x0
  227. #define EP3_TX 0x8 /* Tx Endpoint 3 interrupt */
  228. #define nEP3_TX 0x0
  229. #define EP4_TX 0x10 /* Tx Endpoint 4 interrupt */
  230. #define nEP4_TX 0x0
  231. #define EP5_TX 0x20 /* Tx Endpoint 5 interrupt */
  232. #define nEP5_TX 0x0
  233. #define EP6_TX 0x40 /* Tx Endpoint 6 interrupt */
  234. #define nEP6_TX 0x0
  235. #define EP7_TX 0x80 /* Tx Endpoint 7 interrupt */
  236. #define nEP7_TX 0x0
  237. /* Bit masks for USB_INTRRX */
  238. #define EP1_RX 0x2 /* Rx Endpoint 1 interrupt */
  239. #define nEP1_RX 0x0
  240. #define EP2_RX 0x4 /* Rx Endpoint 2 interrupt */
  241. #define nEP2_RX 0x0
  242. #define EP3_RX 0x8 /* Rx Endpoint 3 interrupt */
  243. #define nEP3_RX 0x0
  244. #define EP4_RX 0x10 /* Rx Endpoint 4 interrupt */
  245. #define nEP4_RX 0x0
  246. #define EP5_RX 0x20 /* Rx Endpoint 5 interrupt */
  247. #define nEP5_RX 0x0
  248. #define EP6_RX 0x40 /* Rx Endpoint 6 interrupt */
  249. #define nEP6_RX 0x0
  250. #define EP7_RX 0x80 /* Rx Endpoint 7 interrupt */
  251. #define nEP7_RX 0x0
  252. /* Bit masks for USB_INTRTXE */
  253. #define EP0_TX_E 0x1 /* Endpoint 0 interrupt Enable */
  254. #define nEP0_TX_E 0x0
  255. #define EP1_TX_E 0x2 /* Tx Endpoint 1 interrupt Enable */
  256. #define nEP1_TX_E 0x0
  257. #define EP2_TX_E 0x4 /* Tx Endpoint 2 interrupt Enable */
  258. #define nEP2_TX_E 0x0
  259. #define EP3_TX_E 0x8 /* Tx Endpoint 3 interrupt Enable */
  260. #define nEP3_TX_E 0x0
  261. #define EP4_TX_E 0x10 /* Tx Endpoint 4 interrupt Enable */
  262. #define nEP4_TX_E 0x0
  263. #define EP5_TX_E 0x20 /* Tx Endpoint 5 interrupt Enable */
  264. #define nEP5_TX_E 0x0
  265. #define EP6_TX_E 0x40 /* Tx Endpoint 6 interrupt Enable */
  266. #define nEP6_TX_E 0x0
  267. #define EP7_TX_E 0x80 /* Tx Endpoint 7 interrupt Enable */
  268. #define nEP7_TX_E 0x0
  269. /* Bit masks for USB_INTRRXE */
  270. #define EP1_RX_E 0x2 /* Rx Endpoint 1 interrupt Enable */
  271. #define nEP1_RX_E 0x0
  272. #define EP2_RX_E 0x4 /* Rx Endpoint 2 interrupt Enable */
  273. #define nEP2_RX_E 0x0
  274. #define EP3_RX_E 0x8 /* Rx Endpoint 3 interrupt Enable */
  275. #define nEP3_RX_E 0x0
  276. #define EP4_RX_E 0x10 /* Rx Endpoint 4 interrupt Enable */
  277. #define nEP4_RX_E 0x0
  278. #define EP5_RX_E 0x20 /* Rx Endpoint 5 interrupt Enable */
  279. #define nEP5_RX_E 0x0
  280. #define EP6_RX_E 0x40 /* Rx Endpoint 6 interrupt Enable */
  281. #define nEP6_RX_E 0x0
  282. #define EP7_RX_E 0x80 /* Rx Endpoint 7 interrupt Enable */
  283. #define nEP7_RX_E 0x0
  284. /* Bit masks for USB_INTRUSB */
  285. #define SUSPEND_B 0x1 /* Suspend indicator */
  286. #define nSUSPEND_B 0x0
  287. #define RESUME_B 0x2 /* Resume indicator */
  288. #define nRESUME_B 0x0
  289. #define RESET_OR_BABLE_B 0x4 /* Reset/babble indicator */
  290. #define nRESET_OR_BABLE_B 0x0
  291. #define SOF_B 0x8 /* Start of frame */
  292. #define nSOF_B 0x0
  293. #define CONN_B 0x10 /* Connection indicator */
  294. #define nCONN_B 0x0
  295. #define DISCON_B 0x20 /* Disconnect indicator */
  296. #define nDISCON_B 0x0
  297. #define SESSION_REQ_B 0x40 /* Session Request */
  298. #define nSESSION_REQ_B 0x0
  299. #define VBUS_ERROR_B 0x80 /* Vbus threshold indicator */
  300. #define nVBUS_ERROR_B 0x0
  301. /* Bit masks for USB_INTRUSBE */
  302. #define SUSPEND_BE 0x1 /* Suspend indicator int enable */
  303. #define nSUSPEND_BE 0x0
  304. #define RESUME_BE 0x2 /* Resume indicator int enable */
  305. #define nRESUME_BE 0x0
  306. #define RESET_OR_BABLE_BE 0x4 /* Reset/babble indicator int enable */
  307. #define nRESET_OR_BABLE_BE 0x0
  308. #define SOF_BE 0x8 /* Start of frame int enable */
  309. #define nSOF_BE 0x0
  310. #define CONN_BE 0x10 /* Connection indicator int enable */
  311. #define nCONN_BE 0x0
  312. #define DISCON_BE 0x20 /* Disconnect indicator int enable */
  313. #define nDISCON_BE 0x0
  314. #define SESSION_REQ_BE 0x40 /* Session Request int enable */
  315. #define nSESSION_REQ_BE 0x0
  316. #define VBUS_ERROR_BE 0x80 /* Vbus threshold indicator int enable */
  317. #define nVBUS_ERROR_BE 0x0
  318. /* Bit masks for USB_FRAME */
  319. #define FRAME_NUMBER 0x7ff /* Frame number */
  320. /* Bit masks for USB_INDEX */
  321. #define SELECTED_ENDPOINT 0xf /* selected endpoint */
  322. /* Bit masks for USB_GLOBAL_CTL */
  323. #define GLOBAL_ENA 0x1 /* enables USB module */
  324. #define nGLOBAL_ENA 0x0
  325. #define EP1_TX_ENA 0x2 /* Transmit endpoint 1 enable */
  326. #define nEP1_TX_ENA 0x0
  327. #define EP2_TX_ENA 0x4 /* Transmit endpoint 2 enable */
  328. #define nEP2_TX_ENA 0x0
  329. #define EP3_TX_ENA 0x8 /* Transmit endpoint 3 enable */
  330. #define nEP3_TX_ENA 0x0
  331. #define EP4_TX_ENA 0x10 /* Transmit endpoint 4 enable */
  332. #define nEP4_TX_ENA 0x0
  333. #define EP5_TX_ENA 0x20 /* Transmit endpoint 5 enable */
  334. #define nEP5_TX_ENA 0x0
  335. #define EP6_TX_ENA 0x40 /* Transmit endpoint 6 enable */
  336. #define nEP6_TX_ENA 0x0
  337. #define EP7_TX_ENA 0x80 /* Transmit endpoint 7 enable */
  338. #define nEP7_TX_ENA 0x0
  339. #define EP1_RX_ENA 0x100 /* Receive endpoint 1 enable */
  340. #define nEP1_RX_ENA 0x0
  341. #define EP2_RX_ENA 0x200 /* Receive endpoint 2 enable */
  342. #define nEP2_RX_ENA 0x0
  343. #define EP3_RX_ENA 0x400 /* Receive endpoint 3 enable */
  344. #define nEP3_RX_ENA 0x0
  345. #define EP4_RX_ENA 0x800 /* Receive endpoint 4 enable */
  346. #define nEP4_RX_ENA 0x0
  347. #define EP5_RX_ENA 0x1000 /* Receive endpoint 5 enable */
  348. #define nEP5_RX_ENA 0x0
  349. #define EP6_RX_ENA 0x2000 /* Receive endpoint 6 enable */
  350. #define nEP6_RX_ENA 0x0
  351. #define EP7_RX_ENA 0x4000 /* Receive endpoint 7 enable */
  352. #define nEP7_RX_ENA 0x0
  353. /* Bit masks for USB_OTG_DEV_CTL */
  354. #define SESSION 0x1 /* session indicator */
  355. #define nSESSION 0x0
  356. #define HOST_REQ 0x2 /* Host negotiation request */
  357. #define nHOST_REQ 0x0
  358. #define HOST_MODE 0x4 /* indicates USBDRC is a host */
  359. #define nHOST_MODE 0x0
  360. #define VBUS0 0x8 /* Vbus level indicator[0] */
  361. #define nVBUS0 0x0
  362. #define VBUS1 0x10 /* Vbus level indicator[1] */
  363. #define nVBUS1 0x0
  364. #define LSDEV 0x20 /* Low-speed indicator */
  365. #define nLSDEV 0x0
  366. #define FSDEV 0x40 /* Full or High-speed indicator */
  367. #define nFSDEV 0x0
  368. #define B_DEVICE 0x80 /* A' or 'B' device indicator */
  369. #define nB_DEVICE 0x0
  370. /* Bit masks for USB_OTG_VBUS_IRQ */
  371. #define DRIVE_VBUS_ON 0x1 /* indicator to drive VBUS control circuit */
  372. #define nDRIVE_VBUS_ON 0x0
  373. #define DRIVE_VBUS_OFF 0x2 /* indicator to shut off charge pump */
  374. #define nDRIVE_VBUS_OFF 0x0
  375. #define CHRG_VBUS_START 0x4 /* indicator for external circuit to start charging VBUS */
  376. #define nCHRG_VBUS_START 0x0
  377. #define CHRG_VBUS_END 0x8 /* indicator for external circuit to end charging VBUS */
  378. #define nCHRG_VBUS_END 0x0
  379. #define DISCHRG_VBUS_START 0x10 /* indicator to start discharging VBUS */
  380. #define nDISCHRG_VBUS_START 0x0
  381. #define DISCHRG_VBUS_END 0x20 /* indicator to stop discharging VBUS */
  382. #define nDISCHRG_VBUS_END 0x0
  383. /* Bit masks for USB_OTG_VBUS_MASK */
  384. #define DRIVE_VBUS_ON_ENA 0x1 /* enable DRIVE_VBUS_ON interrupt */
  385. #define nDRIVE_VBUS_ON_ENA 0x0
  386. #define DRIVE_VBUS_OFF_ENA 0x2 /* enable DRIVE_VBUS_OFF interrupt */
  387. #define nDRIVE_VBUS_OFF_ENA 0x0
  388. #define CHRG_VBUS_START_ENA 0x4 /* enable CHRG_VBUS_START interrupt */
  389. #define nCHRG_VBUS_START_ENA 0x0
  390. #define CHRG_VBUS_END_ENA 0x8 /* enable CHRG_VBUS_END interrupt */
  391. #define nCHRG_VBUS_END_ENA 0x0
  392. #define DISCHRG_VBUS_START_ENA 0x10 /* enable DISCHRG_VBUS_START interrupt */
  393. #define nDISCHRG_VBUS_START_ENA 0x0
  394. #define DISCHRG_VBUS_END_ENA 0x20 /* enable DISCHRG_VBUS_END interrupt */
  395. #define nDISCHRG_VBUS_END_ENA 0x0
  396. /* Bit masks for USB_CSR0 */
  397. #define RXPKTRDY 0x1 /* data packet receive indicator */
  398. #define nRXPKTRDY 0x0
  399. #define TXPKTRDY 0x2 /* data packet in FIFO indicator */
  400. #define nTXPKTRDY 0x0
  401. #define STALL_SENT 0x4 /* STALL handshake sent */
  402. #define nSTALL_SENT 0x0
  403. #define DATAEND 0x8 /* Data end indicator */
  404. #define nDATAEND 0x0
  405. #define SETUPEND 0x10 /* Setup end */
  406. #define nSETUPEND 0x0
  407. #define SENDSTALL 0x20 /* Send STALL handshake */
  408. #define nSENDSTALL 0x0
  409. #define SERVICED_RXPKTRDY 0x40 /* used to clear the RxPktRdy bit */
  410. #define nSERVICED_RXPKTRDY 0x0
  411. #define SERVICED_SETUPEND 0x80 /* used to clear the SetupEnd bit */
  412. #define nSERVICED_SETUPEND 0x0
  413. #define FLUSHFIFO 0x100 /* flush endpoint FIFO */
  414. #define nFLUSHFIFO 0x0
  415. #define STALL_RECEIVED_H 0x4 /* STALL handshake received host mode */
  416. #define nSTALL_RECEIVED_H 0x0
  417. #define SETUPPKT_H 0x8 /* send Setup token host mode */
  418. #define nSETUPPKT_H 0x0
  419. #define ERROR_H 0x10 /* timeout error indicator host mode */
  420. #define nERROR_H 0x0
  421. #define REQPKT_H 0x20 /* Request an IN transaction host mode */
  422. #define nREQPKT_H 0x0
  423. #define STATUSPKT_H 0x40 /* Status stage transaction host mode */
  424. #define nSTATUSPKT_H 0x0
  425. #define NAK_TIMEOUT_H 0x80 /* EP0 halted after a NAK host mode */
  426. #define nNAK_TIMEOUT_H 0x0
  427. /* Bit masks for USB_COUNT0 */
  428. #define EP0_RX_COUNT 0x7f /* number of received bytes in EP0 FIFO */
  429. /* Bit masks for USB_NAKLIMIT0 */
  430. #define EP0_NAK_LIMIT 0x1f /* number of frames/micro frames after which EP0 timeouts */
  431. /* Bit masks for USB_TX_MAX_PACKET */
  432. #define MAX_PACKET_SIZE_T 0x7ff /* maximum data pay load in a frame */
  433. /* Bit masks for USB_RX_MAX_PACKET */
  434. #define MAX_PACKET_SIZE_R 0x7ff /* maximum data pay load in a frame */
  435. /* Bit masks for USB_TXCSR */
  436. #define TXPKTRDY_T 0x1 /* data packet in FIFO indicator */
  437. #define nTXPKTRDY_T 0x0
  438. #define FIFO_NOT_EMPTY_T 0x2 /* FIFO not empty */
  439. #define nFIFO_NOT_EMPTY_T 0x0
  440. #define UNDERRUN_T 0x4 /* TxPktRdy not set for an IN token */
  441. #define nUNDERRUN_T 0x0
  442. #define FLUSHFIFO_T 0x8 /* flush endpoint FIFO */
  443. #define nFLUSHFIFO_T 0x0
  444. #define STALL_SEND_T 0x10 /* issue a Stall handshake */
  445. #define nSTALL_SEND_T 0x0
  446. #define STALL_SENT_T 0x20 /* Stall handshake transmitted */
  447. #define nSTALL_SENT_T 0x0
  448. #define CLEAR_DATATOGGLE_T 0x40 /* clear endpoint data toggle */
  449. #define nCLEAR_DATATOGGLE_T 0x0
  450. #define INCOMPTX_T 0x80 /* indicates that a large packet is split */
  451. #define nINCOMPTX_T 0x0
  452. #define DMAREQMODE_T 0x400 /* DMA mode (0 or 1) selection */
  453. #define nDMAREQMODE_T 0x0
  454. #define FORCE_DATATOGGLE_T 0x800 /* Force data toggle */
  455. #define nFORCE_DATATOGGLE_T 0x0
  456. #define DMAREQ_ENA_T 0x1000 /* Enable DMA request for Tx EP */
  457. #define nDMAREQ_ENA_T 0x0
  458. #define ISO_T 0x4000 /* enable Isochronous transfers */
  459. #define nISO_T 0x0
  460. #define AUTOSET_T 0x8000 /* allows TxPktRdy to be set automatically */
  461. #define nAUTOSET_T 0x0
  462. #define ERROR_TH 0x4 /* error condition host mode */
  463. #define nERROR_TH 0x0
  464. #define STALL_RECEIVED_TH 0x20 /* Stall handshake received host mode */
  465. #define nSTALL_RECEIVED_TH 0x0
  466. #define NAK_TIMEOUT_TH 0x80 /* NAK timeout host mode */
  467. #define nNAK_TIMEOUT_TH 0x0
  468. /* Bit masks for USB_TXCOUNT */
  469. #define TX_COUNT 0x1fff /* Number of bytes to be written to the selected endpoint Tx FIFO */
  470. /* Bit masks for USB_RXCSR */
  471. #define RXPKTRDY_R 0x1 /* data packet in FIFO indicator */
  472. #define nRXPKTRDY_R 0x0
  473. #define FIFO_FULL_R 0x2 /* FIFO not empty */
  474. #define nFIFO_FULL_R 0x0
  475. #define OVERRUN_R 0x4 /* TxPktRdy not set for an IN token */
  476. #define nOVERRUN_R 0x0
  477. #define DATAERROR_R 0x8 /* Out packet cannot be loaded into Rx FIFO */
  478. #define nDATAERROR_R 0x0
  479. #define FLUSHFIFO_R 0x10 /* flush endpoint FIFO */
  480. #define nFLUSHFIFO_R 0x0
  481. #define STALL_SEND_R 0x20 /* issue a Stall handshake */
  482. #define nSTALL_SEND_R 0x0
  483. #define STALL_SENT_R 0x40 /* Stall handshake transmitted */
  484. #define nSTALL_SENT_R 0x0
  485. #define CLEAR_DATATOGGLE_R 0x80 /* clear endpoint data toggle */
  486. #define nCLEAR_DATATOGGLE_R 0x0
  487. #define INCOMPRX_R 0x100 /* indicates that a large packet is split */
  488. #define nINCOMPRX_R 0x0
  489. #define DMAREQMODE_R 0x800 /* DMA mode (0 or 1) selection */
  490. #define nDMAREQMODE_R 0x0
  491. #define DISNYET_R 0x1000 /* disable Nyet handshakes */
  492. #define nDISNYET_R 0x0
  493. #define DMAREQ_ENA_R 0x2000 /* Enable DMA request for Tx EP */
  494. #define nDMAREQ_ENA_R 0x0
  495. #define ISO_R 0x4000 /* enable Isochronous transfers */
  496. #define nISO_R 0x0
  497. #define AUTOCLEAR_R 0x8000 /* allows TxPktRdy to be set automatically */
  498. #define nAUTOCLEAR_R 0x0
  499. #define ERROR_RH 0x4 /* TxPktRdy not set for an IN token host mode */
  500. #define nERROR_RH 0x0
  501. #define REQPKT_RH 0x20 /* request an IN transaction host mode */
  502. #define nREQPKT_RH 0x0
  503. #define STALL_RECEIVED_RH 0x40 /* Stall handshake received host mode */
  504. #define nSTALL_RECEIVED_RH 0x0
  505. #define INCOMPRX_RH 0x100 /* indicates that a large packet is split host mode */
  506. #define nINCOMPRX_RH 0x0
  507. #define DMAREQMODE_RH 0x800 /* DMA mode (0 or 1) selection host mode */
  508. #define nDMAREQMODE_RH 0x0
  509. #define AUTOREQ_RH 0x4000 /* sets ReqPkt automatically host mode */
  510. #define nAUTOREQ_RH 0x0
  511. /* Bit masks for USB_RXCOUNT */
  512. #define RX_COUNT 0x1fff /* Number of received bytes in the packet in the Rx FIFO */
  513. /* Bit masks for USB_TXTYPE */
  514. #define TARGET_EP_NO_T 0xf /* EP number */
  515. #define PROTOCOL_T 0xc /* transfer type */
  516. /* Bit masks for USB_TXINTERVAL */
  517. #define TX_POLL_INTERVAL 0xff /* polling interval for selected Tx EP */
  518. /* Bit masks for USB_RXTYPE */
  519. #define TARGET_EP_NO_R 0xf /* EP number */
  520. #define PROTOCOL_R 0xc /* transfer type */
  521. /* Bit masks for USB_RXINTERVAL */
  522. #define RX_POLL_INTERVAL 0xff /* polling interval for selected Rx EP */
  523. /* Bit masks for USB_DMA_INTERRUPT */
  524. #define DMA0_INT 0x1 /* DMA0 pending interrupt */
  525. #define nDMA0_INT 0x0
  526. #define DMA1_INT 0x2 /* DMA1 pending interrupt */
  527. #define nDMA1_INT 0x0
  528. #define DMA2_INT 0x4 /* DMA2 pending interrupt */
  529. #define nDMA2_INT 0x0
  530. #define DMA3_INT 0x8 /* DMA3 pending interrupt */
  531. #define nDMA3_INT 0x0
  532. #define DMA4_INT 0x10 /* DMA4 pending interrupt */
  533. #define nDMA4_INT 0x0
  534. #define DMA5_INT 0x20 /* DMA5 pending interrupt */
  535. #define nDMA5_INT 0x0
  536. #define DMA6_INT 0x40 /* DMA6 pending interrupt */
  537. #define nDMA6_INT 0x0
  538. #define DMA7_INT 0x80 /* DMA7 pending interrupt */
  539. #define nDMA7_INT 0x0
  540. /* Bit masks for USB_DMAxCONTROL */
  541. #define DMA_ENA 0x1 /* DMA enable */
  542. #define nDMA_ENA 0x0
  543. #define DIRECTION 0x2 /* direction of DMA transfer */
  544. #define nDIRECTION 0x0
  545. #define MODE 0x4 /* DMA Bus error */
  546. #define nMODE 0x0
  547. #define INT_ENA 0x8 /* Interrupt enable */
  548. #define nINT_ENA 0x0
  549. #define EPNUM 0xf0 /* EP number */
  550. #define BUSERROR 0x100 /* DMA Bus error */
  551. #define nBUSERROR 0x0
  552. /* Bit masks for USB_DMAxADDRHIGH */
  553. #define DMA_ADDR_HIGH 0xffff /* Upper 16-bits of memory source/destination address for the DMA master channel */
  554. /* Bit masks for USB_DMAxADDRLOW */
  555. #define DMA_ADDR_LOW 0xffff /* Lower 16-bits of memory source/destination address for the DMA master channel */
  556. /* Bit masks for USB_DMAxCOUNTHIGH */
  557. #define DMA_COUNT_HIGH 0xffff /* Upper 16-bits of byte count of DMA transfer for DMA master channel */
  558. /* Bit masks for USB_DMAxCOUNTLOW */
  559. #define DMA_COUNT_LOW 0xffff /* Lower 16-bits of byte count of DMA transfer for DMA master channel */
  560. #endif /* _DEF_BF525_H */