traps.h 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132
  1. /*
  2. * Copyright 2004-2009 Analog Devices Inc.
  3. * 2001 Lineo, Inc
  4. * Tony Kou
  5. * 1993 Hamish Macdonald
  6. *
  7. * Licensed under the GPL-2
  8. */
  9. #ifndef _BFIN_TRAPS_H
  10. #define _BFIN_TRAPS_H
  11. #define VEC_SYS (0)
  12. #define VEC_EXCPT01 (1)
  13. #define VEC_EXCPT02 (2)
  14. #define VEC_EXCPT03 (3)
  15. #define VEC_EXCPT04 (4)
  16. #define VEC_EXCPT05 (5)
  17. #define VEC_EXCPT06 (6)
  18. #define VEC_EXCPT07 (7)
  19. #define VEC_EXCPT08 (8)
  20. #define VEC_EXCPT09 (9)
  21. #define VEC_EXCPT10 (10)
  22. #define VEC_EXCPT11 (11)
  23. #define VEC_EXCPT12 (12)
  24. #define VEC_EXCPT13 (13)
  25. #define VEC_EXCPT14 (14)
  26. #define VEC_EXCPT15 (15)
  27. #define VEC_STEP (16)
  28. #define VEC_OVFLOW (17)
  29. #define VEC_UNDEF_I (33)
  30. #define VEC_ILGAL_I (34)
  31. #define VEC_CPLB_VL (35)
  32. #define VEC_MISALI_D (36)
  33. #define VEC_UNCOV (37)
  34. #define VEC_CPLB_M (38)
  35. #define VEC_CPLB_MHIT (39)
  36. #define VEC_WATCH (40)
  37. #define VEC_ISTRU_VL (41) /*ADSP-BF535 only (MH) */
  38. #define VEC_MISALI_I (42)
  39. #define VEC_CPLB_I_VL (43)
  40. #define VEC_CPLB_I_M (44)
  41. #define VEC_CPLB_I_MHIT (45)
  42. #define VEC_ILL_RES (46) /* including unvalid supervisor mode insn */
  43. /* The hardware reserves (63) for future use - we use it to tell our
  44. * normal exception handling code we have a hardware error
  45. */
  46. #define VEC_HWERR (63)
  47. #ifndef __ASSEMBLY__
  48. #define HWC_x2(level) \
  49. "System MMR Error\n" \
  50. level " - An error occurred due to an invalid access to an System MMR location\n" \
  51. level " Possible reason: a 32-bit register is accessed with a 16-bit instruction\n" \
  52. level " or a 16-bit register is accessed with a 32-bit instruction.\n"
  53. #define HWC_x3(level) \
  54. "External Memory Addressing Error\n"
  55. #define EXC_0x04(level) \
  56. "Unimplmented exception occurred\n" \
  57. level " - Maybe you forgot to install a custom exception handler?\n"
  58. #define HWC_x12(level) \
  59. "Performance Monitor Overflow\n"
  60. #define HWC_x18(level) \
  61. "RAISE 5 instruction\n" \
  62. level " Software issued a RAISE 5 instruction to invoke the Hardware\n"
  63. #define HWC_default(level) \
  64. "Reserved\n"
  65. #define EXC_0x03(level) \
  66. "Application stack overflow\n" \
  67. level " - Please increase the stack size of the application using elf2flt -s option,\n" \
  68. level " and/or reduce the stack use of the application.\n"
  69. #define EXC_0x10(level) \
  70. "Single step\n" \
  71. level " - When the processor is in single step mode, every instruction\n" \
  72. level " generates an exception. Primarily used for debugging.\n"
  73. #define EXC_0x11(level) \
  74. "Exception caused by a trace buffer full condition\n" \
  75. level " - The processor takes this exception when the trace\n" \
  76. level " buffer overflows (only when enabled by the Trace Unit Control register).\n"
  77. #define EXC_0x21(level) \
  78. "Undefined instruction\n" \
  79. level " - May be used to emulate instructions that are not defined for\n" \
  80. level " a particular processor implementation.\n"
  81. #define EXC_0x22(level) \
  82. "Illegal instruction combination\n" \
  83. level " - See section for multi-issue rules in the Blackfin\n" \
  84. level " Processor Instruction Set Reference.\n"
  85. #define EXC_0x23(level) \
  86. "Data access CPLB protection violation\n" \
  87. level " - Attempted read or write to Supervisor resource,\n" \
  88. level " or illegal data memory access. \n"
  89. #define EXC_0x24(level) \
  90. "Data access misaligned address violation\n" \
  91. level " - Attempted misaligned data memory or data cache access.\n"
  92. #define EXC_0x25(level) \
  93. "Unrecoverable event\n" \
  94. level " - For example, an exception generated while processing a previous exception.\n"
  95. #define EXC_0x26(level) \
  96. "Data access CPLB miss\n" \
  97. level " - Used by the MMU to signal a CPLB miss on a data access.\n"
  98. #define EXC_0x27(level) \
  99. "Data access multiple CPLB hits\n" \
  100. level " - More than one CPLB entry matches data fetch address.\n"
  101. #define EXC_0x28(level) \
  102. "Program Sequencer Exception caused by an emulation watchpoint match\n" \
  103. level " - There is a watchpoint match, and one of the EMUSW\n" \
  104. level " bits in the Watchpoint Instruction Address Control register (WPIACTL) is set.\n"
  105. #define EXC_0x2A(level) \
  106. "Instruction fetch misaligned address violation\n" \
  107. level " - Attempted misaligned instruction cache fetch.\n"
  108. #define EXC_0x2B(level) \
  109. "CPLB protection violation\n" \
  110. level " - Illegal instruction fetch access (memory protection violation).\n"
  111. #define EXC_0x2C(level) \
  112. "Instruction fetch CPLB miss\n" \
  113. level " - CPLB miss on an instruction fetch.\n"
  114. #define EXC_0x2D(level) \
  115. "Instruction fetch multiple CPLB hits\n" \
  116. level " - More than one CPLB entry matches instruction fetch address.\n"
  117. #define EXC_0x2E(level) \
  118. "Illegal use of supervisor resource\n" \
  119. level " - Attempted to use a Supervisor register or instruction from User mode.\n" \
  120. level " Supervisor resources are registers and instructions that are reserved\n" \
  121. level " for Supervisor use: Supervisor only registers, all MMRs, and Supervisor\n" \
  122. level " only instructions.\n"
  123. extern void double_fault_c(struct pt_regs *fp);
  124. #endif /* __ASSEMBLY__ */
  125. #endif /* _BFIN_TRAPS_H */