copypage-xscale.c 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136
  1. /*
  2. * linux/arch/arm/lib/copypage-xscale.S
  3. *
  4. * Copyright (C) 1995-2005 Russell King
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * This handles the mini data cache, as found on SA11x0 and XScale
  11. * processors. When we copy a user page page, we map it in such a way
  12. * that accesses to this page will not touch the main data cache, but
  13. * will be cached in the mini data cache. This prevents us thrashing
  14. * the main data cache on page faults.
  15. */
  16. #include <linux/init.h>
  17. #include <linux/mm.h>
  18. #include <linux/highmem.h>
  19. #include <asm/pgtable.h>
  20. #include <asm/tlbflush.h>
  21. #include <asm/cacheflush.h>
  22. #include "mm.h"
  23. #define minicache_pgprot __pgprot(L_PTE_PRESENT | L_PTE_YOUNG | \
  24. L_PTE_MT_MINICACHE)
  25. static DEFINE_RAW_SPINLOCK(minicache_lock);
  26. /*
  27. * XScale mini-dcache optimised copy_user_highpage
  28. *
  29. * We flush the destination cache lines just before we write the data into the
  30. * corresponding address. Since the Dcache is read-allocate, this removes the
  31. * Dcache aliasing issue. The writes will be forwarded to the write buffer,
  32. * and merged as appropriate.
  33. */
  34. static void __naked
  35. mc_copy_user_page(void *from, void *to)
  36. {
  37. /*
  38. * Strangely enough, best performance is achieved
  39. * when prefetching destination as well. (NP)
  40. */
  41. asm volatile(
  42. "stmfd sp!, {r4, r5, lr} \n\
  43. mov lr, %2 \n\
  44. pld [r0, #0] \n\
  45. pld [r0, #32] \n\
  46. pld [r1, #0] \n\
  47. pld [r1, #32] \n\
  48. 1: pld [r0, #64] \n\
  49. pld [r0, #96] \n\
  50. pld [r1, #64] \n\
  51. pld [r1, #96] \n\
  52. 2: ldrd r2, [r0], #8 \n\
  53. ldrd r4, [r0], #8 \n\
  54. mov ip, r1 \n\
  55. strd r2, [r1], #8 \n\
  56. ldrd r2, [r0], #8 \n\
  57. strd r4, [r1], #8 \n\
  58. ldrd r4, [r0], #8 \n\
  59. strd r2, [r1], #8 \n\
  60. strd r4, [r1], #8 \n\
  61. mcr p15, 0, ip, c7, c10, 1 @ clean D line\n\
  62. ldrd r2, [r0], #8 \n\
  63. mcr p15, 0, ip, c7, c6, 1 @ invalidate D line\n\
  64. ldrd r4, [r0], #8 \n\
  65. mov ip, r1 \n\
  66. strd r2, [r1], #8 \n\
  67. ldrd r2, [r0], #8 \n\
  68. strd r4, [r1], #8 \n\
  69. ldrd r4, [r0], #8 \n\
  70. strd r2, [r1], #8 \n\
  71. strd r4, [r1], #8 \n\
  72. mcr p15, 0, ip, c7, c10, 1 @ clean D line\n\
  73. subs lr, lr, #1 \n\
  74. mcr p15, 0, ip, c7, c6, 1 @ invalidate D line\n\
  75. bgt 1b \n\
  76. beq 2b \n\
  77. ldmfd sp!, {r4, r5, pc} "
  78. :
  79. : "r" (from), "r" (to), "I" (PAGE_SIZE / 64 - 1));
  80. }
  81. void xscale_mc_copy_user_highpage(struct page *to, struct page *from,
  82. unsigned long vaddr, struct vm_area_struct *vma)
  83. {
  84. void *kto = kmap_atomic(to);
  85. if (!test_and_set_bit(PG_dcache_clean, &from->flags))
  86. __flush_dcache_page(page_mapping(from), from);
  87. raw_spin_lock(&minicache_lock);
  88. set_top_pte(COPYPAGE_MINICACHE, mk_pte(from, minicache_pgprot));
  89. mc_copy_user_page((void *)COPYPAGE_MINICACHE, kto);
  90. raw_spin_unlock(&minicache_lock);
  91. kunmap_atomic(kto);
  92. }
  93. /*
  94. * XScale optimised clear_user_page
  95. */
  96. void
  97. xscale_mc_clear_user_highpage(struct page *page, unsigned long vaddr)
  98. {
  99. void *ptr, *kaddr = kmap_atomic(page);
  100. asm volatile(
  101. "mov r1, %2 \n\
  102. mov r2, #0 \n\
  103. mov r3, #0 \n\
  104. 1: mov ip, %0 \n\
  105. strd r2, [%0], #8 \n\
  106. strd r2, [%0], #8 \n\
  107. strd r2, [%0], #8 \n\
  108. strd r2, [%0], #8 \n\
  109. mcr p15, 0, ip, c7, c10, 1 @ clean D line\n\
  110. subs r1, r1, #1 \n\
  111. mcr p15, 0, ip, c7, c6, 1 @ invalidate D line\n\
  112. bne 1b"
  113. : "=r" (ptr)
  114. : "0" (kaddr), "I" (PAGE_SIZE / 32)
  115. : "r1", "r2", "r3", "ip");
  116. kunmap_atomic(kaddr);
  117. }
  118. struct cpu_user_fns xscale_mc_user_fns __initdata = {
  119. .cpu_clear_user_highpage = xscale_mc_clear_user_highpage,
  120. .cpu_copy_user_highpage = xscale_mc_copy_user_highpage,
  121. };