platsmp.c 2.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108
  1. /*
  2. * Copyright (C) 2002 ARM Ltd.
  3. * Copyright (C) 2008 STMicroelctronics.
  4. * Copyright (C) 2009 ST-Ericsson.
  5. * Author: Srinidhi Kasagar <srinidhi.kasagar@stericsson.com>
  6. *
  7. * This file is based on arm realview platform
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/errno.h>
  15. #include <linux/delay.h>
  16. #include <linux/device.h>
  17. #include <linux/smp.h>
  18. #include <linux/io.h>
  19. #include <linux/of.h>
  20. #include <linux/of_address.h>
  21. #include <asm/cacheflush.h>
  22. #include <asm/smp_plat.h>
  23. #include <asm/smp_scu.h>
  24. #include "setup.h"
  25. #include "db8500-regs.h"
  26. /* Magic triggers in backup RAM */
  27. #define UX500_CPU1_JUMPADDR_OFFSET 0x1FF4
  28. #define UX500_CPU1_WAKEMAGIC_OFFSET 0x1FF0
  29. static void wakeup_secondary(void)
  30. {
  31. struct device_node *np;
  32. static void __iomem *backupram;
  33. np = of_find_compatible_node(NULL, NULL, "ste,dbx500-backupram");
  34. if (!np) {
  35. pr_err("No backupram base address\n");
  36. return;
  37. }
  38. backupram = of_iomap(np, 0);
  39. of_node_put(np);
  40. if (!backupram) {
  41. pr_err("No backupram remap\n");
  42. return;
  43. }
  44. /*
  45. * write the address of secondary startup into the backup ram register
  46. * at offset 0x1FF4, then write the magic number 0xA1FEED01 to the
  47. * backup ram register at offset 0x1FF0, which is what boot rom code
  48. * is waiting for. This will wake up the secondary core from WFE.
  49. */
  50. writel(virt_to_phys(secondary_startup),
  51. backupram + UX500_CPU1_JUMPADDR_OFFSET);
  52. writel(0xA1FEED01,
  53. backupram + UX500_CPU1_WAKEMAGIC_OFFSET);
  54. /* make sure write buffer is drained */
  55. mb();
  56. iounmap(backupram);
  57. }
  58. static void __init ux500_smp_prepare_cpus(unsigned int max_cpus)
  59. {
  60. struct device_node *np;
  61. static void __iomem *scu_base;
  62. unsigned int ncores;
  63. int i;
  64. np = of_find_compatible_node(NULL, NULL, "arm,cortex-a9-scu");
  65. if (!np) {
  66. pr_err("No SCU base address\n");
  67. return;
  68. }
  69. scu_base = of_iomap(np, 0);
  70. of_node_put(np);
  71. if (!scu_base) {
  72. pr_err("No SCU remap\n");
  73. return;
  74. }
  75. scu_enable(scu_base);
  76. ncores = scu_get_core_count(scu_base);
  77. for (i = 0; i < ncores; i++)
  78. set_cpu_possible(i, true);
  79. iounmap(scu_base);
  80. }
  81. static int ux500_boot_secondary(unsigned int cpu, struct task_struct *idle)
  82. {
  83. wakeup_secondary();
  84. arch_send_wakeup_ipi_mask(cpumask_of(cpu));
  85. return 0;
  86. }
  87. static const struct smp_operations ux500_smp_ops __initconst = {
  88. .smp_prepare_cpus = ux500_smp_prepare_cpus,
  89. .smp_boot_secondary = ux500_boot_secondary,
  90. #ifdef CONFIG_HOTPLUG_CPU
  91. .cpu_die = ux500_cpu_die,
  92. #endif
  93. };
  94. CPU_METHOD_OF_DECLARE(ux500_smp, "ste,dbx500-smp", &ux500_smp_ops);