sleep.S 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162
  1. /*
  2. * arch/arm/mach-tegra/sleep.S
  3. *
  4. * Copyright (c) 2010-2011, NVIDIA Corporation.
  5. * Copyright (c) 2011, Google, Inc.
  6. *
  7. * Author: Colin Cross <ccross@android.com>
  8. * Gary King <gking@nvidia.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful, but WITHOUT
  16. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  17. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  18. * more details.
  19. *
  20. * You should have received a copy of the GNU General Public License along
  21. * with this program; if not, write to the Free Software Foundation, Inc.,
  22. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
  23. */
  24. #include <linux/linkage.h>
  25. #include <asm/assembler.h>
  26. #include <asm/cache.h>
  27. #include <asm/cp15.h>
  28. #include <asm/hardware/cache-l2x0.h>
  29. #include "iomap.h"
  30. #include "flowctrl.h"
  31. #include "sleep.h"
  32. #define CLK_RESET_CCLK_BURST 0x20
  33. #define CLK_RESET_CCLK_DIVIDER 0x24
  34. #if defined(CONFIG_HOTPLUG_CPU) || defined(CONFIG_PM_SLEEP)
  35. /*
  36. * tegra_disable_clean_inv_dcache
  37. *
  38. * disable, clean & invalidate the D-cache
  39. *
  40. * Corrupted registers: r1-r3, r6, r8, r9-r11
  41. */
  42. ENTRY(tegra_disable_clean_inv_dcache)
  43. stmfd sp!, {r0, r4-r5, r7, r9-r11, lr}
  44. dmb @ ensure ordering
  45. /* Disable the D-cache */
  46. mrc p15, 0, r2, c1, c0, 0
  47. bic r2, r2, #CR_C
  48. mcr p15, 0, r2, c1, c0, 0
  49. isb
  50. /* Flush the D-cache */
  51. cmp r0, #TEGRA_FLUSH_CACHE_ALL
  52. blne v7_flush_dcache_louis
  53. bleq v7_flush_dcache_all
  54. /* Trun off coherency */
  55. exit_smp r4, r5
  56. ldmfd sp!, {r0, r4-r5, r7, r9-r11, pc}
  57. ENDPROC(tegra_disable_clean_inv_dcache)
  58. #endif
  59. #ifdef CONFIG_PM_SLEEP
  60. /*
  61. * tegra_init_l2_for_a15
  62. *
  63. * set up the correct L2 cache data RAM latency
  64. */
  65. ENTRY(tegra_init_l2_for_a15)
  66. mrc p15, 0, r0, c0, c0, 5
  67. ubfx r0, r0, #8, #4
  68. tst r0, #1 @ only need for cluster 0
  69. bne _exit_init_l2_a15
  70. mrc p15, 0x1, r0, c9, c0, 2
  71. and r0, r0, #7
  72. cmp r0, #2
  73. bicne r0, r0, #7
  74. orrne r0, r0, #2
  75. mcrne p15, 0x1, r0, c9, c0, 2
  76. _exit_init_l2_a15:
  77. ret lr
  78. ENDPROC(tegra_init_l2_for_a15)
  79. /*
  80. * tegra_sleep_cpu_finish(unsigned long v2p)
  81. *
  82. * enters suspend in LP2 by turning off the mmu and jumping to
  83. * tegra?_tear_down_cpu
  84. */
  85. ENTRY(tegra_sleep_cpu_finish)
  86. mov r4, r0
  87. /* Flush and disable the L1 data cache */
  88. mov r0, #TEGRA_FLUSH_CACHE_ALL
  89. bl tegra_disable_clean_inv_dcache
  90. mov r0, r4
  91. mov32 r6, tegra_tear_down_cpu
  92. ldr r1, [r6]
  93. add r1, r1, r0
  94. mov32 r3, tegra_shut_off_mmu
  95. add r3, r3, r0
  96. mov r0, r1
  97. ret r3
  98. ENDPROC(tegra_sleep_cpu_finish)
  99. /*
  100. * tegra_shut_off_mmu
  101. *
  102. * r0 = physical address to jump to with mmu off
  103. *
  104. * called with VA=PA mapping
  105. * turns off MMU, icache, dcache and branch prediction
  106. */
  107. .align L1_CACHE_SHIFT
  108. .pushsection .idmap.text, "ax"
  109. ENTRY(tegra_shut_off_mmu)
  110. mrc p15, 0, r3, c1, c0, 0
  111. movw r2, #CR_I | CR_Z | CR_C | CR_M
  112. bic r3, r3, r2
  113. dsb
  114. mcr p15, 0, r3, c1, c0, 0
  115. isb
  116. #ifdef CONFIG_CACHE_L2X0
  117. /* Disable L2 cache */
  118. check_cpu_part_num 0xc09, r9, r10
  119. movweq r2, #:lower16:(TEGRA_ARM_PERIF_BASE + 0x3000)
  120. movteq r2, #:upper16:(TEGRA_ARM_PERIF_BASE + 0x3000)
  121. moveq r3, #0
  122. streq r3, [r2, #L2X0_CTRL]
  123. #endif
  124. ret r0
  125. ENDPROC(tegra_shut_off_mmu)
  126. .popsection
  127. /*
  128. * tegra_switch_cpu_to_pllp
  129. *
  130. * In LP2 the normal cpu clock pllx will be turned off. Switch the CPU to pllp
  131. */
  132. ENTRY(tegra_switch_cpu_to_pllp)
  133. /* in LP2 idle (SDRAM active), set the CPU burst policy to PLLP */
  134. mov32 r5, TEGRA_CLK_RESET_BASE
  135. mov r0, #(2 << 28) @ burst policy = run mode
  136. orr r0, r0, #(4 << 4) @ use PLLP in run mode burst
  137. str r0, [r5, #CLK_RESET_CCLK_BURST]
  138. mov r0, #0
  139. str r0, [r5, #CLK_RESET_CCLK_DIVIDER]
  140. ret lr
  141. ENDPROC(tegra_switch_cpu_to_pllp)
  142. #endif