iomap.h 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139
  1. /*
  2. * Copyright (C) 2010 Google, Inc.
  3. *
  4. * Author:
  5. * Colin Cross <ccross@google.com>
  6. * Erik Gilling <konkers@google.com>
  7. *
  8. * This software is licensed under the terms of the GNU General Public
  9. * License version 2, as published by the Free Software Foundation, and
  10. * may be copied, distributed, and modified under those terms.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. */
  18. #ifndef __MACH_TEGRA_IOMAP_H
  19. #define __MACH_TEGRA_IOMAP_H
  20. #include <asm/pgtable.h>
  21. #include <asm/sizes.h>
  22. #define TEGRA_IRAM_BASE 0x40000000
  23. #define TEGRA_IRAM_SIZE SZ_256K
  24. #define TEGRA_ARM_PERIF_BASE 0x50040000
  25. #define TEGRA_ARM_PERIF_SIZE SZ_8K
  26. #define TEGRA_ARM_INT_DIST_BASE 0x50041000
  27. #define TEGRA_ARM_INT_DIST_SIZE SZ_4K
  28. #define TEGRA_TMR1_BASE 0x60005000
  29. #define TEGRA_TMR1_SIZE SZ_8
  30. #define TEGRA_TMR2_BASE 0x60005008
  31. #define TEGRA_TMR2_SIZE SZ_8
  32. #define TEGRA_TMRUS_BASE 0x60005010
  33. #define TEGRA_TMRUS_SIZE SZ_64
  34. #define TEGRA_TMR3_BASE 0x60005050
  35. #define TEGRA_TMR3_SIZE SZ_8
  36. #define TEGRA_TMR4_BASE 0x60005058
  37. #define TEGRA_TMR4_SIZE SZ_8
  38. #define TEGRA_CLK_RESET_BASE 0x60006000
  39. #define TEGRA_CLK_RESET_SIZE SZ_4K
  40. #define TEGRA_FLOW_CTRL_BASE 0x60007000
  41. #define TEGRA_FLOW_CTRL_SIZE 20
  42. #define TEGRA_SB_BASE 0x6000C200
  43. #define TEGRA_SB_SIZE 256
  44. #define TEGRA_EXCEPTION_VECTORS_BASE 0x6000F000
  45. #define TEGRA_EXCEPTION_VECTORS_SIZE SZ_4K
  46. #define TEGRA_APB_MISC_BASE 0x70000000
  47. #define TEGRA_APB_MISC_SIZE SZ_4K
  48. #define TEGRA_UARTA_BASE 0x70006000
  49. #define TEGRA_UARTA_SIZE SZ_64
  50. #define TEGRA_UARTB_BASE 0x70006040
  51. #define TEGRA_UARTB_SIZE SZ_64
  52. #define TEGRA_UARTC_BASE 0x70006200
  53. #define TEGRA_UARTC_SIZE SZ_256
  54. #define TEGRA_UARTD_BASE 0x70006300
  55. #define TEGRA_UARTD_SIZE SZ_256
  56. #define TEGRA_UARTE_BASE 0x70006400
  57. #define TEGRA_UARTE_SIZE SZ_256
  58. #define TEGRA_PMC_BASE 0x7000E400
  59. #define TEGRA_PMC_SIZE SZ_256
  60. #define TEGRA_EMC_BASE 0x7000F400
  61. #define TEGRA_EMC_SIZE SZ_1K
  62. #define TEGRA_EMC0_BASE 0x7001A000
  63. #define TEGRA_EMC0_SIZE SZ_2K
  64. #define TEGRA_EMC1_BASE 0x7001A800
  65. #define TEGRA_EMC1_SIZE SZ_2K
  66. #define TEGRA124_EMC_BASE 0x7001B000
  67. #define TEGRA124_EMC_SIZE SZ_2K
  68. #define TEGRA_CSITE_BASE 0x70040000
  69. #define TEGRA_CSITE_SIZE SZ_256K
  70. /* On TEGRA, many peripherals are very closely packed in
  71. * two 256MB io windows (that actually only use about 64KB
  72. * at the start of each).
  73. *
  74. * We will just map the first MMU section of each window (to minimize
  75. * pt entries needed) and provide a macro to transform physical
  76. * io addresses to an appropriate void __iomem *.
  77. */
  78. #define IO_IRAM_PHYS 0x40000000
  79. #define IO_IRAM_VIRT IOMEM(0xFE400000)
  80. #define IO_IRAM_SIZE SZ_256K
  81. #define IO_CPU_PHYS 0x50040000
  82. #define IO_CPU_VIRT IOMEM(0xFE440000)
  83. #define IO_CPU_SIZE SZ_16K
  84. #define IO_PPSB_PHYS 0x60000000
  85. #define IO_PPSB_VIRT IOMEM(0xFE200000)
  86. #define IO_PPSB_SIZE SECTION_SIZE
  87. #define IO_APB_PHYS 0x70000000
  88. #define IO_APB_VIRT IOMEM(0xFE000000)
  89. #define IO_APB_SIZE SECTION_SIZE
  90. #define IO_TO_VIRT_BETWEEN(p, st, sz) ((p) >= (st) && (p) < ((st) + (sz)))
  91. #define IO_TO_VIRT_XLATE(p, pst, vst) (((p) - (pst) + (vst)))
  92. #define IO_TO_VIRT(n) ( \
  93. IO_TO_VIRT_BETWEEN((n), IO_PPSB_PHYS, IO_PPSB_SIZE) ? \
  94. IO_TO_VIRT_XLATE((n), IO_PPSB_PHYS, IO_PPSB_VIRT) : \
  95. IO_TO_VIRT_BETWEEN((n), IO_APB_PHYS, IO_APB_SIZE) ? \
  96. IO_TO_VIRT_XLATE((n), IO_APB_PHYS, IO_APB_VIRT) : \
  97. IO_TO_VIRT_BETWEEN((n), IO_CPU_PHYS, IO_CPU_SIZE) ? \
  98. IO_TO_VIRT_XLATE((n), IO_CPU_PHYS, IO_CPU_VIRT) : \
  99. IO_TO_VIRT_BETWEEN((n), IO_IRAM_PHYS, IO_IRAM_SIZE) ? \
  100. IO_TO_VIRT_XLATE((n), IO_IRAM_PHYS, IO_IRAM_VIRT) : \
  101. NULL)
  102. #define IO_ADDRESS(n) (IO_TO_VIRT(n))
  103. #endif