generic.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460
  1. /*
  2. * linux/arch/arm/mach-sa1100/generic.c
  3. *
  4. * Author: Nicolas Pitre
  5. *
  6. * Code common to all SA11x0 machines.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/gpio.h>
  13. #include <linux/module.h>
  14. #include <linux/kernel.h>
  15. #include <linux/init.h>
  16. #include <linux/delay.h>
  17. #include <linux/dma-mapping.h>
  18. #include <linux/pm.h>
  19. #include <linux/cpufreq.h>
  20. #include <linux/ioport.h>
  21. #include <linux/platform_device.h>
  22. #include <linux/reboot.h>
  23. #include <linux/irqchip/irq-sa11x0.h>
  24. #include <video/sa1100fb.h>
  25. #include <soc/sa1100/pwer.h>
  26. #include <asm/div64.h>
  27. #include <asm/mach/map.h>
  28. #include <asm/mach/flash.h>
  29. #include <asm/irq.h>
  30. #include <asm/system_misc.h>
  31. #include <mach/hardware.h>
  32. #include <mach/irqs.h>
  33. #include <mach/reset.h>
  34. #include "generic.h"
  35. #include <clocksource/pxa.h>
  36. unsigned int reset_status;
  37. EXPORT_SYMBOL(reset_status);
  38. #define NR_FREQS 16
  39. /*
  40. * This table is setup for a 3.6864MHz Crystal.
  41. */
  42. struct cpufreq_frequency_table sa11x0_freq_table[NR_FREQS+1] = {
  43. { .frequency = 59000, /* 59.0 MHz */},
  44. { .frequency = 73700, /* 73.7 MHz */},
  45. { .frequency = 88500, /* 88.5 MHz */},
  46. { .frequency = 103200, /* 103.2 MHz */},
  47. { .frequency = 118000, /* 118.0 MHz */},
  48. { .frequency = 132700, /* 132.7 MHz */},
  49. { .frequency = 147500, /* 147.5 MHz */},
  50. { .frequency = 162200, /* 162.2 MHz */},
  51. { .frequency = 176900, /* 176.9 MHz */},
  52. { .frequency = 191700, /* 191.7 MHz */},
  53. { .frequency = 206400, /* 206.4 MHz */},
  54. { .frequency = 221200, /* 221.2 MHz */},
  55. { .frequency = 235900, /* 235.9 MHz */},
  56. { .frequency = 250700, /* 250.7 MHz */},
  57. { .frequency = 265400, /* 265.4 MHz */},
  58. { .frequency = 280200, /* 280.2 MHz */},
  59. { .frequency = CPUFREQ_TABLE_END, },
  60. };
  61. unsigned int sa11x0_getspeed(unsigned int cpu)
  62. {
  63. if (cpu)
  64. return 0;
  65. return sa11x0_freq_table[PPCR & 0xf].frequency;
  66. }
  67. /*
  68. * Default power-off for SA1100
  69. */
  70. static void sa1100_power_off(void)
  71. {
  72. mdelay(100);
  73. local_irq_disable();
  74. /* disable internal oscillator, float CS lines */
  75. PCFR = (PCFR_OPDE | PCFR_FP | PCFR_FS);
  76. /* enable wake-up on GPIO0 (Assabet...) */
  77. PWER = GFER = GRER = 1;
  78. /*
  79. * set scratchpad to zero, just in case it is used as a
  80. * restart address by the bootloader.
  81. */
  82. PSPR = 0;
  83. /* enter sleep mode */
  84. PMCR = PMCR_SF;
  85. }
  86. void sa11x0_restart(enum reboot_mode mode, const char *cmd)
  87. {
  88. clear_reset_status(RESET_STATUS_ALL);
  89. if (mode == REBOOT_SOFT) {
  90. /* Jump into ROM at address 0 */
  91. soft_restart(0);
  92. } else {
  93. /* Use on-chip reset capability */
  94. RSRR = RSRR_SWR;
  95. }
  96. }
  97. static void sa11x0_register_device(struct platform_device *dev, void *data)
  98. {
  99. int err;
  100. dev->dev.platform_data = data;
  101. err = platform_device_register(dev);
  102. if (err)
  103. printk(KERN_ERR "Unable to register device %s: %d\n",
  104. dev->name, err);
  105. }
  106. static struct resource sa11x0udc_resources[] = {
  107. [0] = DEFINE_RES_MEM(__PREG(Ser0UDCCR), SZ_64K),
  108. [1] = DEFINE_RES_IRQ(IRQ_Ser0UDC),
  109. };
  110. static u64 sa11x0udc_dma_mask = 0xffffffffUL;
  111. static struct platform_device sa11x0udc_device = {
  112. .name = "sa11x0-udc",
  113. .id = -1,
  114. .dev = {
  115. .dma_mask = &sa11x0udc_dma_mask,
  116. .coherent_dma_mask = 0xffffffff,
  117. },
  118. .num_resources = ARRAY_SIZE(sa11x0udc_resources),
  119. .resource = sa11x0udc_resources,
  120. };
  121. static struct resource sa11x0uart1_resources[] = {
  122. [0] = DEFINE_RES_MEM(__PREG(Ser1UTCR0), SZ_64K),
  123. [1] = DEFINE_RES_IRQ(IRQ_Ser1UART),
  124. };
  125. static struct platform_device sa11x0uart1_device = {
  126. .name = "sa11x0-uart",
  127. .id = 1,
  128. .num_resources = ARRAY_SIZE(sa11x0uart1_resources),
  129. .resource = sa11x0uart1_resources,
  130. };
  131. static struct resource sa11x0uart3_resources[] = {
  132. [0] = DEFINE_RES_MEM(__PREG(Ser3UTCR0), SZ_64K),
  133. [1] = DEFINE_RES_IRQ(IRQ_Ser3UART),
  134. };
  135. static struct platform_device sa11x0uart3_device = {
  136. .name = "sa11x0-uart",
  137. .id = 3,
  138. .num_resources = ARRAY_SIZE(sa11x0uart3_resources),
  139. .resource = sa11x0uart3_resources,
  140. };
  141. static struct resource sa11x0mcp_resources[] = {
  142. [0] = DEFINE_RES_MEM(__PREG(Ser4MCCR0), SZ_64K),
  143. [1] = DEFINE_RES_MEM(__PREG(Ser4MCCR1), 4),
  144. [2] = DEFINE_RES_IRQ(IRQ_Ser4MCP),
  145. };
  146. static u64 sa11x0mcp_dma_mask = 0xffffffffUL;
  147. static struct platform_device sa11x0mcp_device = {
  148. .name = "sa11x0-mcp",
  149. .id = -1,
  150. .dev = {
  151. .dma_mask = &sa11x0mcp_dma_mask,
  152. .coherent_dma_mask = 0xffffffff,
  153. },
  154. .num_resources = ARRAY_SIZE(sa11x0mcp_resources),
  155. .resource = sa11x0mcp_resources,
  156. };
  157. void __init sa11x0_ppc_configure_mcp(void)
  158. {
  159. /* Setup the PPC unit for the MCP */
  160. PPDR &= ~PPC_RXD4;
  161. PPDR |= PPC_TXD4 | PPC_SCLK | PPC_SFRM;
  162. PSDR |= PPC_RXD4;
  163. PSDR &= ~(PPC_TXD4 | PPC_SCLK | PPC_SFRM);
  164. PPSR &= ~(PPC_TXD4 | PPC_SCLK | PPC_SFRM);
  165. }
  166. void sa11x0_register_mcp(struct mcp_plat_data *data)
  167. {
  168. sa11x0_register_device(&sa11x0mcp_device, data);
  169. }
  170. static struct resource sa11x0ssp_resources[] = {
  171. [0] = DEFINE_RES_MEM(0x80070000, SZ_64K),
  172. [1] = DEFINE_RES_IRQ(IRQ_Ser4SSP),
  173. };
  174. static u64 sa11x0ssp_dma_mask = 0xffffffffUL;
  175. static struct platform_device sa11x0ssp_device = {
  176. .name = "sa11x0-ssp",
  177. .id = -1,
  178. .dev = {
  179. .dma_mask = &sa11x0ssp_dma_mask,
  180. .coherent_dma_mask = 0xffffffff,
  181. },
  182. .num_resources = ARRAY_SIZE(sa11x0ssp_resources),
  183. .resource = sa11x0ssp_resources,
  184. };
  185. static struct resource sa11x0fb_resources[] = {
  186. [0] = DEFINE_RES_MEM(0xb0100000, SZ_64K),
  187. [1] = DEFINE_RES_IRQ(IRQ_LCD),
  188. };
  189. static struct platform_device sa11x0fb_device = {
  190. .name = "sa11x0-fb",
  191. .id = -1,
  192. .dev = {
  193. .coherent_dma_mask = 0xffffffff,
  194. },
  195. .num_resources = ARRAY_SIZE(sa11x0fb_resources),
  196. .resource = sa11x0fb_resources,
  197. };
  198. void sa11x0_register_lcd(struct sa1100fb_mach_info *inf)
  199. {
  200. sa11x0_register_device(&sa11x0fb_device, inf);
  201. }
  202. static struct platform_device sa11x0pcmcia_device = {
  203. .name = "sa11x0-pcmcia",
  204. .id = -1,
  205. };
  206. static struct platform_device sa11x0mtd_device = {
  207. .name = "sa1100-mtd",
  208. .id = -1,
  209. };
  210. void sa11x0_register_mtd(struct flash_platform_data *flash,
  211. struct resource *res, int nr)
  212. {
  213. flash->name = "sa1100";
  214. sa11x0mtd_device.resource = res;
  215. sa11x0mtd_device.num_resources = nr;
  216. sa11x0_register_device(&sa11x0mtd_device, flash);
  217. }
  218. static struct resource sa11x0ir_resources[] = {
  219. DEFINE_RES_MEM(__PREG(Ser2UTCR0), 0x24),
  220. DEFINE_RES_MEM(__PREG(Ser2HSCR0), 0x1c),
  221. DEFINE_RES_MEM(__PREG(Ser2HSCR2), 0x04),
  222. DEFINE_RES_IRQ(IRQ_Ser2ICP),
  223. };
  224. static struct platform_device sa11x0ir_device = {
  225. .name = "sa11x0-ir",
  226. .id = -1,
  227. .num_resources = ARRAY_SIZE(sa11x0ir_resources),
  228. .resource = sa11x0ir_resources,
  229. };
  230. void sa11x0_register_irda(struct irda_platform_data *irda)
  231. {
  232. sa11x0_register_device(&sa11x0ir_device, irda);
  233. }
  234. static struct resource sa1100_rtc_resources[] = {
  235. DEFINE_RES_MEM(0x90010000, 0x40),
  236. DEFINE_RES_IRQ_NAMED(IRQ_RTC1Hz, "rtc 1Hz"),
  237. DEFINE_RES_IRQ_NAMED(IRQ_RTCAlrm, "rtc alarm"),
  238. };
  239. static struct platform_device sa11x0rtc_device = {
  240. .name = "sa1100-rtc",
  241. .id = -1,
  242. .num_resources = ARRAY_SIZE(sa1100_rtc_resources),
  243. .resource = sa1100_rtc_resources,
  244. };
  245. static struct resource sa11x0dma_resources[] = {
  246. DEFINE_RES_MEM(DMA_PHYS, DMA_SIZE),
  247. DEFINE_RES_IRQ(IRQ_DMA0),
  248. DEFINE_RES_IRQ(IRQ_DMA1),
  249. DEFINE_RES_IRQ(IRQ_DMA2),
  250. DEFINE_RES_IRQ(IRQ_DMA3),
  251. DEFINE_RES_IRQ(IRQ_DMA4),
  252. DEFINE_RES_IRQ(IRQ_DMA5),
  253. };
  254. static u64 sa11x0dma_dma_mask = DMA_BIT_MASK(32);
  255. static struct platform_device sa11x0dma_device = {
  256. .name = "sa11x0-dma",
  257. .id = -1,
  258. .dev = {
  259. .dma_mask = &sa11x0dma_dma_mask,
  260. .coherent_dma_mask = 0xffffffff,
  261. },
  262. .num_resources = ARRAY_SIZE(sa11x0dma_resources),
  263. .resource = sa11x0dma_resources,
  264. };
  265. static struct platform_device *sa11x0_devices[] __initdata = {
  266. &sa11x0udc_device,
  267. &sa11x0uart1_device,
  268. &sa11x0uart3_device,
  269. &sa11x0ssp_device,
  270. &sa11x0pcmcia_device,
  271. &sa11x0rtc_device,
  272. &sa11x0dma_device,
  273. };
  274. static int __init sa1100_init(void)
  275. {
  276. pm_power_off = sa1100_power_off;
  277. return platform_add_devices(sa11x0_devices, ARRAY_SIZE(sa11x0_devices));
  278. }
  279. arch_initcall(sa1100_init);
  280. void __init sa11x0_init_late(void)
  281. {
  282. sa11x0_pm_init();
  283. }
  284. /*
  285. * Common I/O mapping:
  286. *
  287. * Typically, static virtual address mappings are as follow:
  288. *
  289. * 0xf0000000-0xf3ffffff: miscellaneous stuff (CPLDs, etc.)
  290. * 0xf4000000-0xf4ffffff: SA-1111
  291. * 0xf5000000-0xf5ffffff: reserved (used by cache flushing area)
  292. * 0xf6000000-0xfffeffff: reserved (internal SA1100 IO defined above)
  293. * 0xffff0000-0xffff0fff: SA1100 exception vectors
  294. * 0xffff2000-0xffff2fff: Minicache copy_user_page area
  295. *
  296. * Below 0xe8000000 is reserved for vm allocation.
  297. *
  298. * The machine specific code must provide the extra mapping beside the
  299. * default mapping provided here.
  300. */
  301. static struct map_desc standard_io_desc[] __initdata = {
  302. { /* PCM */
  303. .virtual = 0xf8000000,
  304. .pfn = __phys_to_pfn(0x80000000),
  305. .length = 0x00100000,
  306. .type = MT_DEVICE
  307. }, { /* SCM */
  308. .virtual = 0xfa000000,
  309. .pfn = __phys_to_pfn(0x90000000),
  310. .length = 0x00100000,
  311. .type = MT_DEVICE
  312. }, { /* MER */
  313. .virtual = 0xfc000000,
  314. .pfn = __phys_to_pfn(0xa0000000),
  315. .length = 0x00100000,
  316. .type = MT_DEVICE
  317. }, { /* LCD + DMA */
  318. .virtual = 0xfe000000,
  319. .pfn = __phys_to_pfn(0xb0000000),
  320. .length = 0x00200000,
  321. .type = MT_DEVICE
  322. },
  323. };
  324. void __init sa1100_map_io(void)
  325. {
  326. iotable_init(standard_io_desc, ARRAY_SIZE(standard_io_desc));
  327. }
  328. void __init sa1100_timer_init(void)
  329. {
  330. pxa_timer_nodt_init(IRQ_OST0, io_p2v(0x90000000), 3686400);
  331. }
  332. static struct resource irq_resource =
  333. DEFINE_RES_MEM_NAMED(0x90050000, SZ_64K, "irqs");
  334. void __init sa1100_init_irq(void)
  335. {
  336. request_resource(&iomem_resource, &irq_resource);
  337. sa11x0_init_irq_nodt(IRQ_GPIO0_SC, irq_resource.start);
  338. sa1100_init_gpio();
  339. sa11xx_clk_init();
  340. }
  341. /*
  342. * Disable the memory bus request/grant signals on the SA1110 to
  343. * ensure that we don't receive spurious memory requests. We set
  344. * the MBGNT signal false to ensure the SA1111 doesn't own the
  345. * SDRAM bus.
  346. */
  347. void sa1110_mb_disable(void)
  348. {
  349. unsigned long flags;
  350. local_irq_save(flags);
  351. PGSR &= ~GPIO_MBGNT;
  352. GPCR = GPIO_MBGNT;
  353. GPDR = (GPDR & ~GPIO_MBREQ) | GPIO_MBGNT;
  354. GAFR &= ~(GPIO_MBGNT | GPIO_MBREQ);
  355. local_irq_restore(flags);
  356. }
  357. /*
  358. * If the system is going to use the SA-1111 DMA engines, set up
  359. * the memory bus request/grant pins.
  360. */
  361. void sa1110_mb_enable(void)
  362. {
  363. unsigned long flags;
  364. local_irq_save(flags);
  365. PGSR &= ~GPIO_MBGNT;
  366. GPCR = GPIO_MBGNT;
  367. GPDR = (GPDR & ~GPIO_MBREQ) | GPIO_MBGNT;
  368. GAFR |= (GPIO_MBGNT | GPIO_MBREQ);
  369. TUCR |= TUCR_MR;
  370. local_irq_restore(flags);
  371. }
  372. int sa11x0_gpio_set_wake(unsigned int gpio, unsigned int on)
  373. {
  374. if (on)
  375. PWER |= BIT(gpio);
  376. else
  377. PWER &= ~BIT(gpio);
  378. return 0;
  379. }
  380. int sa11x0_sc_set_wake(unsigned int irq, unsigned int on)
  381. {
  382. if (BIT(irq) != IC_RTCAlrm)
  383. return -EINVAL;
  384. if (on)
  385. PWER |= PWER_RTC;
  386. else
  387. PWER &= ~PWER_RTC;
  388. return 0;
  389. }