tzic.c 6.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227
  1. /*
  2. * Copyright (C)2004-2010 Freescale Semiconductor, Inc. All Rights Reserved.
  3. *
  4. * The code contained herein is licensed under the GNU General Public
  5. * License. You may obtain a copy of the GNU General Public License
  6. * Version 2 or later at the following locations:
  7. *
  8. * http://www.opensource.org/licenses/gpl-license.html
  9. * http://www.gnu.org/copyleft/gpl.html
  10. */
  11. #include <linux/init.h>
  12. #include <linux/device.h>
  13. #include <linux/errno.h>
  14. #include <linux/io.h>
  15. #include <linux/irqchip.h>
  16. #include <linux/irqdomain.h>
  17. #include <linux/of.h>
  18. #include <linux/of_address.h>
  19. #include <asm/mach/irq.h>
  20. #include <asm/exception.h>
  21. #include "common.h"
  22. #include "hardware.h"
  23. #include "irq-common.h"
  24. /*
  25. *****************************************
  26. * TZIC Registers *
  27. *****************************************
  28. */
  29. #define TZIC_INTCNTL 0x0000 /* Control register */
  30. #define TZIC_INTTYPE 0x0004 /* Controller Type register */
  31. #define TZIC_IMPID 0x0008 /* Distributor Implementer Identification */
  32. #define TZIC_PRIOMASK 0x000C /* Priority Mask Reg */
  33. #define TZIC_SYNCCTRL 0x0010 /* Synchronizer Control register */
  34. #define TZIC_DSMINT 0x0014 /* DSM interrupt Holdoffregister */
  35. #define TZIC_INTSEC0(i) (0x0080 + ((i) << 2)) /* Interrupt Security Reg 0 */
  36. #define TZIC_ENSET0(i) (0x0100 + ((i) << 2)) /* Enable Set Reg 0 */
  37. #define TZIC_ENCLEAR0(i) (0x0180 + ((i) << 2)) /* Enable Clear Reg 0 */
  38. #define TZIC_SRCSET0 0x0200 /* Source Set Register 0 */
  39. #define TZIC_SRCCLAR0 0x0280 /* Source Clear Register 0 */
  40. #define TZIC_PRIORITY0 0x0400 /* Priority Register 0 */
  41. #define TZIC_PND0 0x0D00 /* Pending Register 0 */
  42. #define TZIC_HIPND(i) (0x0D80+ ((i) << 2)) /* High Priority Pending Register */
  43. #define TZIC_WAKEUP0(i) (0x0E00 + ((i) << 2)) /* Wakeup Config Register */
  44. #define TZIC_SWINT 0x0F00 /* Software Interrupt Rigger Register */
  45. #define TZIC_ID0 0x0FD0 /* Indentification Register 0 */
  46. static void __iomem *tzic_base;
  47. static struct irq_domain *domain;
  48. #define TZIC_NUM_IRQS 128
  49. #ifdef CONFIG_FIQ
  50. static int tzic_set_irq_fiq(unsigned int hwirq, unsigned int type)
  51. {
  52. unsigned int index, mask, value;
  53. index = hwirq >> 5;
  54. if (unlikely(index >= 4))
  55. return -EINVAL;
  56. mask = 1U << (hwirq & 0x1F);
  57. value = imx_readl(tzic_base + TZIC_INTSEC0(index)) | mask;
  58. if (type)
  59. value &= ~mask;
  60. imx_writel(value, tzic_base + TZIC_INTSEC0(index));
  61. return 0;
  62. }
  63. #else
  64. #define tzic_set_irq_fiq NULL
  65. #endif
  66. #ifdef CONFIG_PM
  67. static void tzic_irq_suspend(struct irq_data *d)
  68. {
  69. struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
  70. int idx = d->hwirq >> 5;
  71. imx_writel(gc->wake_active, tzic_base + TZIC_WAKEUP0(idx));
  72. }
  73. static void tzic_irq_resume(struct irq_data *d)
  74. {
  75. int idx = d->hwirq >> 5;
  76. imx_writel(imx_readl(tzic_base + TZIC_ENSET0(idx)),
  77. tzic_base + TZIC_WAKEUP0(idx));
  78. }
  79. #else
  80. #define tzic_irq_suspend NULL
  81. #define tzic_irq_resume NULL
  82. #endif
  83. static struct mxc_extra_irq tzic_extra_irq = {
  84. #ifdef CONFIG_FIQ
  85. .set_irq_fiq = tzic_set_irq_fiq,
  86. #endif
  87. };
  88. static __init void tzic_init_gc(int idx, unsigned int irq_start)
  89. {
  90. struct irq_chip_generic *gc;
  91. struct irq_chip_type *ct;
  92. gc = irq_alloc_generic_chip("tzic", 1, irq_start, tzic_base,
  93. handle_level_irq);
  94. gc->private = &tzic_extra_irq;
  95. gc->wake_enabled = IRQ_MSK(32);
  96. ct = gc->chip_types;
  97. ct->chip.irq_mask = irq_gc_mask_disable_reg;
  98. ct->chip.irq_unmask = irq_gc_unmask_enable_reg;
  99. ct->chip.irq_set_wake = irq_gc_set_wake;
  100. ct->chip.irq_suspend = tzic_irq_suspend;
  101. ct->chip.irq_resume = tzic_irq_resume;
  102. ct->regs.disable = TZIC_ENCLEAR0(idx);
  103. ct->regs.enable = TZIC_ENSET0(idx);
  104. irq_setup_generic_chip(gc, IRQ_MSK(32), 0, IRQ_NOREQUEST, 0);
  105. }
  106. static void __exception_irq_entry tzic_handle_irq(struct pt_regs *regs)
  107. {
  108. u32 stat;
  109. int i, irqofs, handled;
  110. do {
  111. handled = 0;
  112. for (i = 0; i < 4; i++) {
  113. stat = imx_readl(tzic_base + TZIC_HIPND(i)) &
  114. imx_readl(tzic_base + TZIC_INTSEC0(i));
  115. while (stat) {
  116. handled = 1;
  117. irqofs = fls(stat) - 1;
  118. handle_domain_irq(domain, irqofs + i * 32, regs);
  119. stat &= ~(1 << irqofs);
  120. }
  121. }
  122. } while (handled);
  123. }
  124. /*
  125. * This function initializes the TZIC hardware and disables all the
  126. * interrupts. It registers the interrupt enable and disable functions
  127. * to the kernel for each interrupt source.
  128. */
  129. static int __init tzic_init_dt(struct device_node *np, struct device_node *p)
  130. {
  131. int irq_base;
  132. int i;
  133. tzic_base = of_iomap(np, 0);
  134. WARN_ON(!tzic_base);
  135. /* put the TZIC into the reset value with
  136. * all interrupts disabled
  137. */
  138. i = imx_readl(tzic_base + TZIC_INTCNTL);
  139. imx_writel(0x80010001, tzic_base + TZIC_INTCNTL);
  140. imx_writel(0x1f, tzic_base + TZIC_PRIOMASK);
  141. imx_writel(0x02, tzic_base + TZIC_SYNCCTRL);
  142. for (i = 0; i < 4; i++)
  143. imx_writel(0xFFFFFFFF, tzic_base + TZIC_INTSEC0(i));
  144. /* disable all interrupts */
  145. for (i = 0; i < 4; i++)
  146. imx_writel(0xFFFFFFFF, tzic_base + TZIC_ENCLEAR0(i));
  147. /* all IRQ no FIQ Warning :: No selection */
  148. irq_base = irq_alloc_descs(-1, 0, TZIC_NUM_IRQS, numa_node_id());
  149. WARN_ON(irq_base < 0);
  150. domain = irq_domain_add_legacy(np, TZIC_NUM_IRQS, irq_base, 0,
  151. &irq_domain_simple_ops, NULL);
  152. WARN_ON(!domain);
  153. for (i = 0; i < 4; i++, irq_base += 32)
  154. tzic_init_gc(i, irq_base);
  155. set_handle_irq(tzic_handle_irq);
  156. #ifdef CONFIG_FIQ
  157. /* Initialize FIQ */
  158. init_FIQ(FIQ_START);
  159. #endif
  160. pr_info("TrustZone Interrupt Controller (TZIC) initialized\n");
  161. return 0;
  162. }
  163. IRQCHIP_DECLARE(tzic, "fsl,tzic", tzic_init_dt);
  164. /**
  165. * tzic_enable_wake() - enable wakeup interrupt
  166. *
  167. * @return 0 if successful; non-zero otherwise
  168. *
  169. * This function provides an interrupt synchronization point that is required
  170. * by tzic enabled platforms before entering imx specific low power modes (ie,
  171. * those low power modes beyond the WAIT_CLOCKED basic ARM WFI only mode).
  172. */
  173. int tzic_enable_wake(void)
  174. {
  175. unsigned int i;
  176. imx_writel(1, tzic_base + TZIC_DSMINT);
  177. if (unlikely(imx_readl(tzic_base + TZIC_DSMINT) == 0))
  178. return -EAGAIN;
  179. for (i = 0; i < 4; i++)
  180. imx_writel(imx_readl(tzic_base + TZIC_ENSET0(i)),
  181. tzic_base + TZIC_WAKEUP0(i));
  182. return 0;
  183. }