mach-mx31ads.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589
  1. /*
  2. * Copyright (C) 2000 Deep Blue Solutions Ltd
  3. * Copyright (C) 2002 Shane Nay (shane@minirl.com)
  4. * Copyright 2005-2007 Freescale Semiconductor, Inc. All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. */
  16. #include <linux/types.h>
  17. #include <linux/init.h>
  18. #include <linux/clk.h>
  19. #include <linux/serial_8250.h>
  20. #include <linux/gpio.h>
  21. #include <linux/i2c.h>
  22. #include <linux/irq.h>
  23. #include <linux/irqdomain.h>
  24. #include <asm/mach-types.h>
  25. #include <asm/mach/arch.h>
  26. #include <asm/mach/time.h>
  27. #include <asm/memory.h>
  28. #include <asm/mach/map.h>
  29. #ifdef CONFIG_MACH_MX31ADS_WM1133_EV1
  30. #include <linux/mfd/wm8350/audio.h>
  31. #include <linux/mfd/wm8350/core.h>
  32. #include <linux/mfd/wm8350/pmic.h>
  33. #endif
  34. #include "common.h"
  35. #include "devices-imx31.h"
  36. #include "hardware.h"
  37. #include "iomux-mx3.h"
  38. /* Base address of PBC controller */
  39. #define PBC_BASE_ADDRESS MX31_CS4_BASE_ADDR_VIRT
  40. /* PBC Board interrupt status register */
  41. #define PBC_INTSTATUS 0x000016
  42. /* PBC Board interrupt current status register */
  43. #define PBC_INTCURR_STATUS 0x000018
  44. /* PBC Interrupt mask register set address */
  45. #define PBC_INTMASK_SET 0x00001A
  46. /* PBC Interrupt mask register clear address */
  47. #define PBC_INTMASK_CLEAR 0x00001C
  48. /* External UART A */
  49. #define PBC_SC16C652_UARTA 0x010000
  50. /* External UART B */
  51. #define PBC_SC16C652_UARTB 0x010010
  52. #define PBC_INTSTATUS_REG (PBC_INTSTATUS + PBC_BASE_ADDRESS)
  53. #define PBC_INTMASK_SET_REG (PBC_INTMASK_SET + PBC_BASE_ADDRESS)
  54. #define PBC_INTMASK_CLEAR_REG (PBC_INTMASK_CLEAR + PBC_BASE_ADDRESS)
  55. #define EXPIO_INT_XUART_INTA 10
  56. #define EXPIO_INT_XUART_INTB 11
  57. #define MXC_MAX_EXP_IO_LINES 16
  58. /* CS8900 */
  59. #define EXPIO_INT_ENET_INT 8
  60. #define CS4_CS8900_MMIO_START 0x20000
  61. static struct irq_domain *domain;
  62. /*
  63. * The serial port definition structure.
  64. */
  65. static struct plat_serial8250_port serial_platform_data[] = {
  66. {
  67. .membase = (void *)(PBC_BASE_ADDRESS + PBC_SC16C652_UARTA),
  68. .mapbase = (unsigned long)(MX31_CS4_BASE_ADDR + PBC_SC16C652_UARTA),
  69. .uartclk = 14745600,
  70. .regshift = 0,
  71. .iotype = UPIO_MEM,
  72. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST | UPF_AUTO_IRQ,
  73. }, {
  74. .membase = (void *)(PBC_BASE_ADDRESS + PBC_SC16C652_UARTB),
  75. .mapbase = (unsigned long)(MX31_CS4_BASE_ADDR + PBC_SC16C652_UARTB),
  76. .uartclk = 14745600,
  77. .regshift = 0,
  78. .iotype = UPIO_MEM,
  79. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST | UPF_AUTO_IRQ,
  80. },
  81. {},
  82. };
  83. static struct platform_device serial_device = {
  84. .name = "serial8250",
  85. .id = 0,
  86. .dev = {
  87. .platform_data = serial_platform_data,
  88. },
  89. };
  90. static struct resource mx31ads_cs8900_resources[] __initdata = {
  91. DEFINE_RES_MEM(MX31_CS4_BASE_ADDR + CS4_CS8900_MMIO_START, SZ_64K),
  92. DEFINE_RES_IRQ(-1),
  93. };
  94. static const struct platform_device_info mx31ads_cs8900_devinfo __initconst = {
  95. .name = "cs89x0",
  96. .id = 0,
  97. .res = mx31ads_cs8900_resources,
  98. .num_res = ARRAY_SIZE(mx31ads_cs8900_resources),
  99. };
  100. static int __init mxc_init_extuart(void)
  101. {
  102. serial_platform_data[0].irq = irq_find_mapping(domain,
  103. EXPIO_INT_XUART_INTA);
  104. serial_platform_data[1].irq = irq_find_mapping(domain,
  105. EXPIO_INT_XUART_INTB);
  106. return platform_device_register(&serial_device);
  107. }
  108. static void __init mxc_init_ext_ethernet(void)
  109. {
  110. mx31ads_cs8900_resources[1].start =
  111. irq_find_mapping(domain, EXPIO_INT_ENET_INT);
  112. mx31ads_cs8900_resources[1].end =
  113. irq_find_mapping(domain, EXPIO_INT_ENET_INT);
  114. platform_device_register_full(
  115. (struct platform_device_info *)&mx31ads_cs8900_devinfo);
  116. }
  117. static const struct imxuart_platform_data uart_pdata __initconst = {
  118. .flags = IMXUART_HAVE_RTSCTS,
  119. };
  120. static unsigned int uart_pins[] = {
  121. MX31_PIN_CTS1__CTS1,
  122. MX31_PIN_RTS1__RTS1,
  123. MX31_PIN_TXD1__TXD1,
  124. MX31_PIN_RXD1__RXD1
  125. };
  126. static inline void mxc_init_imx_uart(void)
  127. {
  128. mxc_iomux_setup_multiple_pins(uart_pins, ARRAY_SIZE(uart_pins), "uart-0");
  129. imx31_add_imx_uart0(&uart_pdata);
  130. }
  131. static void mx31ads_expio_irq_handler(struct irq_desc *desc)
  132. {
  133. u32 imr_val;
  134. u32 int_valid;
  135. u32 expio_irq;
  136. imr_val = imx_readw(PBC_INTMASK_SET_REG);
  137. int_valid = imx_readw(PBC_INTSTATUS_REG) & imr_val;
  138. expio_irq = 0;
  139. for (; int_valid != 0; int_valid >>= 1, expio_irq++) {
  140. if ((int_valid & 1) == 0)
  141. continue;
  142. generic_handle_irq(irq_find_mapping(domain, expio_irq));
  143. }
  144. }
  145. /*
  146. * Disable an expio pin's interrupt by setting the bit in the imr.
  147. * @param d an expio virtual irq description
  148. */
  149. static void expio_mask_irq(struct irq_data *d)
  150. {
  151. u32 expio = d->hwirq;
  152. /* mask the interrupt */
  153. imx_writew(1 << expio, PBC_INTMASK_CLEAR_REG);
  154. imx_readw(PBC_INTMASK_CLEAR_REG);
  155. }
  156. /*
  157. * Acknowledge an expanded io pin's interrupt by clearing the bit in the isr.
  158. * @param d an expio virtual irq description
  159. */
  160. static void expio_ack_irq(struct irq_data *d)
  161. {
  162. u32 expio = d->hwirq;
  163. /* clear the interrupt status */
  164. imx_writew(1 << expio, PBC_INTSTATUS_REG);
  165. }
  166. /*
  167. * Enable a expio pin's interrupt by clearing the bit in the imr.
  168. * @param d an expio virtual irq description
  169. */
  170. static void expio_unmask_irq(struct irq_data *d)
  171. {
  172. u32 expio = d->hwirq;
  173. /* unmask the interrupt */
  174. imx_writew(1 << expio, PBC_INTMASK_SET_REG);
  175. }
  176. static struct irq_chip expio_irq_chip = {
  177. .name = "EXPIO(CPLD)",
  178. .irq_ack = expio_ack_irq,
  179. .irq_mask = expio_mask_irq,
  180. .irq_unmask = expio_unmask_irq,
  181. };
  182. static void __init mx31ads_init_expio(void)
  183. {
  184. int irq_base;
  185. int i, irq;
  186. printk(KERN_INFO "MX31ADS EXPIO(CPLD) hardware\n");
  187. /*
  188. * Configure INT line as GPIO input
  189. */
  190. mxc_iomux_alloc_pin(IOMUX_MODE(MX31_PIN_GPIO1_4, IOMUX_CONFIG_GPIO), "expio");
  191. /* disable the interrupt and clear the status */
  192. imx_writew(0xFFFF, PBC_INTMASK_CLEAR_REG);
  193. imx_writew(0xFFFF, PBC_INTSTATUS_REG);
  194. irq_base = irq_alloc_descs(-1, 0, MXC_MAX_EXP_IO_LINES, numa_node_id());
  195. WARN_ON(irq_base < 0);
  196. domain = irq_domain_add_legacy(NULL, MXC_MAX_EXP_IO_LINES, irq_base, 0,
  197. &irq_domain_simple_ops, NULL);
  198. WARN_ON(!domain);
  199. for (i = irq_base; i < irq_base + MXC_MAX_EXP_IO_LINES; i++) {
  200. irq_set_chip_and_handler(i, &expio_irq_chip, handle_level_irq);
  201. irq_clear_status_flags(i, IRQ_NOREQUEST);
  202. }
  203. irq = gpio_to_irq(IOMUX_TO_GPIO(MX31_PIN_GPIO1_4));
  204. irq_set_irq_type(irq, IRQ_TYPE_LEVEL_HIGH);
  205. irq_set_chained_handler(irq, mx31ads_expio_irq_handler);
  206. }
  207. #ifdef CONFIG_MACH_MX31ADS_WM1133_EV1
  208. /* This section defines setup for the Wolfson Microelectronics
  209. * 1133-EV1 PMU/audio board. When other PMU boards are supported the
  210. * regulator definitions may be shared with them, but for now they can
  211. * only be used with this board so would generate warnings about
  212. * unused statics and some of the configuration is specific to this
  213. * module.
  214. */
  215. /* CPU */
  216. static struct regulator_consumer_supply sw1a_consumers[] = {
  217. {
  218. .supply = "cpu_vcc",
  219. }
  220. };
  221. static struct regulator_init_data sw1a_data = {
  222. .constraints = {
  223. .name = "SW1A",
  224. .min_uV = 1275000,
  225. .max_uV = 1600000,
  226. .valid_ops_mask = REGULATOR_CHANGE_VOLTAGE |
  227. REGULATOR_CHANGE_MODE,
  228. .valid_modes_mask = REGULATOR_MODE_NORMAL |
  229. REGULATOR_MODE_FAST,
  230. .state_mem = {
  231. .uV = 1400000,
  232. .mode = REGULATOR_MODE_NORMAL,
  233. .enabled = 1,
  234. },
  235. .initial_state = PM_SUSPEND_MEM,
  236. .always_on = 1,
  237. .boot_on = 1,
  238. },
  239. .num_consumer_supplies = ARRAY_SIZE(sw1a_consumers),
  240. .consumer_supplies = sw1a_consumers,
  241. };
  242. /* System IO - High */
  243. static struct regulator_init_data viohi_data = {
  244. .constraints = {
  245. .name = "VIOHO",
  246. .min_uV = 2800000,
  247. .max_uV = 2800000,
  248. .state_mem = {
  249. .uV = 2800000,
  250. .mode = REGULATOR_MODE_NORMAL,
  251. .enabled = 1,
  252. },
  253. .initial_state = PM_SUSPEND_MEM,
  254. .always_on = 1,
  255. .boot_on = 1,
  256. },
  257. };
  258. /* System IO - Low */
  259. static struct regulator_init_data violo_data = {
  260. .constraints = {
  261. .name = "VIOLO",
  262. .min_uV = 1800000,
  263. .max_uV = 1800000,
  264. .state_mem = {
  265. .uV = 1800000,
  266. .mode = REGULATOR_MODE_NORMAL,
  267. .enabled = 1,
  268. },
  269. .initial_state = PM_SUSPEND_MEM,
  270. .always_on = 1,
  271. .boot_on = 1,
  272. },
  273. };
  274. /* DDR RAM */
  275. static struct regulator_init_data sw2a_data = {
  276. .constraints = {
  277. .name = "SW2A",
  278. .min_uV = 1800000,
  279. .max_uV = 1800000,
  280. .valid_modes_mask = REGULATOR_MODE_NORMAL,
  281. .state_mem = {
  282. .uV = 1800000,
  283. .mode = REGULATOR_MODE_NORMAL,
  284. .enabled = 1,
  285. },
  286. .state_disk = {
  287. .mode = REGULATOR_MODE_NORMAL,
  288. .enabled = 0,
  289. },
  290. .always_on = 1,
  291. .boot_on = 1,
  292. .initial_state = PM_SUSPEND_MEM,
  293. },
  294. };
  295. static struct regulator_init_data ldo1_data = {
  296. .constraints = {
  297. .name = "VCAM/VMMC1/VMMC2",
  298. .min_uV = 2800000,
  299. .max_uV = 2800000,
  300. .valid_modes_mask = REGULATOR_MODE_NORMAL,
  301. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  302. .apply_uV = 1,
  303. },
  304. };
  305. static struct regulator_consumer_supply ldo2_consumers[] = {
  306. { .supply = "AVDD", .dev_name = "1-001a" },
  307. { .supply = "HPVDD", .dev_name = "1-001a" },
  308. };
  309. /* CODEC and SIM */
  310. static struct regulator_init_data ldo2_data = {
  311. .constraints = {
  312. .name = "VESIM/VSIM/AVDD",
  313. .min_uV = 3300000,
  314. .max_uV = 3300000,
  315. .valid_modes_mask = REGULATOR_MODE_NORMAL,
  316. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  317. .apply_uV = 1,
  318. },
  319. .num_consumer_supplies = ARRAY_SIZE(ldo2_consumers),
  320. .consumer_supplies = ldo2_consumers,
  321. };
  322. /* General */
  323. static struct regulator_init_data vdig_data = {
  324. .constraints = {
  325. .name = "VDIG",
  326. .min_uV = 1500000,
  327. .max_uV = 1500000,
  328. .valid_modes_mask = REGULATOR_MODE_NORMAL,
  329. .apply_uV = 1,
  330. .always_on = 1,
  331. .boot_on = 1,
  332. },
  333. };
  334. /* Tranceivers */
  335. static struct regulator_init_data ldo4_data = {
  336. .constraints = {
  337. .name = "VRF1/CVDD_2.775",
  338. .min_uV = 2500000,
  339. .max_uV = 2500000,
  340. .valid_modes_mask = REGULATOR_MODE_NORMAL,
  341. .apply_uV = 1,
  342. .always_on = 1,
  343. .boot_on = 1,
  344. },
  345. };
  346. static struct wm8350_led_platform_data wm8350_led_data = {
  347. .name = "wm8350:white",
  348. .default_trigger = "heartbeat",
  349. .max_uA = 27899,
  350. };
  351. static struct wm8350_audio_platform_data imx32ads_wm8350_setup = {
  352. .vmid_discharge_msecs = 1000,
  353. .drain_msecs = 30,
  354. .cap_discharge_msecs = 700,
  355. .vmid_charge_msecs = 700,
  356. .vmid_s_curve = WM8350_S_CURVE_SLOW,
  357. .dis_out4 = WM8350_DISCHARGE_SLOW,
  358. .dis_out3 = WM8350_DISCHARGE_SLOW,
  359. .dis_out2 = WM8350_DISCHARGE_SLOW,
  360. .dis_out1 = WM8350_DISCHARGE_SLOW,
  361. .vroi_out4 = WM8350_TIE_OFF_500R,
  362. .vroi_out3 = WM8350_TIE_OFF_500R,
  363. .vroi_out2 = WM8350_TIE_OFF_500R,
  364. .vroi_out1 = WM8350_TIE_OFF_500R,
  365. .vroi_enable = 0,
  366. .codec_current_on = WM8350_CODEC_ISEL_1_0,
  367. .codec_current_standby = WM8350_CODEC_ISEL_0_5,
  368. .codec_current_charge = WM8350_CODEC_ISEL_1_5,
  369. };
  370. static int mx31_wm8350_init(struct wm8350 *wm8350)
  371. {
  372. wm8350_gpio_config(wm8350, 0, WM8350_GPIO_DIR_IN,
  373. WM8350_GPIO0_PWR_ON_IN, WM8350_GPIO_ACTIVE_LOW,
  374. WM8350_GPIO_PULL_UP, WM8350_GPIO_INVERT_OFF,
  375. WM8350_GPIO_DEBOUNCE_ON);
  376. wm8350_gpio_config(wm8350, 3, WM8350_GPIO_DIR_IN,
  377. WM8350_GPIO3_PWR_OFF_IN, WM8350_GPIO_ACTIVE_HIGH,
  378. WM8350_GPIO_PULL_DOWN, WM8350_GPIO_INVERT_OFF,
  379. WM8350_GPIO_DEBOUNCE_ON);
  380. wm8350_gpio_config(wm8350, 4, WM8350_GPIO_DIR_IN,
  381. WM8350_GPIO4_MR_IN, WM8350_GPIO_ACTIVE_HIGH,
  382. WM8350_GPIO_PULL_DOWN, WM8350_GPIO_INVERT_OFF,
  383. WM8350_GPIO_DEBOUNCE_OFF);
  384. wm8350_gpio_config(wm8350, 7, WM8350_GPIO_DIR_IN,
  385. WM8350_GPIO7_HIBERNATE_IN, WM8350_GPIO_ACTIVE_HIGH,
  386. WM8350_GPIO_PULL_DOWN, WM8350_GPIO_INVERT_OFF,
  387. WM8350_GPIO_DEBOUNCE_OFF);
  388. wm8350_gpio_config(wm8350, 6, WM8350_GPIO_DIR_OUT,
  389. WM8350_GPIO6_SDOUT_OUT, WM8350_GPIO_ACTIVE_HIGH,
  390. WM8350_GPIO_PULL_NONE, WM8350_GPIO_INVERT_OFF,
  391. WM8350_GPIO_DEBOUNCE_OFF);
  392. wm8350_gpio_config(wm8350, 8, WM8350_GPIO_DIR_OUT,
  393. WM8350_GPIO8_VCC_FAULT_OUT, WM8350_GPIO_ACTIVE_LOW,
  394. WM8350_GPIO_PULL_NONE, WM8350_GPIO_INVERT_OFF,
  395. WM8350_GPIO_DEBOUNCE_OFF);
  396. wm8350_gpio_config(wm8350, 9, WM8350_GPIO_DIR_OUT,
  397. WM8350_GPIO9_BATT_FAULT_OUT, WM8350_GPIO_ACTIVE_LOW,
  398. WM8350_GPIO_PULL_NONE, WM8350_GPIO_INVERT_OFF,
  399. WM8350_GPIO_DEBOUNCE_OFF);
  400. wm8350_register_regulator(wm8350, WM8350_DCDC_1, &sw1a_data);
  401. wm8350_register_regulator(wm8350, WM8350_DCDC_3, &viohi_data);
  402. wm8350_register_regulator(wm8350, WM8350_DCDC_4, &violo_data);
  403. wm8350_register_regulator(wm8350, WM8350_DCDC_6, &sw2a_data);
  404. wm8350_register_regulator(wm8350, WM8350_LDO_1, &ldo1_data);
  405. wm8350_register_regulator(wm8350, WM8350_LDO_2, &ldo2_data);
  406. wm8350_register_regulator(wm8350, WM8350_LDO_3, &vdig_data);
  407. wm8350_register_regulator(wm8350, WM8350_LDO_4, &ldo4_data);
  408. /* LEDs */
  409. wm8350_dcdc_set_slot(wm8350, WM8350_DCDC_5, 1, 1,
  410. WM8350_DC5_ERRACT_SHUTDOWN_CONV);
  411. wm8350_isink_set_flash(wm8350, WM8350_ISINK_A,
  412. WM8350_ISINK_FLASH_DISABLE,
  413. WM8350_ISINK_FLASH_TRIG_BIT,
  414. WM8350_ISINK_FLASH_DUR_32MS,
  415. WM8350_ISINK_FLASH_ON_INSTANT,
  416. WM8350_ISINK_FLASH_OFF_INSTANT,
  417. WM8350_ISINK_FLASH_MODE_EN);
  418. wm8350_dcdc25_set_mode(wm8350, WM8350_DCDC_5,
  419. WM8350_ISINK_MODE_BOOST,
  420. WM8350_ISINK_ILIM_NORMAL,
  421. WM8350_DC5_RMP_20V,
  422. WM8350_DC5_FBSRC_ISINKA);
  423. wm8350_register_led(wm8350, 0, WM8350_DCDC_5, WM8350_ISINK_A,
  424. &wm8350_led_data);
  425. wm8350->codec.platform_data = &imx32ads_wm8350_setup;
  426. regulator_has_full_constraints();
  427. return 0;
  428. }
  429. static struct wm8350_platform_data __initdata mx31_wm8350_pdata = {
  430. .init = mx31_wm8350_init,
  431. };
  432. #endif
  433. static struct i2c_board_info __initdata mx31ads_i2c1_devices[] = {
  434. #ifdef CONFIG_MACH_MX31ADS_WM1133_EV1
  435. {
  436. I2C_BOARD_INFO("wm8350", 0x1a),
  437. .platform_data = &mx31_wm8350_pdata,
  438. /* irq number is run-time assigned */
  439. },
  440. #endif
  441. };
  442. static void __init mxc_init_i2c(void)
  443. {
  444. #ifdef CONFIG_MACH_MX31ADS_WM1133_EV1
  445. mx31ads_i2c1_devices[0].irq =
  446. gpio_to_irq(IOMUX_TO_GPIO(MX31_PIN_GPIO1_3));
  447. #endif
  448. i2c_register_board_info(1, mx31ads_i2c1_devices,
  449. ARRAY_SIZE(mx31ads_i2c1_devices));
  450. mxc_iomux_mode(IOMUX_MODE(MX31_PIN_CSPI2_MOSI, IOMUX_CONFIG_ALT1));
  451. mxc_iomux_mode(IOMUX_MODE(MX31_PIN_CSPI2_MISO, IOMUX_CONFIG_ALT1));
  452. imx31_add_imx_i2c1(NULL);
  453. }
  454. static unsigned int ssi_pins[] = {
  455. MX31_PIN_SFS5__SFS5,
  456. MX31_PIN_SCK5__SCK5,
  457. MX31_PIN_SRXD5__SRXD5,
  458. MX31_PIN_STXD5__STXD5,
  459. };
  460. static void __init mxc_init_audio(void)
  461. {
  462. imx31_add_imx_ssi(0, NULL);
  463. mxc_iomux_setup_multiple_pins(ssi_pins, ARRAY_SIZE(ssi_pins), "ssi");
  464. }
  465. /*
  466. * Static mappings, starting from the CS4 start address up to the start address
  467. * of the CS8900.
  468. */
  469. static struct map_desc mx31ads_io_desc[] __initdata = {
  470. {
  471. .virtual = (unsigned long)MX31_CS4_BASE_ADDR_VIRT,
  472. .pfn = __phys_to_pfn(MX31_CS4_BASE_ADDR),
  473. .length = CS4_CS8900_MMIO_START,
  474. .type = MT_DEVICE
  475. },
  476. };
  477. static void __init mx31ads_map_io(void)
  478. {
  479. mx31_map_io();
  480. iotable_init(mx31ads_io_desc, ARRAY_SIZE(mx31ads_io_desc));
  481. }
  482. static void __init mx31ads_init(void)
  483. {
  484. imx31_soc_init();
  485. mxc_init_imx_uart();
  486. mxc_init_audio();
  487. }
  488. static void __init mx31ads_late(void)
  489. {
  490. mx31ads_init_expio();
  491. mxc_init_extuart();
  492. mxc_init_i2c();
  493. mxc_init_ext_ethernet();
  494. }
  495. static void __init mx31ads_timer_init(void)
  496. {
  497. mx31_clocks_init(26000000);
  498. }
  499. MACHINE_START(MX31ADS, "Freescale MX31ADS")
  500. /* Maintainer: Freescale Semiconductor, Inc. */
  501. .atag_offset = 0x100,
  502. .map_io = mx31ads_map_io,
  503. .init_early = imx31_init_early,
  504. .init_irq = mx31_init_irq,
  505. .init_time = mx31ads_timer_init,
  506. .init_machine = mx31ads_init,
  507. .init_late = mx31ads_late,
  508. .restart = mxc_restart,
  509. MACHINE_END