platsmp.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490
  1. /*
  2. * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
  3. * http://www.samsung.com
  4. *
  5. * Cloned from linux/arch/arm/mach-vexpress/platsmp.c
  6. *
  7. * Copyright (C) 2002 ARM Ltd.
  8. * All Rights Reserved
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/errno.h>
  16. #include <linux/delay.h>
  17. #include <linux/jiffies.h>
  18. #include <linux/smp.h>
  19. #include <linux/io.h>
  20. #include <linux/of_address.h>
  21. #include <linux/soc/samsung/exynos-regs-pmu.h>
  22. #include <asm/cacheflush.h>
  23. #include <asm/cp15.h>
  24. #include <asm/smp_plat.h>
  25. #include <asm/smp_scu.h>
  26. #include <asm/firmware.h>
  27. #include <mach/map.h>
  28. #include "common.h"
  29. extern void exynos4_secondary_startup(void);
  30. #ifdef CONFIG_HOTPLUG_CPU
  31. static inline void cpu_leave_lowpower(u32 core_id)
  32. {
  33. unsigned int v;
  34. asm volatile(
  35. "mrc p15, 0, %0, c1, c0, 0\n"
  36. " orr %0, %0, %1\n"
  37. " mcr p15, 0, %0, c1, c0, 0\n"
  38. " mrc p15, 0, %0, c1, c0, 1\n"
  39. " orr %0, %0, %2\n"
  40. " mcr p15, 0, %0, c1, c0, 1\n"
  41. : "=&r" (v)
  42. : "Ir" (CR_C), "Ir" (0x40)
  43. : "cc");
  44. }
  45. static inline void platform_do_lowpower(unsigned int cpu, int *spurious)
  46. {
  47. u32 mpidr = cpu_logical_map(cpu);
  48. u32 core_id = MPIDR_AFFINITY_LEVEL(mpidr, 0);
  49. for (;;) {
  50. /* Turn the CPU off on next WFI instruction. */
  51. exynos_cpu_power_down(core_id);
  52. wfi();
  53. if (pen_release == core_id) {
  54. /*
  55. * OK, proper wakeup, we're done
  56. */
  57. break;
  58. }
  59. /*
  60. * Getting here, means that we have come out of WFI without
  61. * having been woken up - this shouldn't happen
  62. *
  63. * Just note it happening - when we're woken, we can report
  64. * its occurrence.
  65. */
  66. (*spurious)++;
  67. }
  68. }
  69. #endif /* CONFIG_HOTPLUG_CPU */
  70. /**
  71. * exynos_core_power_down : power down the specified cpu
  72. * @cpu : the cpu to power down
  73. *
  74. * Power down the specified cpu. The sequence must be finished by a
  75. * call to cpu_do_idle()
  76. *
  77. */
  78. void exynos_cpu_power_down(int cpu)
  79. {
  80. u32 core_conf;
  81. if (cpu == 0 && (soc_is_exynos5420() || soc_is_exynos5800())) {
  82. /*
  83. * Bypass power down for CPU0 during suspend. Check for
  84. * the SYS_PWR_REG value to decide if we are suspending
  85. * the system.
  86. */
  87. int val = pmu_raw_readl(EXYNOS5_ARM_CORE0_SYS_PWR_REG);
  88. if (!(val & S5P_CORE_LOCAL_PWR_EN))
  89. return;
  90. }
  91. core_conf = pmu_raw_readl(EXYNOS_ARM_CORE_CONFIGURATION(cpu));
  92. core_conf &= ~S5P_CORE_LOCAL_PWR_EN;
  93. pmu_raw_writel(core_conf, EXYNOS_ARM_CORE_CONFIGURATION(cpu));
  94. }
  95. /**
  96. * exynos_cpu_power_up : power up the specified cpu
  97. * @cpu : the cpu to power up
  98. *
  99. * Power up the specified cpu
  100. */
  101. void exynos_cpu_power_up(int cpu)
  102. {
  103. u32 core_conf = S5P_CORE_LOCAL_PWR_EN;
  104. if (soc_is_exynos3250())
  105. core_conf |= S5P_CORE_AUTOWAKEUP_EN;
  106. pmu_raw_writel(core_conf,
  107. EXYNOS_ARM_CORE_CONFIGURATION(cpu));
  108. }
  109. /**
  110. * exynos_cpu_power_state : returns the power state of the cpu
  111. * @cpu : the cpu to retrieve the power state from
  112. *
  113. */
  114. int exynos_cpu_power_state(int cpu)
  115. {
  116. return (pmu_raw_readl(EXYNOS_ARM_CORE_STATUS(cpu)) &
  117. S5P_CORE_LOCAL_PWR_EN);
  118. }
  119. /**
  120. * exynos_cluster_power_down : power down the specified cluster
  121. * @cluster : the cluster to power down
  122. */
  123. void exynos_cluster_power_down(int cluster)
  124. {
  125. pmu_raw_writel(0, EXYNOS_COMMON_CONFIGURATION(cluster));
  126. }
  127. /**
  128. * exynos_cluster_power_up : power up the specified cluster
  129. * @cluster : the cluster to power up
  130. */
  131. void exynos_cluster_power_up(int cluster)
  132. {
  133. pmu_raw_writel(S5P_CORE_LOCAL_PWR_EN,
  134. EXYNOS_COMMON_CONFIGURATION(cluster));
  135. }
  136. /**
  137. * exynos_cluster_power_state : returns the power state of the cluster
  138. * @cluster : the cluster to retrieve the power state from
  139. *
  140. */
  141. int exynos_cluster_power_state(int cluster)
  142. {
  143. return (pmu_raw_readl(EXYNOS_COMMON_STATUS(cluster)) &
  144. S5P_CORE_LOCAL_PWR_EN);
  145. }
  146. static void __iomem *cpu_boot_reg_base(void)
  147. {
  148. if (soc_is_exynos4210() && samsung_rev() == EXYNOS4210_REV_1_1)
  149. return pmu_base_addr + S5P_INFORM5;
  150. return sysram_base_addr;
  151. }
  152. static inline void __iomem *cpu_boot_reg(int cpu)
  153. {
  154. void __iomem *boot_reg;
  155. boot_reg = cpu_boot_reg_base();
  156. if (!boot_reg)
  157. return IOMEM_ERR_PTR(-ENODEV);
  158. if (soc_is_exynos4412())
  159. boot_reg += 4*cpu;
  160. else if (soc_is_exynos5420() || soc_is_exynos5800())
  161. boot_reg += 4;
  162. return boot_reg;
  163. }
  164. /*
  165. * Set wake up by local power mode and execute software reset for given core.
  166. *
  167. * Currently this is needed only when booting secondary CPU on Exynos3250.
  168. */
  169. void exynos_core_restart(u32 core_id)
  170. {
  171. u32 val;
  172. if (!of_machine_is_compatible("samsung,exynos3250"))
  173. return;
  174. while (!pmu_raw_readl(S5P_PMU_SPARE2))
  175. udelay(10);
  176. udelay(10);
  177. val = pmu_raw_readl(EXYNOS_ARM_CORE_STATUS(core_id));
  178. val |= S5P_CORE_WAKEUP_FROM_LOCAL_CFG;
  179. pmu_raw_writel(val, EXYNOS_ARM_CORE_STATUS(core_id));
  180. pmu_raw_writel(EXYNOS_CORE_PO_RESET(core_id), EXYNOS_SWRESET);
  181. }
  182. /*
  183. * Write pen_release in a way that is guaranteed to be visible to all
  184. * observers, irrespective of whether they're taking part in coherency
  185. * or not. This is necessary for the hotplug code to work reliably.
  186. */
  187. static void write_pen_release(int val)
  188. {
  189. pen_release = val;
  190. smp_wmb();
  191. sync_cache_w(&pen_release);
  192. }
  193. static void __iomem *scu_base_addr(void)
  194. {
  195. return (void __iomem *)(S5P_VA_SCU);
  196. }
  197. static DEFINE_SPINLOCK(boot_lock);
  198. static void exynos_secondary_init(unsigned int cpu)
  199. {
  200. /*
  201. * let the primary processor know we're out of the
  202. * pen, then head off into the C entry point
  203. */
  204. write_pen_release(-1);
  205. /*
  206. * Synchronise with the boot thread.
  207. */
  208. spin_lock(&boot_lock);
  209. spin_unlock(&boot_lock);
  210. }
  211. int exynos_set_boot_addr(u32 core_id, unsigned long boot_addr)
  212. {
  213. int ret;
  214. /*
  215. * Try to set boot address using firmware first
  216. * and fall back to boot register if it fails.
  217. */
  218. ret = call_firmware_op(set_cpu_boot_addr, core_id, boot_addr);
  219. if (ret && ret != -ENOSYS)
  220. goto fail;
  221. if (ret == -ENOSYS) {
  222. void __iomem *boot_reg = cpu_boot_reg(core_id);
  223. if (IS_ERR(boot_reg)) {
  224. ret = PTR_ERR(boot_reg);
  225. goto fail;
  226. }
  227. writel_relaxed(boot_addr, boot_reg);
  228. ret = 0;
  229. }
  230. fail:
  231. return ret;
  232. }
  233. int exynos_get_boot_addr(u32 core_id, unsigned long *boot_addr)
  234. {
  235. int ret;
  236. /*
  237. * Try to get boot address using firmware first
  238. * and fall back to boot register if it fails.
  239. */
  240. ret = call_firmware_op(get_cpu_boot_addr, core_id, boot_addr);
  241. if (ret && ret != -ENOSYS)
  242. goto fail;
  243. if (ret == -ENOSYS) {
  244. void __iomem *boot_reg = cpu_boot_reg(core_id);
  245. if (IS_ERR(boot_reg)) {
  246. ret = PTR_ERR(boot_reg);
  247. goto fail;
  248. }
  249. *boot_addr = readl_relaxed(boot_reg);
  250. ret = 0;
  251. }
  252. fail:
  253. return ret;
  254. }
  255. static int exynos_boot_secondary(unsigned int cpu, struct task_struct *idle)
  256. {
  257. unsigned long timeout;
  258. u32 mpidr = cpu_logical_map(cpu);
  259. u32 core_id = MPIDR_AFFINITY_LEVEL(mpidr, 0);
  260. int ret = -ENOSYS;
  261. /*
  262. * Set synchronisation state between this boot processor
  263. * and the secondary one
  264. */
  265. spin_lock(&boot_lock);
  266. /*
  267. * The secondary processor is waiting to be released from
  268. * the holding pen - release it, then wait for it to flag
  269. * that it has been released by resetting pen_release.
  270. *
  271. * Note that "pen_release" is the hardware CPU core ID, whereas
  272. * "cpu" is Linux's internal ID.
  273. */
  274. write_pen_release(core_id);
  275. if (!exynos_cpu_power_state(core_id)) {
  276. exynos_cpu_power_up(core_id);
  277. timeout = 10;
  278. /* wait max 10 ms until cpu1 is on */
  279. while (exynos_cpu_power_state(core_id)
  280. != S5P_CORE_LOCAL_PWR_EN) {
  281. if (timeout-- == 0)
  282. break;
  283. mdelay(1);
  284. }
  285. if (timeout == 0) {
  286. printk(KERN_ERR "cpu1 power enable failed");
  287. spin_unlock(&boot_lock);
  288. return -ETIMEDOUT;
  289. }
  290. }
  291. exynos_core_restart(core_id);
  292. /*
  293. * Send the secondary CPU a soft interrupt, thereby causing
  294. * the boot monitor to read the system wide flags register,
  295. * and branch to the address found there.
  296. */
  297. timeout = jiffies + (1 * HZ);
  298. while (time_before(jiffies, timeout)) {
  299. unsigned long boot_addr;
  300. smp_rmb();
  301. boot_addr = virt_to_phys(exynos4_secondary_startup);
  302. ret = exynos_set_boot_addr(core_id, boot_addr);
  303. if (ret)
  304. goto fail;
  305. call_firmware_op(cpu_boot, core_id);
  306. if (soc_is_exynos3250())
  307. dsb_sev();
  308. else
  309. arch_send_wakeup_ipi_mask(cpumask_of(cpu));
  310. if (pen_release == -1)
  311. break;
  312. udelay(10);
  313. }
  314. if (pen_release != -1)
  315. ret = -ETIMEDOUT;
  316. /*
  317. * now the secondary core is starting up let it run its
  318. * calibrations, then wait for it to finish
  319. */
  320. fail:
  321. spin_unlock(&boot_lock);
  322. return pen_release != -1 ? ret : 0;
  323. }
  324. /*
  325. * Initialise the CPU possible map early - this describes the CPUs
  326. * which may be present or become present in the system.
  327. */
  328. static void __init exynos_smp_init_cpus(void)
  329. {
  330. void __iomem *scu_base = scu_base_addr();
  331. unsigned int i, ncores;
  332. if (read_cpuid_part() == ARM_CPU_PART_CORTEX_A9)
  333. ncores = scu_base ? scu_get_core_count(scu_base) : 1;
  334. else
  335. /*
  336. * CPU Nodes are passed thru DT and set_cpu_possible
  337. * is set by "arm_dt_init_cpu_maps".
  338. */
  339. return;
  340. /* sanity check */
  341. if (ncores > nr_cpu_ids) {
  342. pr_warn("SMP: %u cores greater than maximum (%u), clipping\n",
  343. ncores, nr_cpu_ids);
  344. ncores = nr_cpu_ids;
  345. }
  346. for (i = 0; i < ncores; i++)
  347. set_cpu_possible(i, true);
  348. }
  349. static void __init exynos_smp_prepare_cpus(unsigned int max_cpus)
  350. {
  351. int i;
  352. exynos_sysram_init();
  353. exynos_set_delayed_reset_assertion(true);
  354. if (read_cpuid_part() == ARM_CPU_PART_CORTEX_A9)
  355. scu_enable(scu_base_addr());
  356. /*
  357. * Write the address of secondary startup into the
  358. * system-wide flags register. The boot monitor waits
  359. * until it receives a soft interrupt, and then the
  360. * secondary CPU branches to this address.
  361. *
  362. * Try using firmware operation first and fall back to
  363. * boot register if it fails.
  364. */
  365. for (i = 1; i < max_cpus; ++i) {
  366. unsigned long boot_addr;
  367. u32 mpidr;
  368. u32 core_id;
  369. int ret;
  370. mpidr = cpu_logical_map(i);
  371. core_id = MPIDR_AFFINITY_LEVEL(mpidr, 0);
  372. boot_addr = virt_to_phys(exynos4_secondary_startup);
  373. ret = exynos_set_boot_addr(core_id, boot_addr);
  374. if (ret)
  375. break;
  376. }
  377. }
  378. #ifdef CONFIG_HOTPLUG_CPU
  379. /*
  380. * platform-specific code to shutdown a CPU
  381. *
  382. * Called with IRQs disabled
  383. */
  384. static void exynos_cpu_die(unsigned int cpu)
  385. {
  386. int spurious = 0;
  387. u32 mpidr = cpu_logical_map(cpu);
  388. u32 core_id = MPIDR_AFFINITY_LEVEL(mpidr, 0);
  389. v7_exit_coherency_flush(louis);
  390. platform_do_lowpower(cpu, &spurious);
  391. /*
  392. * bring this CPU back into the world of cache
  393. * coherency, and then restore interrupts
  394. */
  395. cpu_leave_lowpower(core_id);
  396. if (spurious)
  397. pr_warn("CPU%u: %u spurious wakeup calls\n", cpu, spurious);
  398. }
  399. #endif /* CONFIG_HOTPLUG_CPU */
  400. const struct smp_operations exynos_smp_ops __initconst = {
  401. .smp_init_cpus = exynos_smp_init_cpus,
  402. .smp_prepare_cpus = exynos_smp_prepare_cpus,
  403. .smp_secondary_init = exynos_secondary_init,
  404. .smp_boot_secondary = exynos_boot_secondary,
  405. #ifdef CONFIG_HOTPLUG_CPU
  406. .cpu_die = exynos_cpu_die,
  407. #endif
  408. };