psc.h 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220
  1. /*
  2. * DaVinci Power & Sleep Controller (PSC) defines
  3. *
  4. * Copyright (C) 2006 Texas Instruments.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. *
  11. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  12. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  13. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  14. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  15. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  16. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  17. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  18. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  19. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  20. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  21. *
  22. * You should have received a copy of the GNU General Public License along
  23. * with this program; if not, write to the Free Software Foundation, Inc.,
  24. * 675 Mass Ave, Cambridge, MA 02139, USA.
  25. *
  26. */
  27. #ifndef __ASM_ARCH_PSC_H
  28. #define __ASM_ARCH_PSC_H
  29. #define DAVINCI_PWR_SLEEP_CNTRL_BASE 0x01C41000
  30. /* Power and Sleep Controller (PSC) Domains */
  31. #define DAVINCI_GPSC_ARMDOMAIN 0
  32. #define DAVINCI_GPSC_DSPDOMAIN 1
  33. #define DAVINCI_LPSC_VPSSMSTR 0
  34. #define DAVINCI_LPSC_VPSSSLV 1
  35. #define DAVINCI_LPSC_TPCC 2
  36. #define DAVINCI_LPSC_TPTC0 3
  37. #define DAVINCI_LPSC_TPTC1 4
  38. #define DAVINCI_LPSC_EMAC 5
  39. #define DAVINCI_LPSC_EMAC_WRAPPER 6
  40. #define DAVINCI_LPSC_USB 9
  41. #define DAVINCI_LPSC_ATA 10
  42. #define DAVINCI_LPSC_VLYNQ 11
  43. #define DAVINCI_LPSC_UHPI 12
  44. #define DAVINCI_LPSC_DDR_EMIF 13
  45. #define DAVINCI_LPSC_AEMIF 14
  46. #define DAVINCI_LPSC_MMC_SD 15
  47. #define DAVINCI_LPSC_McBSP 17
  48. #define DAVINCI_LPSC_I2C 18
  49. #define DAVINCI_LPSC_UART0 19
  50. #define DAVINCI_LPSC_UART1 20
  51. #define DAVINCI_LPSC_UART2 21
  52. #define DAVINCI_LPSC_SPI 22
  53. #define DAVINCI_LPSC_PWM0 23
  54. #define DAVINCI_LPSC_PWM1 24
  55. #define DAVINCI_LPSC_PWM2 25
  56. #define DAVINCI_LPSC_GPIO 26
  57. #define DAVINCI_LPSC_TIMER0 27
  58. #define DAVINCI_LPSC_TIMER1 28
  59. #define DAVINCI_LPSC_TIMER2 29
  60. #define DAVINCI_LPSC_SYSTEM_SUBSYS 30
  61. #define DAVINCI_LPSC_ARM 31
  62. #define DAVINCI_LPSC_SCR2 32
  63. #define DAVINCI_LPSC_SCR3 33
  64. #define DAVINCI_LPSC_SCR4 34
  65. #define DAVINCI_LPSC_CROSSBAR 35
  66. #define DAVINCI_LPSC_CFG27 36
  67. #define DAVINCI_LPSC_CFG3 37
  68. #define DAVINCI_LPSC_CFG5 38
  69. #define DAVINCI_LPSC_GEM 39
  70. #define DAVINCI_LPSC_IMCOP 40
  71. #define DM355_LPSC_TIMER3 5
  72. #define DM355_LPSC_SPI1 6
  73. #define DM355_LPSC_MMC_SD1 7
  74. #define DM355_LPSC_McBSP1 8
  75. #define DM355_LPSC_PWM3 10
  76. #define DM355_LPSC_SPI2 11
  77. #define DM355_LPSC_RTO 12
  78. #define DM355_LPSC_VPSS_DAC 41
  79. /* DM365 */
  80. #define DM365_LPSC_TIMER3 5
  81. #define DM365_LPSC_SPI1 6
  82. #define DM365_LPSC_MMC_SD1 7
  83. #define DM365_LPSC_McBSP1 8
  84. #define DM365_LPSC_PWM3 10
  85. #define DM365_LPSC_SPI2 11
  86. #define DM365_LPSC_RTO 12
  87. #define DM365_LPSC_TIMER4 17
  88. #define DM365_LPSC_SPI0 22
  89. #define DM365_LPSC_SPI3 38
  90. #define DM365_LPSC_SPI4 39
  91. #define DM365_LPSC_EMAC 40
  92. #define DM365_LPSC_VOICE_CODEC 44
  93. #define DM365_LPSC_DAC_CLK 46
  94. #define DM365_LPSC_VPSSMSTR 47
  95. #define DM365_LPSC_MJCP 50
  96. /*
  97. * LPSC Assignments
  98. */
  99. #define DM646X_LPSC_ARM 0
  100. #define DM646X_LPSC_C64X_CPU 1
  101. #define DM646X_LPSC_HDVICP0 2
  102. #define DM646X_LPSC_HDVICP1 3
  103. #define DM646X_LPSC_TPCC 4
  104. #define DM646X_LPSC_TPTC0 5
  105. #define DM646X_LPSC_TPTC1 6
  106. #define DM646X_LPSC_TPTC2 7
  107. #define DM646X_LPSC_TPTC3 8
  108. #define DM646X_LPSC_PCI 13
  109. #define DM646X_LPSC_EMAC 14
  110. #define DM646X_LPSC_VDCE 15
  111. #define DM646X_LPSC_VPSSMSTR 16
  112. #define DM646X_LPSC_VPSSSLV 17
  113. #define DM646X_LPSC_TSIF0 18
  114. #define DM646X_LPSC_TSIF1 19
  115. #define DM646X_LPSC_DDR_EMIF 20
  116. #define DM646X_LPSC_AEMIF 21
  117. #define DM646X_LPSC_McASP0 22
  118. #define DM646X_LPSC_McASP1 23
  119. #define DM646X_LPSC_CRGEN0 24
  120. #define DM646X_LPSC_CRGEN1 25
  121. #define DM646X_LPSC_UART0 26
  122. #define DM646X_LPSC_UART1 27
  123. #define DM646X_LPSC_UART2 28
  124. #define DM646X_LPSC_PWM0 29
  125. #define DM646X_LPSC_PWM1 30
  126. #define DM646X_LPSC_I2C 31
  127. #define DM646X_LPSC_SPI 32
  128. #define DM646X_LPSC_GPIO 33
  129. #define DM646X_LPSC_TIMER0 34
  130. #define DM646X_LPSC_TIMER1 35
  131. #define DM646X_LPSC_ARM_INTC 45
  132. /* PSC0 defines */
  133. #define DA8XX_LPSC0_TPCC 0
  134. #define DA8XX_LPSC0_TPTC0 1
  135. #define DA8XX_LPSC0_TPTC1 2
  136. #define DA8XX_LPSC0_EMIF25 3
  137. #define DA8XX_LPSC0_SPI0 4
  138. #define DA8XX_LPSC0_MMC_SD 5
  139. #define DA8XX_LPSC0_AINTC 6
  140. #define DA8XX_LPSC0_ARM_RAM_ROM 7
  141. #define DA8XX_LPSC0_SECU_MGR 8
  142. #define DA8XX_LPSC0_UART0 9
  143. #define DA8XX_LPSC0_SCR0_SS 10
  144. #define DA8XX_LPSC0_SCR1_SS 11
  145. #define DA8XX_LPSC0_SCR2_SS 12
  146. #define DA8XX_LPSC0_PRUSS 13
  147. #define DA8XX_LPSC0_ARM 14
  148. #define DA8XX_LPSC0_GEM 15
  149. /* PSC1 defines */
  150. #define DA850_LPSC1_TPCC1 0
  151. #define DA8XX_LPSC1_USB20 1
  152. #define DA8XX_LPSC1_USB11 2
  153. #define DA8XX_LPSC1_GPIO 3
  154. #define DA8XX_LPSC1_UHPI 4
  155. #define DA8XX_LPSC1_CPGMAC 5
  156. #define DA8XX_LPSC1_EMIF3C 6
  157. #define DA8XX_LPSC1_McASP0 7
  158. #define DA830_LPSC1_McASP1 8
  159. #define DA850_LPSC1_SATA 8
  160. #define DA830_LPSC1_McASP2 9
  161. #define DA850_LPSC1_VPIF 9
  162. #define DA8XX_LPSC1_SPI1 10
  163. #define DA8XX_LPSC1_I2C 11
  164. #define DA8XX_LPSC1_UART1 12
  165. #define DA8XX_LPSC1_UART2 13
  166. #define DA850_LPSC1_McBSP0 14
  167. #define DA850_LPSC1_McBSP1 15
  168. #define DA8XX_LPSC1_LCDC 16
  169. #define DA8XX_LPSC1_PWM 17
  170. #define DA850_LPSC1_MMC_SD1 18
  171. #define DA8XX_LPSC1_ECAP 20
  172. #define DA830_LPSC1_EQEP 21
  173. #define DA850_LPSC1_TPTC2 21
  174. #define DA8XX_LPSC1_SCR_P0_SS 24
  175. #define DA8XX_LPSC1_SCR_P1_SS 25
  176. #define DA8XX_LPSC1_CR_P3_SS 26
  177. #define DA8XX_LPSC1_L3_CBA_RAM 31
  178. /* PSC register offsets */
  179. #define EPCPR 0x070
  180. #define PTCMD 0x120
  181. #define PTSTAT 0x128
  182. #define PDSTAT 0x200
  183. #define PDCTL 0x300
  184. #define MDSTAT 0x800
  185. #define MDCTL 0xA00
  186. /* PSC module states */
  187. #define PSC_STATE_SWRSTDISABLE 0
  188. #define PSC_STATE_SYNCRST 1
  189. #define PSC_STATE_DISABLE 2
  190. #define PSC_STATE_ENABLE 3
  191. #define MDSTAT_STATE_MASK 0x3f
  192. #define PDSTAT_STATE_MASK 0x1f
  193. #define MDCTL_LRST BIT(8)
  194. #define MDCTL_FORCE BIT(31)
  195. #define PDCTL_NEXT BIT(0)
  196. #define PDCTL_EPCGOOD BIT(8)
  197. #ifndef __ASSEMBLER__
  198. extern int davinci_psc_is_clk_active(unsigned int ctlr, unsigned int id);
  199. extern void davinci_psc_reset(unsigned int ctlr, unsigned int id,
  200. bool reset);
  201. extern void davinci_psc_config(unsigned int domain, unsigned int ctlr,
  202. unsigned int id, bool enable, u32 flags);
  203. #endif
  204. #endif /* __ASM_ARCH_PSC_H */