pgtable-3level-hwdef.h 3.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110
  1. /*
  2. * arch/arm/include/asm/pgtable-3level-hwdef.h
  3. *
  4. * Copyright (C) 2011 ARM Ltd.
  5. * Author: Catalin Marinas <catalin.marinas@arm.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  19. */
  20. #ifndef _ASM_PGTABLE_3LEVEL_HWDEF_H
  21. #define _ASM_PGTABLE_3LEVEL_HWDEF_H
  22. /*
  23. * Hardware page table definitions.
  24. *
  25. * + Level 1/2 descriptor
  26. * - common
  27. */
  28. #define PMD_TYPE_MASK (_AT(pmdval_t, 3) << 0)
  29. #define PMD_TYPE_FAULT (_AT(pmdval_t, 0) << 0)
  30. #define PMD_TYPE_TABLE (_AT(pmdval_t, 3) << 0)
  31. #define PMD_TYPE_SECT (_AT(pmdval_t, 1) << 0)
  32. #define PMD_TABLE_BIT (_AT(pmdval_t, 1) << 1)
  33. #define PMD_BIT4 (_AT(pmdval_t, 0))
  34. #define PMD_DOMAIN(x) (_AT(pmdval_t, 0))
  35. #define PMD_APTABLE_SHIFT (61)
  36. #define PMD_APTABLE (_AT(pgdval_t, 3) << PGD_APTABLE_SHIFT)
  37. #define PMD_PXNTABLE (_AT(pgdval_t, 1) << 59)
  38. /*
  39. * - section
  40. */
  41. #define PMD_SECT_BUFFERABLE (_AT(pmdval_t, 1) << 2)
  42. #define PMD_SECT_CACHEABLE (_AT(pmdval_t, 1) << 3)
  43. #define PMD_SECT_USER (_AT(pmdval_t, 1) << 6) /* AP[1] */
  44. #define PMD_SECT_AP2 (_AT(pmdval_t, 1) << 7) /* read only */
  45. #define PMD_SECT_S (_AT(pmdval_t, 3) << 8)
  46. #define PMD_SECT_AF (_AT(pmdval_t, 1) << 10)
  47. #define PMD_SECT_nG (_AT(pmdval_t, 1) << 11)
  48. #define PMD_SECT_PXN (_AT(pmdval_t, 1) << 53)
  49. #define PMD_SECT_XN (_AT(pmdval_t, 1) << 54)
  50. #define PMD_SECT_AP_WRITE (_AT(pmdval_t, 0))
  51. #define PMD_SECT_AP_READ (_AT(pmdval_t, 0))
  52. #define PMD_SECT_AP1 (_AT(pmdval_t, 1) << 6)
  53. #define PMD_SECT_TEX(x) (_AT(pmdval_t, 0))
  54. /*
  55. * AttrIndx[2:0] encoding (mapping attributes defined in the MAIR* registers).
  56. */
  57. #define PMD_SECT_UNCACHED (_AT(pmdval_t, 0) << 2) /* strongly ordered */
  58. #define PMD_SECT_BUFFERED (_AT(pmdval_t, 1) << 2) /* normal non-cacheable */
  59. #define PMD_SECT_WT (_AT(pmdval_t, 2) << 2) /* normal inner write-through */
  60. #define PMD_SECT_WB (_AT(pmdval_t, 3) << 2) /* normal inner write-back */
  61. #define PMD_SECT_WBWA (_AT(pmdval_t, 7) << 2) /* normal inner write-alloc */
  62. #define PMD_SECT_CACHE_MASK (_AT(pmdval_t, 7) << 2)
  63. /*
  64. * + Level 3 descriptor (PTE)
  65. */
  66. #define PTE_TYPE_MASK (_AT(pteval_t, 3) << 0)
  67. #define PTE_TYPE_FAULT (_AT(pteval_t, 0) << 0)
  68. #define PTE_TYPE_PAGE (_AT(pteval_t, 3) << 0)
  69. #define PTE_TABLE_BIT (_AT(pteval_t, 1) << 1)
  70. #define PTE_BUFFERABLE (_AT(pteval_t, 1) << 2) /* AttrIndx[0] */
  71. #define PTE_CACHEABLE (_AT(pteval_t, 1) << 3) /* AttrIndx[1] */
  72. #define PTE_AP2 (_AT(pteval_t, 1) << 7) /* AP[2] */
  73. #define PTE_EXT_SHARED (_AT(pteval_t, 3) << 8) /* SH[1:0], inner shareable */
  74. #define PTE_EXT_AF (_AT(pteval_t, 1) << 10) /* Access Flag */
  75. #define PTE_EXT_NG (_AT(pteval_t, 1) << 11) /* nG */
  76. #define PTE_EXT_PXN (_AT(pteval_t, 1) << 53) /* PXN */
  77. #define PTE_EXT_XN (_AT(pteval_t, 1) << 54) /* XN */
  78. /*
  79. * 40-bit physical address supported.
  80. */
  81. #define PHYS_MASK_SHIFT (40)
  82. #define PHYS_MASK ((1ULL << PHYS_MASK_SHIFT) - 1)
  83. /*
  84. * TTBR0/TTBR1 split (PAGE_OFFSET):
  85. * 0x40000000: T0SZ = 2, T1SZ = 0 (not used)
  86. * 0x80000000: T0SZ = 0, T1SZ = 1
  87. * 0xc0000000: T0SZ = 0, T1SZ = 2
  88. *
  89. * Only use this feature if PHYS_OFFSET <= PAGE_OFFSET, otherwise
  90. * booting secondary CPUs would end up using TTBR1 for the identity
  91. * mapping set up in TTBR0.
  92. */
  93. #if defined CONFIG_VMSPLIT_2G
  94. #define TTBR1_OFFSET 16 /* skip two L1 entries */
  95. #elif defined CONFIG_VMSPLIT_3G
  96. #define TTBR1_OFFSET (4096 * (1 + 3)) /* only L2, skip pgd + 3*pmd */
  97. #else
  98. #define TTBR1_OFFSET 0
  99. #endif
  100. #define TTBR1_SIZE (((PAGE_OFFSET >> 30) - 1) << 16)
  101. #endif