core_t2.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615
  1. #ifndef __ALPHA_T2__H__
  2. #define __ALPHA_T2__H__
  3. /* Fit everything into one 128MB HAE window. */
  4. #define T2_ONE_HAE_WINDOW 1
  5. #include <linux/types.h>
  6. #include <linux/spinlock.h>
  7. #include <asm/compiler.h>
  8. /*
  9. * T2 is the internal name for the core logic chipset which provides
  10. * memory controller and PCI access for the SABLE-based systems.
  11. *
  12. * This file is based on:
  13. *
  14. * SABLE I/O Specification
  15. * Revision/Update Information: 1.3
  16. *
  17. * jestabro@amt.tay1.dec.com Initial Version.
  18. *
  19. */
  20. #define T2_MEM_R1_MASK 0x07ffffff /* Mem sparse region 1 mask is 27 bits */
  21. /* GAMMA-SABLE is a SABLE with EV5-based CPUs */
  22. /* All LYNX machines, EV4 or EV5, use the GAMMA bias also */
  23. #define _GAMMA_BIAS 0x8000000000UL
  24. #if defined(CONFIG_ALPHA_GENERIC)
  25. #define GAMMA_BIAS alpha_mv.sys.t2.gamma_bias
  26. #elif defined(CONFIG_ALPHA_GAMMA)
  27. #define GAMMA_BIAS _GAMMA_BIAS
  28. #else
  29. #define GAMMA_BIAS 0
  30. #endif
  31. /*
  32. * Memory spaces:
  33. */
  34. #define T2_CONF (IDENT_ADDR + GAMMA_BIAS + 0x390000000UL)
  35. #define T2_IO (IDENT_ADDR + GAMMA_BIAS + 0x3a0000000UL)
  36. #define T2_SPARSE_MEM (IDENT_ADDR + GAMMA_BIAS + 0x200000000UL)
  37. #define T2_DENSE_MEM (IDENT_ADDR + GAMMA_BIAS + 0x3c0000000UL)
  38. #define T2_IOCSR (IDENT_ADDR + GAMMA_BIAS + 0x38e000000UL)
  39. #define T2_CERR1 (IDENT_ADDR + GAMMA_BIAS + 0x38e000020UL)
  40. #define T2_CERR2 (IDENT_ADDR + GAMMA_BIAS + 0x38e000040UL)
  41. #define T2_CERR3 (IDENT_ADDR + GAMMA_BIAS + 0x38e000060UL)
  42. #define T2_PERR1 (IDENT_ADDR + GAMMA_BIAS + 0x38e000080UL)
  43. #define T2_PERR2 (IDENT_ADDR + GAMMA_BIAS + 0x38e0000a0UL)
  44. #define T2_PSCR (IDENT_ADDR + GAMMA_BIAS + 0x38e0000c0UL)
  45. #define T2_HAE_1 (IDENT_ADDR + GAMMA_BIAS + 0x38e0000e0UL)
  46. #define T2_HAE_2 (IDENT_ADDR + GAMMA_BIAS + 0x38e000100UL)
  47. #define T2_HBASE (IDENT_ADDR + GAMMA_BIAS + 0x38e000120UL)
  48. #define T2_WBASE1 (IDENT_ADDR + GAMMA_BIAS + 0x38e000140UL)
  49. #define T2_WMASK1 (IDENT_ADDR + GAMMA_BIAS + 0x38e000160UL)
  50. #define T2_TBASE1 (IDENT_ADDR + GAMMA_BIAS + 0x38e000180UL)
  51. #define T2_WBASE2 (IDENT_ADDR + GAMMA_BIAS + 0x38e0001a0UL)
  52. #define T2_WMASK2 (IDENT_ADDR + GAMMA_BIAS + 0x38e0001c0UL)
  53. #define T2_TBASE2 (IDENT_ADDR + GAMMA_BIAS + 0x38e0001e0UL)
  54. #define T2_TLBBR (IDENT_ADDR + GAMMA_BIAS + 0x38e000200UL)
  55. #define T2_IVR (IDENT_ADDR + GAMMA_BIAS + 0x38e000220UL)
  56. #define T2_HAE_3 (IDENT_ADDR + GAMMA_BIAS + 0x38e000240UL)
  57. #define T2_HAE_4 (IDENT_ADDR + GAMMA_BIAS + 0x38e000260UL)
  58. /* The CSRs below are T3/T4 only */
  59. #define T2_WBASE3 (IDENT_ADDR + GAMMA_BIAS + 0x38e000280UL)
  60. #define T2_WMASK3 (IDENT_ADDR + GAMMA_BIAS + 0x38e0002a0UL)
  61. #define T2_TBASE3 (IDENT_ADDR + GAMMA_BIAS + 0x38e0002c0UL)
  62. #define T2_TDR0 (IDENT_ADDR + GAMMA_BIAS + 0x38e000300UL)
  63. #define T2_TDR1 (IDENT_ADDR + GAMMA_BIAS + 0x38e000320UL)
  64. #define T2_TDR2 (IDENT_ADDR + GAMMA_BIAS + 0x38e000340UL)
  65. #define T2_TDR3 (IDENT_ADDR + GAMMA_BIAS + 0x38e000360UL)
  66. #define T2_TDR4 (IDENT_ADDR + GAMMA_BIAS + 0x38e000380UL)
  67. #define T2_TDR5 (IDENT_ADDR + GAMMA_BIAS + 0x38e0003a0UL)
  68. #define T2_TDR6 (IDENT_ADDR + GAMMA_BIAS + 0x38e0003c0UL)
  69. #define T2_TDR7 (IDENT_ADDR + GAMMA_BIAS + 0x38e0003e0UL)
  70. #define T2_WBASE4 (IDENT_ADDR + GAMMA_BIAS + 0x38e000400UL)
  71. #define T2_WMASK4 (IDENT_ADDR + GAMMA_BIAS + 0x38e000420UL)
  72. #define T2_TBASE4 (IDENT_ADDR + GAMMA_BIAS + 0x38e000440UL)
  73. #define T2_AIR (IDENT_ADDR + GAMMA_BIAS + 0x38e000460UL)
  74. #define T2_VAR (IDENT_ADDR + GAMMA_BIAS + 0x38e000480UL)
  75. #define T2_DIR (IDENT_ADDR + GAMMA_BIAS + 0x38e0004a0UL)
  76. #define T2_ICE (IDENT_ADDR + GAMMA_BIAS + 0x38e0004c0UL)
  77. #ifndef T2_ONE_HAE_WINDOW
  78. #define T2_HAE_ADDRESS T2_HAE_1
  79. #endif
  80. /* T2 CSRs are in the non-cachable primary IO space from 3.8000.0000 to
  81. 3.8fff.ffff
  82. *
  83. * +--------------+ 3 8000 0000
  84. * | CPU 0 CSRs |
  85. * +--------------+ 3 8100 0000
  86. * | CPU 1 CSRs |
  87. * +--------------+ 3 8200 0000
  88. * | CPU 2 CSRs |
  89. * +--------------+ 3 8300 0000
  90. * | CPU 3 CSRs |
  91. * +--------------+ 3 8400 0000
  92. * | CPU Reserved |
  93. * +--------------+ 3 8700 0000
  94. * | Mem Reserved |
  95. * +--------------+ 3 8800 0000
  96. * | Mem 0 CSRs |
  97. * +--------------+ 3 8900 0000
  98. * | Mem 1 CSRs |
  99. * +--------------+ 3 8a00 0000
  100. * | Mem 2 CSRs |
  101. * +--------------+ 3 8b00 0000
  102. * | Mem 3 CSRs |
  103. * +--------------+ 3 8c00 0000
  104. * | Mem Reserved |
  105. * +--------------+ 3 8e00 0000
  106. * | PCI Bridge |
  107. * +--------------+ 3 8f00 0000
  108. * | Expansion IO |
  109. * +--------------+ 3 9000 0000
  110. *
  111. *
  112. */
  113. #define T2_CPU0_BASE (IDENT_ADDR + GAMMA_BIAS + 0x380000000L)
  114. #define T2_CPU1_BASE (IDENT_ADDR + GAMMA_BIAS + 0x381000000L)
  115. #define T2_CPU2_BASE (IDENT_ADDR + GAMMA_BIAS + 0x382000000L)
  116. #define T2_CPU3_BASE (IDENT_ADDR + GAMMA_BIAS + 0x383000000L)
  117. #define T2_CPUn_BASE(n) (T2_CPU0_BASE + (((n)&3) * 0x001000000L))
  118. #define T2_MEM0_BASE (IDENT_ADDR + GAMMA_BIAS + 0x388000000L)
  119. #define T2_MEM1_BASE (IDENT_ADDR + GAMMA_BIAS + 0x389000000L)
  120. #define T2_MEM2_BASE (IDENT_ADDR + GAMMA_BIAS + 0x38a000000L)
  121. #define T2_MEM3_BASE (IDENT_ADDR + GAMMA_BIAS + 0x38b000000L)
  122. /*
  123. * Sable CPU Module CSRS
  124. *
  125. * These are CSRs for hardware other than the CPU chip on the CPU module.
  126. * The CPU module has Backup Cache control logic, Cbus control logic, and
  127. * interrupt control logic on it. There is a duplicate tag store to speed
  128. * up maintaining cache coherency.
  129. */
  130. struct sable_cpu_csr {
  131. unsigned long bcc; long fill_00[3]; /* Backup Cache Control */
  132. unsigned long bcce; long fill_01[3]; /* Backup Cache Correctable Error */
  133. unsigned long bccea; long fill_02[3]; /* B-Cache Corr Err Address Latch */
  134. unsigned long bcue; long fill_03[3]; /* B-Cache Uncorrectable Error */
  135. unsigned long bcuea; long fill_04[3]; /* B-Cache Uncorr Err Addr Latch */
  136. unsigned long dter; long fill_05[3]; /* Duplicate Tag Error */
  137. unsigned long cbctl; long fill_06[3]; /* CBus Control */
  138. unsigned long cbe; long fill_07[3]; /* CBus Error */
  139. unsigned long cbeal; long fill_08[3]; /* CBus Error Addr Latch low */
  140. unsigned long cbeah; long fill_09[3]; /* CBus Error Addr Latch high */
  141. unsigned long pmbx; long fill_10[3]; /* Processor Mailbox */
  142. unsigned long ipir; long fill_11[3]; /* Inter-Processor Int Request */
  143. unsigned long sic; long fill_12[3]; /* System Interrupt Clear */
  144. unsigned long adlk; long fill_13[3]; /* Address Lock (LDxL/STxC) */
  145. unsigned long madrl; long fill_14[3]; /* CBus Miss Address */
  146. unsigned long rev; long fill_15[3]; /* CMIC Revision */
  147. };
  148. /*
  149. * Data structure for handling T2 machine checks:
  150. */
  151. struct el_t2_frame_header {
  152. unsigned int elcf_fid; /* Frame ID (from above) */
  153. unsigned int elcf_size; /* Size of frame in bytes */
  154. };
  155. struct el_t2_procdata_mcheck {
  156. unsigned long elfmc_paltemp[32]; /* PAL TEMP REGS. */
  157. /* EV4-specific fields */
  158. unsigned long elfmc_exc_addr; /* Addr of excepting insn. */
  159. unsigned long elfmc_exc_sum; /* Summary of arith traps. */
  160. unsigned long elfmc_exc_mask; /* Exception mask (from exc_sum). */
  161. unsigned long elfmc_iccsr; /* IBox hardware enables. */
  162. unsigned long elfmc_pal_base; /* Base address for PALcode. */
  163. unsigned long elfmc_hier; /* Hardware Interrupt Enable. */
  164. unsigned long elfmc_hirr; /* Hardware Interrupt Request. */
  165. unsigned long elfmc_mm_csr; /* D-stream fault info. */
  166. unsigned long elfmc_dc_stat; /* D-cache status (ECC/Parity Err). */
  167. unsigned long elfmc_dc_addr; /* EV3 Phys Addr for ECC/DPERR. */
  168. unsigned long elfmc_abox_ctl; /* ABox Control Register. */
  169. unsigned long elfmc_biu_stat; /* BIU Status. */
  170. unsigned long elfmc_biu_addr; /* BUI Address. */
  171. unsigned long elfmc_biu_ctl; /* BIU Control. */
  172. unsigned long elfmc_fill_syndrome; /* For correcting ECC errors. */
  173. unsigned long elfmc_fill_addr;/* Cache block which was being read. */
  174. unsigned long elfmc_va; /* Effective VA of fault or miss. */
  175. unsigned long elfmc_bc_tag; /* Backup Cache Tag Probe Results. */
  176. };
  177. /*
  178. * Sable processor specific Machine Check Data segment.
  179. */
  180. struct el_t2_logout_header {
  181. unsigned int elfl_size; /* size in bytes of logout area. */
  182. unsigned int elfl_sbz1:31; /* Should be zero. */
  183. unsigned int elfl_retry:1; /* Retry flag. */
  184. unsigned int elfl_procoffset; /* Processor-specific offset. */
  185. unsigned int elfl_sysoffset; /* Offset of system-specific. */
  186. unsigned int elfl_error_type; /* PAL error type code. */
  187. unsigned int elfl_frame_rev; /* PAL Frame revision. */
  188. };
  189. struct el_t2_sysdata_mcheck {
  190. unsigned long elcmc_bcc; /* CSR 0 */
  191. unsigned long elcmc_bcce; /* CSR 1 */
  192. unsigned long elcmc_bccea; /* CSR 2 */
  193. unsigned long elcmc_bcue; /* CSR 3 */
  194. unsigned long elcmc_bcuea; /* CSR 4 */
  195. unsigned long elcmc_dter; /* CSR 5 */
  196. unsigned long elcmc_cbctl; /* CSR 6 */
  197. unsigned long elcmc_cbe; /* CSR 7 */
  198. unsigned long elcmc_cbeal; /* CSR 8 */
  199. unsigned long elcmc_cbeah; /* CSR 9 */
  200. unsigned long elcmc_pmbx; /* CSR 10 */
  201. unsigned long elcmc_ipir; /* CSR 11 */
  202. unsigned long elcmc_sic; /* CSR 12 */
  203. unsigned long elcmc_adlk; /* CSR 13 */
  204. unsigned long elcmc_madrl; /* CSR 14 */
  205. unsigned long elcmc_crrev4; /* CSR 15 */
  206. };
  207. /*
  208. * Sable memory error frame - sable pfms section 3.42
  209. */
  210. struct el_t2_data_memory {
  211. struct el_t2_frame_header elcm_hdr; /* ID$MEM-FERR = 0x08 */
  212. unsigned int elcm_module; /* Module id. */
  213. unsigned int elcm_res04; /* Reserved. */
  214. unsigned long elcm_merr; /* CSR0: Error Reg 1. */
  215. unsigned long elcm_mcmd1; /* CSR1: Command Trap 1. */
  216. unsigned long elcm_mcmd2; /* CSR2: Command Trap 2. */
  217. unsigned long elcm_mconf; /* CSR3: Configuration. */
  218. unsigned long elcm_medc1; /* CSR4: EDC Status 1. */
  219. unsigned long elcm_medc2; /* CSR5: EDC Status 2. */
  220. unsigned long elcm_medcc; /* CSR6: EDC Control. */
  221. unsigned long elcm_msctl; /* CSR7: Stream Buffer Control. */
  222. unsigned long elcm_mref; /* CSR8: Refresh Control. */
  223. unsigned long elcm_filter; /* CSR9: CRD Filter Control. */
  224. };
  225. /*
  226. * Sable other CPU error frame - sable pfms section 3.43
  227. */
  228. struct el_t2_data_other_cpu {
  229. short elco_cpuid; /* CPU ID */
  230. short elco_res02[3];
  231. unsigned long elco_bcc; /* CSR 0 */
  232. unsigned long elco_bcce; /* CSR 1 */
  233. unsigned long elco_bccea; /* CSR 2 */
  234. unsigned long elco_bcue; /* CSR 3 */
  235. unsigned long elco_bcuea; /* CSR 4 */
  236. unsigned long elco_dter; /* CSR 5 */
  237. unsigned long elco_cbctl; /* CSR 6 */
  238. unsigned long elco_cbe; /* CSR 7 */
  239. unsigned long elco_cbeal; /* CSR 8 */
  240. unsigned long elco_cbeah; /* CSR 9 */
  241. unsigned long elco_pmbx; /* CSR 10 */
  242. unsigned long elco_ipir; /* CSR 11 */
  243. unsigned long elco_sic; /* CSR 12 */
  244. unsigned long elco_adlk; /* CSR 13 */
  245. unsigned long elco_madrl; /* CSR 14 */
  246. unsigned long elco_crrev4; /* CSR 15 */
  247. };
  248. /*
  249. * Sable other CPU error frame - sable pfms section 3.44
  250. */
  251. struct el_t2_data_t2{
  252. struct el_t2_frame_header elct_hdr; /* ID$T2-FRAME */
  253. unsigned long elct_iocsr; /* IO Control and Status Register */
  254. unsigned long elct_cerr1; /* Cbus Error Register 1 */
  255. unsigned long elct_cerr2; /* Cbus Error Register 2 */
  256. unsigned long elct_cerr3; /* Cbus Error Register 3 */
  257. unsigned long elct_perr1; /* PCI Error Register 1 */
  258. unsigned long elct_perr2; /* PCI Error Register 2 */
  259. unsigned long elct_hae0_1; /* High Address Extension Register 1 */
  260. unsigned long elct_hae0_2; /* High Address Extension Register 2 */
  261. unsigned long elct_hbase; /* High Base Register */
  262. unsigned long elct_wbase1; /* Window Base Register 1 */
  263. unsigned long elct_wmask1; /* Window Mask Register 1 */
  264. unsigned long elct_tbase1; /* Translated Base Register 1 */
  265. unsigned long elct_wbase2; /* Window Base Register 2 */
  266. unsigned long elct_wmask2; /* Window Mask Register 2 */
  267. unsigned long elct_tbase2; /* Translated Base Register 2 */
  268. unsigned long elct_tdr0; /* TLB Data Register 0 */
  269. unsigned long elct_tdr1; /* TLB Data Register 1 */
  270. unsigned long elct_tdr2; /* TLB Data Register 2 */
  271. unsigned long elct_tdr3; /* TLB Data Register 3 */
  272. unsigned long elct_tdr4; /* TLB Data Register 4 */
  273. unsigned long elct_tdr5; /* TLB Data Register 5 */
  274. unsigned long elct_tdr6; /* TLB Data Register 6 */
  275. unsigned long elct_tdr7; /* TLB Data Register 7 */
  276. };
  277. /*
  278. * Sable error log data structure - sable pfms section 3.40
  279. */
  280. struct el_t2_data_corrected {
  281. unsigned long elcpb_biu_stat;
  282. unsigned long elcpb_biu_addr;
  283. unsigned long elcpb_biu_ctl;
  284. unsigned long elcpb_fill_syndrome;
  285. unsigned long elcpb_fill_addr;
  286. unsigned long elcpb_bc_tag;
  287. };
  288. /*
  289. * Sable error log data structure
  290. * Note there are 4 memory slots on sable (see t2.h)
  291. */
  292. struct el_t2_frame_mcheck {
  293. struct el_t2_frame_header elfmc_header; /* ID$P-FRAME_MCHECK */
  294. struct el_t2_logout_header elfmc_hdr;
  295. struct el_t2_procdata_mcheck elfmc_procdata;
  296. struct el_t2_sysdata_mcheck elfmc_sysdata;
  297. struct el_t2_data_t2 elfmc_t2data;
  298. struct el_t2_data_memory elfmc_memdata[4];
  299. struct el_t2_frame_header elfmc_footer; /* empty */
  300. };
  301. /*
  302. * Sable error log data structures on memory errors
  303. */
  304. struct el_t2_frame_corrected {
  305. struct el_t2_frame_header elfcc_header; /* ID$P-BC-COR */
  306. struct el_t2_logout_header elfcc_hdr;
  307. struct el_t2_data_corrected elfcc_procdata;
  308. /* struct el_t2_data_t2 elfcc_t2data; */
  309. /* struct el_t2_data_memory elfcc_memdata[4]; */
  310. struct el_t2_frame_header elfcc_footer; /* empty */
  311. };
  312. #ifdef __KERNEL__
  313. #ifndef __EXTERN_INLINE
  314. #define __EXTERN_INLINE extern inline
  315. #define __IO_EXTERN_INLINE
  316. #endif
  317. /*
  318. * I/O functions:
  319. *
  320. * T2 (the core logic PCI/memory support chipset for the SABLE
  321. * series of processors uses a sparse address mapping scheme to
  322. * get at PCI memory and I/O.
  323. */
  324. #define vip volatile int *
  325. #define vuip volatile unsigned int *
  326. extern inline u8 t2_inb(unsigned long addr)
  327. {
  328. long result = *(vip) ((addr << 5) + T2_IO + 0x00);
  329. return __kernel_extbl(result, addr & 3);
  330. }
  331. extern inline void t2_outb(u8 b, unsigned long addr)
  332. {
  333. unsigned long w;
  334. w = __kernel_insbl(b, addr & 3);
  335. *(vuip) ((addr << 5) + T2_IO + 0x00) = w;
  336. mb();
  337. }
  338. extern inline u16 t2_inw(unsigned long addr)
  339. {
  340. long result = *(vip) ((addr << 5) + T2_IO + 0x08);
  341. return __kernel_extwl(result, addr & 3);
  342. }
  343. extern inline void t2_outw(u16 b, unsigned long addr)
  344. {
  345. unsigned long w;
  346. w = __kernel_inswl(b, addr & 3);
  347. *(vuip) ((addr << 5) + T2_IO + 0x08) = w;
  348. mb();
  349. }
  350. extern inline u32 t2_inl(unsigned long addr)
  351. {
  352. return *(vuip) ((addr << 5) + T2_IO + 0x18);
  353. }
  354. extern inline void t2_outl(u32 b, unsigned long addr)
  355. {
  356. *(vuip) ((addr << 5) + T2_IO + 0x18) = b;
  357. mb();
  358. }
  359. /*
  360. * Memory functions.
  361. *
  362. * For reading and writing 8 and 16 bit quantities we need to
  363. * go through one of the three sparse address mapping regions
  364. * and use the HAE_MEM CSR to provide some bits of the address.
  365. * The following few routines use only sparse address region 1
  366. * which gives 1Gbyte of accessible space which relates exactly
  367. * to the amount of PCI memory mapping *into* system address space.
  368. * See p 6-17 of the specification but it looks something like this:
  369. *
  370. * 21164 Address:
  371. *
  372. * 3 2 1
  373. * 9876543210987654321098765432109876543210
  374. * 1ZZZZ0.PCI.QW.Address............BBLL
  375. *
  376. * ZZ = SBZ
  377. * BB = Byte offset
  378. * LL = Transfer length
  379. *
  380. * PCI Address:
  381. *
  382. * 3 2 1
  383. * 10987654321098765432109876543210
  384. * HHH....PCI.QW.Address........ 00
  385. *
  386. * HHH = 31:29 HAE_MEM CSR
  387. *
  388. */
  389. #ifdef T2_ONE_HAE_WINDOW
  390. #define t2_set_hae
  391. #else
  392. #define t2_set_hae { \
  393. unsigned long msb = addr >> 27; \
  394. addr &= T2_MEM_R1_MASK; \
  395. set_hae(msb); \
  396. }
  397. #endif
  398. /*
  399. * NOTE: take T2_DENSE_MEM off in each readX/writeX routine, since
  400. * they may be called directly, rather than through the
  401. * ioreadNN/iowriteNN routines.
  402. */
  403. __EXTERN_INLINE u8 t2_readb(const volatile void __iomem *xaddr)
  404. {
  405. unsigned long addr = (unsigned long) xaddr - T2_DENSE_MEM;
  406. unsigned long result;
  407. t2_set_hae;
  408. result = *(vip) ((addr << 5) + T2_SPARSE_MEM + 0x00);
  409. return __kernel_extbl(result, addr & 3);
  410. }
  411. __EXTERN_INLINE u16 t2_readw(const volatile void __iomem *xaddr)
  412. {
  413. unsigned long addr = (unsigned long) xaddr - T2_DENSE_MEM;
  414. unsigned long result;
  415. t2_set_hae;
  416. result = *(vuip) ((addr << 5) + T2_SPARSE_MEM + 0x08);
  417. return __kernel_extwl(result, addr & 3);
  418. }
  419. /*
  420. * On SABLE with T2, we must use SPARSE memory even for 32-bit access,
  421. * because we cannot access all of DENSE without changing its HAE.
  422. */
  423. __EXTERN_INLINE u32 t2_readl(const volatile void __iomem *xaddr)
  424. {
  425. unsigned long addr = (unsigned long) xaddr - T2_DENSE_MEM;
  426. unsigned long result;
  427. t2_set_hae;
  428. result = *(vuip) ((addr << 5) + T2_SPARSE_MEM + 0x18);
  429. return result & 0xffffffffUL;
  430. }
  431. __EXTERN_INLINE u64 t2_readq(const volatile void __iomem *xaddr)
  432. {
  433. unsigned long addr = (unsigned long) xaddr - T2_DENSE_MEM;
  434. unsigned long r0, r1, work;
  435. t2_set_hae;
  436. work = (addr << 5) + T2_SPARSE_MEM + 0x18;
  437. r0 = *(vuip)(work);
  438. r1 = *(vuip)(work + (4 << 5));
  439. return r1 << 32 | r0;
  440. }
  441. __EXTERN_INLINE void t2_writeb(u8 b, volatile void __iomem *xaddr)
  442. {
  443. unsigned long addr = (unsigned long) xaddr - T2_DENSE_MEM;
  444. unsigned long w;
  445. t2_set_hae;
  446. w = __kernel_insbl(b, addr & 3);
  447. *(vuip) ((addr << 5) + T2_SPARSE_MEM + 0x00) = w;
  448. }
  449. __EXTERN_INLINE void t2_writew(u16 b, volatile void __iomem *xaddr)
  450. {
  451. unsigned long addr = (unsigned long) xaddr - T2_DENSE_MEM;
  452. unsigned long w;
  453. t2_set_hae;
  454. w = __kernel_inswl(b, addr & 3);
  455. *(vuip) ((addr << 5) + T2_SPARSE_MEM + 0x08) = w;
  456. }
  457. /*
  458. * On SABLE with T2, we must use SPARSE memory even for 32-bit access,
  459. * because we cannot access all of DENSE without changing its HAE.
  460. */
  461. __EXTERN_INLINE void t2_writel(u32 b, volatile void __iomem *xaddr)
  462. {
  463. unsigned long addr = (unsigned long) xaddr - T2_DENSE_MEM;
  464. t2_set_hae;
  465. *(vuip) ((addr << 5) + T2_SPARSE_MEM + 0x18) = b;
  466. }
  467. __EXTERN_INLINE void t2_writeq(u64 b, volatile void __iomem *xaddr)
  468. {
  469. unsigned long addr = (unsigned long) xaddr - T2_DENSE_MEM;
  470. unsigned long work;
  471. t2_set_hae;
  472. work = (addr << 5) + T2_SPARSE_MEM + 0x18;
  473. *(vuip)work = b;
  474. *(vuip)(work + (4 << 5)) = b >> 32;
  475. }
  476. __EXTERN_INLINE void __iomem *t2_ioportmap(unsigned long addr)
  477. {
  478. return (void __iomem *)(addr + T2_IO);
  479. }
  480. __EXTERN_INLINE void __iomem *t2_ioremap(unsigned long addr,
  481. unsigned long size)
  482. {
  483. return (void __iomem *)(addr + T2_DENSE_MEM);
  484. }
  485. __EXTERN_INLINE int t2_is_ioaddr(unsigned long addr)
  486. {
  487. return (long)addr >= 0;
  488. }
  489. __EXTERN_INLINE int t2_is_mmio(const volatile void __iomem *addr)
  490. {
  491. return (unsigned long)addr >= T2_DENSE_MEM;
  492. }
  493. /* New-style ioread interface. The mmio routines are so ugly for T2 that
  494. it doesn't make sense to merge the pio and mmio routines. */
  495. #define IOPORT(OS, NS) \
  496. __EXTERN_INLINE unsigned int t2_ioread##NS(void __iomem *xaddr) \
  497. { \
  498. if (t2_is_mmio(xaddr)) \
  499. return t2_read##OS(xaddr); \
  500. else \
  501. return t2_in##OS((unsigned long)xaddr - T2_IO); \
  502. } \
  503. __EXTERN_INLINE void t2_iowrite##NS(u##NS b, void __iomem *xaddr) \
  504. { \
  505. if (t2_is_mmio(xaddr)) \
  506. t2_write##OS(b, xaddr); \
  507. else \
  508. t2_out##OS(b, (unsigned long)xaddr - T2_IO); \
  509. }
  510. IOPORT(b, 8)
  511. IOPORT(w, 16)
  512. IOPORT(l, 32)
  513. #undef IOPORT
  514. #undef vip
  515. #undef vuip
  516. #undef __IO_PREFIX
  517. #define __IO_PREFIX t2
  518. #define t2_trivial_rw_bw 0
  519. #define t2_trivial_rw_lq 0
  520. #define t2_trivial_io_bw 0
  521. #define t2_trivial_io_lq 0
  522. #define t2_trivial_iounmap 1
  523. #include <asm/io_trivial.h>
  524. #ifdef __IO_EXTERN_INLINE
  525. #undef __EXTERN_INLINE
  526. #undef __IO_EXTERN_INLINE
  527. #endif
  528. #endif /* __KERNEL__ */
  529. #endif /* __ALPHA_T2__H__ */