sh-desc.c 144 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563
  1. /* CPU data for sh.
  2. THIS FILE IS MACHINE GENERATED WITH CGEN.
  3. Copyright 1996-2015 Free Software Foundation, Inc.
  4. This file is part of the GNU Binutils and/or GDB, the GNU debugger.
  5. This file is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 3, or (at your option)
  8. any later version.
  9. It is distributed in the hope that it will be useful, but WITHOUT
  10. ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  11. or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
  12. License for more details.
  13. You should have received a copy of the GNU General Public License along
  14. with this program; if not, see <http://www.gnu.org/licenses/>.
  15. */
  16. #include "sysdep.h"
  17. #include <stdio.h>
  18. #include <stdarg.h>
  19. #include "ansidecl.h"
  20. #include "bfd.h"
  21. #include "symcat.h"
  22. #include "sh-desc.h"
  23. #include "sh-opc.h"
  24. #include "opintl.h"
  25. #include "libiberty.h"
  26. #include "xregex.h"
  27. /* Attributes. */
  28. static const CGEN_ATTR_ENTRY bool_attr[] =
  29. {
  30. { "#f", 0 },
  31. { "#t", 1 },
  32. { 0, 0 }
  33. };
  34. static const CGEN_ATTR_ENTRY MACH_attr[] ATTRIBUTE_UNUSED =
  35. {
  36. { "base", MACH_BASE },
  37. { "sh2", MACH_SH2 },
  38. { "sh2e", MACH_SH2E },
  39. { "sh2a_fpu", MACH_SH2A_FPU },
  40. { "sh2a_nofpu", MACH_SH2A_NOFPU },
  41. { "sh3", MACH_SH3 },
  42. { "sh3e", MACH_SH3E },
  43. { "sh4_nofpu", MACH_SH4_NOFPU },
  44. { "sh4", MACH_SH4 },
  45. { "sh4a_nofpu", MACH_SH4A_NOFPU },
  46. { "sh4a", MACH_SH4A },
  47. { "sh4al", MACH_SH4AL },
  48. { "sh5", MACH_SH5 },
  49. { "max", MACH_MAX },
  50. { 0, 0 }
  51. };
  52. static const CGEN_ATTR_ENTRY ISA_attr[] ATTRIBUTE_UNUSED =
  53. {
  54. { "compact", ISA_COMPACT },
  55. { "media", ISA_MEDIA },
  56. { "max", ISA_MAX },
  57. { 0, 0 }
  58. };
  59. static const CGEN_ATTR_ENTRY SH4_GROUP_attr[] ATTRIBUTE_UNUSED =
  60. {
  61. { "NONE", SH4_GROUP_NONE },
  62. { "MT", SH4_GROUP_MT },
  63. { "EX", SH4_GROUP_EX },
  64. { "BR", SH4_GROUP_BR },
  65. { "LS", SH4_GROUP_LS },
  66. { "FE", SH4_GROUP_FE },
  67. { "CO", SH4_GROUP_CO },
  68. { "MAX", SH4_GROUP_MAX },
  69. { 0, 0 }
  70. };
  71. static const CGEN_ATTR_ENTRY SH4A_GROUP_attr[] ATTRIBUTE_UNUSED =
  72. {
  73. { "NONE", SH4A_GROUP_NONE },
  74. { "MT", SH4A_GROUP_MT },
  75. { "EX", SH4A_GROUP_EX },
  76. { "BR", SH4A_GROUP_BR },
  77. { "LS", SH4A_GROUP_LS },
  78. { "FE", SH4A_GROUP_FE },
  79. { "CO", SH4A_GROUP_CO },
  80. { "MAX", SH4A_GROUP_MAX },
  81. { 0, 0 }
  82. };
  83. const CGEN_ATTR_TABLE sh_cgen_ifield_attr_table[] =
  84. {
  85. { "MACH", & MACH_attr[0], & MACH_attr[0] },
  86. { "ISA", & ISA_attr[0], & ISA_attr[0] },
  87. { "VIRTUAL", &bool_attr[0], &bool_attr[0] },
  88. { "PCREL-ADDR", &bool_attr[0], &bool_attr[0] },
  89. { "ABS-ADDR", &bool_attr[0], &bool_attr[0] },
  90. { "RESERVED", &bool_attr[0], &bool_attr[0] },
  91. { "SIGN-OPT", &bool_attr[0], &bool_attr[0] },
  92. { "SIGNED", &bool_attr[0], &bool_attr[0] },
  93. { 0, 0, 0 }
  94. };
  95. const CGEN_ATTR_TABLE sh_cgen_hardware_attr_table[] =
  96. {
  97. { "MACH", & MACH_attr[0], & MACH_attr[0] },
  98. { "ISA", & ISA_attr[0], & ISA_attr[0] },
  99. { "VIRTUAL", &bool_attr[0], &bool_attr[0] },
  100. { "CACHE-ADDR", &bool_attr[0], &bool_attr[0] },
  101. { "PC", &bool_attr[0], &bool_attr[0] },
  102. { "PROFILE", &bool_attr[0], &bool_attr[0] },
  103. { 0, 0, 0 }
  104. };
  105. const CGEN_ATTR_TABLE sh_cgen_operand_attr_table[] =
  106. {
  107. { "MACH", & MACH_attr[0], & MACH_attr[0] },
  108. { "ISA", & ISA_attr[0], & ISA_attr[0] },
  109. { "VIRTUAL", &bool_attr[0], &bool_attr[0] },
  110. { "PCREL-ADDR", &bool_attr[0], &bool_attr[0] },
  111. { "ABS-ADDR", &bool_attr[0], &bool_attr[0] },
  112. { "SIGN-OPT", &bool_attr[0], &bool_attr[0] },
  113. { "SIGNED", &bool_attr[0], &bool_attr[0] },
  114. { "NEGATIVE", &bool_attr[0], &bool_attr[0] },
  115. { "RELAX", &bool_attr[0], &bool_attr[0] },
  116. { "SEM-ONLY", &bool_attr[0], &bool_attr[0] },
  117. { 0, 0, 0 }
  118. };
  119. const CGEN_ATTR_TABLE sh_cgen_insn_attr_table[] =
  120. {
  121. { "MACH", & MACH_attr[0], & MACH_attr[0] },
  122. { "ISA", & ISA_attr[0], & ISA_attr[0] },
  123. { "SH4-GROUP", & SH4_GROUP_attr[0], & SH4_GROUP_attr[0] },
  124. { "SH4A-GROUP", & SH4A_GROUP_attr[0], & SH4A_GROUP_attr[0] },
  125. { "ALIAS", &bool_attr[0], &bool_attr[0] },
  126. { "VIRTUAL", &bool_attr[0], &bool_attr[0] },
  127. { "UNCOND-CTI", &bool_attr[0], &bool_attr[0] },
  128. { "COND-CTI", &bool_attr[0], &bool_attr[0] },
  129. { "SKIP-CTI", &bool_attr[0], &bool_attr[0] },
  130. { "DELAY-SLOT", &bool_attr[0], &bool_attr[0] },
  131. { "RELAXABLE", &bool_attr[0], &bool_attr[0] },
  132. { "RELAXED", &bool_attr[0], &bool_attr[0] },
  133. { "NO-DIS", &bool_attr[0], &bool_attr[0] },
  134. { "PBB", &bool_attr[0], &bool_attr[0] },
  135. { "ILLSLOT", &bool_attr[0], &bool_attr[0] },
  136. { "FP-INSN", &bool_attr[0], &bool_attr[0] },
  137. { "32-BIT-INSN", &bool_attr[0], &bool_attr[0] },
  138. { 0, 0, 0 }
  139. };
  140. /* Instruction set variants. */
  141. static const CGEN_ISA sh_cgen_isa_table[] = {
  142. { "media", 32, 32, 32, 32 },
  143. { "compact", 32, 32, 16, 32 },
  144. { 0, 0, 0, 0, 0 }
  145. };
  146. /* Machine variants. */
  147. static const CGEN_MACH sh_cgen_mach_table[] = {
  148. { "sh2", "sh2", MACH_SH2, 0 },
  149. { "sh2e", "sh2e", MACH_SH2E, 0 },
  150. { "sh2a-fpu", "sh2a-fpu", MACH_SH2A_FPU, 0 },
  151. { "sh2a-nofpu", "sh2a-nofpu", MACH_SH2A_NOFPU, 0 },
  152. { "sh3", "sh3", MACH_SH3, 0 },
  153. { "sh3e", "sh3e", MACH_SH3E, 0 },
  154. { "sh4-nofpu", "sh4-nofpu", MACH_SH4_NOFPU, 0 },
  155. { "sh4", "sh4", MACH_SH4, 0 },
  156. { "sh4a-nofpu", "sh4a-nofpu", MACH_SH4A_NOFPU, 0 },
  157. { "sh4a", "sh4a", MACH_SH4A, 0 },
  158. { "sh4al", "sh4al", MACH_SH4AL, 0 },
  159. { "sh5", "sh5", MACH_SH5, 0 },
  160. { 0, 0, 0, 0 }
  161. };
  162. static CGEN_KEYWORD_ENTRY sh_cgen_opval_frc_names_entries[] =
  163. {
  164. { "fr0", 0, {0, {{{0, 0}}}}, 0, 0 },
  165. { "fr1", 1, {0, {{{0, 0}}}}, 0, 0 },
  166. { "fr2", 2, {0, {{{0, 0}}}}, 0, 0 },
  167. { "fr3", 3, {0, {{{0, 0}}}}, 0, 0 },
  168. { "fr4", 4, {0, {{{0, 0}}}}, 0, 0 },
  169. { "fr5", 5, {0, {{{0, 0}}}}, 0, 0 },
  170. { "fr6", 6, {0, {{{0, 0}}}}, 0, 0 },
  171. { "fr7", 7, {0, {{{0, 0}}}}, 0, 0 },
  172. { "fr8", 8, {0, {{{0, 0}}}}, 0, 0 },
  173. { "fr9", 9, {0, {{{0, 0}}}}, 0, 0 },
  174. { "fr10", 10, {0, {{{0, 0}}}}, 0, 0 },
  175. { "fr11", 11, {0, {{{0, 0}}}}, 0, 0 },
  176. { "fr12", 12, {0, {{{0, 0}}}}, 0, 0 },
  177. { "fr13", 13, {0, {{{0, 0}}}}, 0, 0 },
  178. { "fr14", 14, {0, {{{0, 0}}}}, 0, 0 },
  179. { "fr15", 15, {0, {{{0, 0}}}}, 0, 0 }
  180. };
  181. CGEN_KEYWORD sh_cgen_opval_frc_names =
  182. {
  183. & sh_cgen_opval_frc_names_entries[0],
  184. 16,
  185. 0, 0, 0, 0, ""
  186. };
  187. static CGEN_KEYWORD_ENTRY sh_cgen_opval_drc_names_entries[] =
  188. {
  189. { "dr0", 0, {0, {{{0, 0}}}}, 0, 0 },
  190. { "dr2", 2, {0, {{{0, 0}}}}, 0, 0 },
  191. { "dr4", 4, {0, {{{0, 0}}}}, 0, 0 },
  192. { "dr6", 6, {0, {{{0, 0}}}}, 0, 0 },
  193. { "dr8", 8, {0, {{{0, 0}}}}, 0, 0 },
  194. { "dr10", 10, {0, {{{0, 0}}}}, 0, 0 },
  195. { "dr12", 12, {0, {{{0, 0}}}}, 0, 0 },
  196. { "dr14", 14, {0, {{{0, 0}}}}, 0, 0 }
  197. };
  198. CGEN_KEYWORD sh_cgen_opval_drc_names =
  199. {
  200. & sh_cgen_opval_drc_names_entries[0],
  201. 8,
  202. 0, 0, 0, 0, ""
  203. };
  204. static CGEN_KEYWORD_ENTRY sh_cgen_opval_xf_names_entries[] =
  205. {
  206. { "xf0", 0, {0, {{{0, 0}}}}, 0, 0 },
  207. { "xf1", 1, {0, {{{0, 0}}}}, 0, 0 },
  208. { "xf2", 2, {0, {{{0, 0}}}}, 0, 0 },
  209. { "xf3", 3, {0, {{{0, 0}}}}, 0, 0 },
  210. { "xf4", 4, {0, {{{0, 0}}}}, 0, 0 },
  211. { "xf5", 5, {0, {{{0, 0}}}}, 0, 0 },
  212. { "xf6", 6, {0, {{{0, 0}}}}, 0, 0 },
  213. { "xf7", 7, {0, {{{0, 0}}}}, 0, 0 },
  214. { "xf8", 8, {0, {{{0, 0}}}}, 0, 0 },
  215. { "xf9", 9, {0, {{{0, 0}}}}, 0, 0 },
  216. { "xf10", 10, {0, {{{0, 0}}}}, 0, 0 },
  217. { "xf11", 11, {0, {{{0, 0}}}}, 0, 0 },
  218. { "xf12", 12, {0, {{{0, 0}}}}, 0, 0 },
  219. { "xf13", 13, {0, {{{0, 0}}}}, 0, 0 },
  220. { "xf14", 14, {0, {{{0, 0}}}}, 0, 0 },
  221. { "xf15", 15, {0, {{{0, 0}}}}, 0, 0 }
  222. };
  223. CGEN_KEYWORD sh_cgen_opval_xf_names =
  224. {
  225. & sh_cgen_opval_xf_names_entries[0],
  226. 16,
  227. 0, 0, 0, 0, ""
  228. };
  229. static CGEN_KEYWORD_ENTRY sh_cgen_opval_h_gr_entries[] =
  230. {
  231. { "r0", 0, {0, {{{0, 0}}}}, 0, 0 },
  232. { "r1", 1, {0, {{{0, 0}}}}, 0, 0 },
  233. { "r2", 2, {0, {{{0, 0}}}}, 0, 0 },
  234. { "r3", 3, {0, {{{0, 0}}}}, 0, 0 },
  235. { "r4", 4, {0, {{{0, 0}}}}, 0, 0 },
  236. { "r5", 5, {0, {{{0, 0}}}}, 0, 0 },
  237. { "r6", 6, {0, {{{0, 0}}}}, 0, 0 },
  238. { "r7", 7, {0, {{{0, 0}}}}, 0, 0 },
  239. { "r8", 8, {0, {{{0, 0}}}}, 0, 0 },
  240. { "r9", 9, {0, {{{0, 0}}}}, 0, 0 },
  241. { "r10", 10, {0, {{{0, 0}}}}, 0, 0 },
  242. { "r11", 11, {0, {{{0, 0}}}}, 0, 0 },
  243. { "r12", 12, {0, {{{0, 0}}}}, 0, 0 },
  244. { "r13", 13, {0, {{{0, 0}}}}, 0, 0 },
  245. { "r14", 14, {0, {{{0, 0}}}}, 0, 0 },
  246. { "r15", 15, {0, {{{0, 0}}}}, 0, 0 },
  247. { "r16", 16, {0, {{{0, 0}}}}, 0, 0 },
  248. { "r17", 17, {0, {{{0, 0}}}}, 0, 0 },
  249. { "r18", 18, {0, {{{0, 0}}}}, 0, 0 },
  250. { "r19", 19, {0, {{{0, 0}}}}, 0, 0 },
  251. { "r20", 20, {0, {{{0, 0}}}}, 0, 0 },
  252. { "r21", 21, {0, {{{0, 0}}}}, 0, 0 },
  253. { "r22", 22, {0, {{{0, 0}}}}, 0, 0 },
  254. { "r23", 23, {0, {{{0, 0}}}}, 0, 0 },
  255. { "r24", 24, {0, {{{0, 0}}}}, 0, 0 },
  256. { "r25", 25, {0, {{{0, 0}}}}, 0, 0 },
  257. { "r26", 26, {0, {{{0, 0}}}}, 0, 0 },
  258. { "r27", 27, {0, {{{0, 0}}}}, 0, 0 },
  259. { "r28", 28, {0, {{{0, 0}}}}, 0, 0 },
  260. { "r29", 29, {0, {{{0, 0}}}}, 0, 0 },
  261. { "r30", 30, {0, {{{0, 0}}}}, 0, 0 },
  262. { "r31", 31, {0, {{{0, 0}}}}, 0, 0 },
  263. { "r32", 32, {0, {{{0, 0}}}}, 0, 0 },
  264. { "r33", 33, {0, {{{0, 0}}}}, 0, 0 },
  265. { "r34", 34, {0, {{{0, 0}}}}, 0, 0 },
  266. { "r35", 35, {0, {{{0, 0}}}}, 0, 0 },
  267. { "r36", 36, {0, {{{0, 0}}}}, 0, 0 },
  268. { "r37", 37, {0, {{{0, 0}}}}, 0, 0 },
  269. { "r38", 38, {0, {{{0, 0}}}}, 0, 0 },
  270. { "r39", 39, {0, {{{0, 0}}}}, 0, 0 },
  271. { "r40", 40, {0, {{{0, 0}}}}, 0, 0 },
  272. { "r41", 41, {0, {{{0, 0}}}}, 0, 0 },
  273. { "r42", 42, {0, {{{0, 0}}}}, 0, 0 },
  274. { "r43", 43, {0, {{{0, 0}}}}, 0, 0 },
  275. { "r44", 44, {0, {{{0, 0}}}}, 0, 0 },
  276. { "r45", 45, {0, {{{0, 0}}}}, 0, 0 },
  277. { "r46", 46, {0, {{{0, 0}}}}, 0, 0 },
  278. { "r47", 47, {0, {{{0, 0}}}}, 0, 0 },
  279. { "r48", 48, {0, {{{0, 0}}}}, 0, 0 },
  280. { "r49", 49, {0, {{{0, 0}}}}, 0, 0 },
  281. { "r50", 50, {0, {{{0, 0}}}}, 0, 0 },
  282. { "r51", 51, {0, {{{0, 0}}}}, 0, 0 },
  283. { "r52", 52, {0, {{{0, 0}}}}, 0, 0 },
  284. { "r53", 53, {0, {{{0, 0}}}}, 0, 0 },
  285. { "r54", 54, {0, {{{0, 0}}}}, 0, 0 },
  286. { "r55", 55, {0, {{{0, 0}}}}, 0, 0 },
  287. { "r56", 56, {0, {{{0, 0}}}}, 0, 0 },
  288. { "r57", 57, {0, {{{0, 0}}}}, 0, 0 },
  289. { "r58", 58, {0, {{{0, 0}}}}, 0, 0 },
  290. { "r59", 59, {0, {{{0, 0}}}}, 0, 0 },
  291. { "r60", 60, {0, {{{0, 0}}}}, 0, 0 },
  292. { "r61", 61, {0, {{{0, 0}}}}, 0, 0 },
  293. { "r62", 62, {0, {{{0, 0}}}}, 0, 0 },
  294. { "r63", 63, {0, {{{0, 0}}}}, 0, 0 }
  295. };
  296. CGEN_KEYWORD sh_cgen_opval_h_gr =
  297. {
  298. & sh_cgen_opval_h_gr_entries[0],
  299. 64,
  300. 0, 0, 0, 0, ""
  301. };
  302. static CGEN_KEYWORD_ENTRY sh_cgen_opval_h_grc_entries[] =
  303. {
  304. { "r0", 0, {0, {{{0, 0}}}}, 0, 0 },
  305. { "r1", 1, {0, {{{0, 0}}}}, 0, 0 },
  306. { "r2", 2, {0, {{{0, 0}}}}, 0, 0 },
  307. { "r3", 3, {0, {{{0, 0}}}}, 0, 0 },
  308. { "r4", 4, {0, {{{0, 0}}}}, 0, 0 },
  309. { "r5", 5, {0, {{{0, 0}}}}, 0, 0 },
  310. { "r6", 6, {0, {{{0, 0}}}}, 0, 0 },
  311. { "r7", 7, {0, {{{0, 0}}}}, 0, 0 },
  312. { "r8", 8, {0, {{{0, 0}}}}, 0, 0 },
  313. { "r9", 9, {0, {{{0, 0}}}}, 0, 0 },
  314. { "r10", 10, {0, {{{0, 0}}}}, 0, 0 },
  315. { "r11", 11, {0, {{{0, 0}}}}, 0, 0 },
  316. { "r12", 12, {0, {{{0, 0}}}}, 0, 0 },
  317. { "r13", 13, {0, {{{0, 0}}}}, 0, 0 },
  318. { "r14", 14, {0, {{{0, 0}}}}, 0, 0 },
  319. { "r15", 15, {0, {{{0, 0}}}}, 0, 0 }
  320. };
  321. CGEN_KEYWORD sh_cgen_opval_h_grc =
  322. {
  323. & sh_cgen_opval_h_grc_entries[0],
  324. 16,
  325. 0, 0, 0, 0, ""
  326. };
  327. static CGEN_KEYWORD_ENTRY sh_cgen_opval_h_cr_entries[] =
  328. {
  329. { "cr0", 0, {0, {{{0, 0}}}}, 0, 0 },
  330. { "cr1", 1, {0, {{{0, 0}}}}, 0, 0 },
  331. { "cr2", 2, {0, {{{0, 0}}}}, 0, 0 },
  332. { "cr3", 3, {0, {{{0, 0}}}}, 0, 0 },
  333. { "cr4", 4, {0, {{{0, 0}}}}, 0, 0 },
  334. { "cr5", 5, {0, {{{0, 0}}}}, 0, 0 },
  335. { "cr6", 6, {0, {{{0, 0}}}}, 0, 0 },
  336. { "cr7", 7, {0, {{{0, 0}}}}, 0, 0 },
  337. { "cr8", 8, {0, {{{0, 0}}}}, 0, 0 },
  338. { "cr9", 9, {0, {{{0, 0}}}}, 0, 0 },
  339. { "cr10", 10, {0, {{{0, 0}}}}, 0, 0 },
  340. { "cr11", 11, {0, {{{0, 0}}}}, 0, 0 },
  341. { "cr12", 12, {0, {{{0, 0}}}}, 0, 0 },
  342. { "cr13", 13, {0, {{{0, 0}}}}, 0, 0 },
  343. { "cr14", 14, {0, {{{0, 0}}}}, 0, 0 },
  344. { "cr15", 15, {0, {{{0, 0}}}}, 0, 0 },
  345. { "cr16", 16, {0, {{{0, 0}}}}, 0, 0 },
  346. { "cr17", 17, {0, {{{0, 0}}}}, 0, 0 },
  347. { "cr18", 18, {0, {{{0, 0}}}}, 0, 0 },
  348. { "cr19", 19, {0, {{{0, 0}}}}, 0, 0 },
  349. { "cr20", 20, {0, {{{0, 0}}}}, 0, 0 },
  350. { "cr21", 21, {0, {{{0, 0}}}}, 0, 0 },
  351. { "cr22", 22, {0, {{{0, 0}}}}, 0, 0 },
  352. { "cr23", 23, {0, {{{0, 0}}}}, 0, 0 },
  353. { "cr24", 24, {0, {{{0, 0}}}}, 0, 0 },
  354. { "cr25", 25, {0, {{{0, 0}}}}, 0, 0 },
  355. { "cr26", 26, {0, {{{0, 0}}}}, 0, 0 },
  356. { "cr27", 27, {0, {{{0, 0}}}}, 0, 0 },
  357. { "cr28", 28, {0, {{{0, 0}}}}, 0, 0 },
  358. { "cr29", 29, {0, {{{0, 0}}}}, 0, 0 },
  359. { "cr30", 30, {0, {{{0, 0}}}}, 0, 0 },
  360. { "cr31", 31, {0, {{{0, 0}}}}, 0, 0 },
  361. { "cr32", 32, {0, {{{0, 0}}}}, 0, 0 },
  362. { "cr33", 33, {0, {{{0, 0}}}}, 0, 0 },
  363. { "cr34", 34, {0, {{{0, 0}}}}, 0, 0 },
  364. { "cr35", 35, {0, {{{0, 0}}}}, 0, 0 },
  365. { "cr36", 36, {0, {{{0, 0}}}}, 0, 0 },
  366. { "cr37", 37, {0, {{{0, 0}}}}, 0, 0 },
  367. { "cr38", 38, {0, {{{0, 0}}}}, 0, 0 },
  368. { "cr39", 39, {0, {{{0, 0}}}}, 0, 0 },
  369. { "cr40", 40, {0, {{{0, 0}}}}, 0, 0 },
  370. { "cr41", 41, {0, {{{0, 0}}}}, 0, 0 },
  371. { "cr42", 42, {0, {{{0, 0}}}}, 0, 0 },
  372. { "cr43", 43, {0, {{{0, 0}}}}, 0, 0 },
  373. { "cr44", 44, {0, {{{0, 0}}}}, 0, 0 },
  374. { "cr45", 45, {0, {{{0, 0}}}}, 0, 0 },
  375. { "cr46", 46, {0, {{{0, 0}}}}, 0, 0 },
  376. { "cr47", 47, {0, {{{0, 0}}}}, 0, 0 },
  377. { "cr48", 48, {0, {{{0, 0}}}}, 0, 0 },
  378. { "cr49", 49, {0, {{{0, 0}}}}, 0, 0 },
  379. { "cr50", 50, {0, {{{0, 0}}}}, 0, 0 },
  380. { "cr51", 51, {0, {{{0, 0}}}}, 0, 0 },
  381. { "cr52", 52, {0, {{{0, 0}}}}, 0, 0 },
  382. { "cr53", 53, {0, {{{0, 0}}}}, 0, 0 },
  383. { "cr54", 54, {0, {{{0, 0}}}}, 0, 0 },
  384. { "cr55", 55, {0, {{{0, 0}}}}, 0, 0 },
  385. { "cr56", 56, {0, {{{0, 0}}}}, 0, 0 },
  386. { "cr57", 57, {0, {{{0, 0}}}}, 0, 0 },
  387. { "cr58", 58, {0, {{{0, 0}}}}, 0, 0 },
  388. { "cr59", 59, {0, {{{0, 0}}}}, 0, 0 },
  389. { "cr60", 60, {0, {{{0, 0}}}}, 0, 0 },
  390. { "cr61", 61, {0, {{{0, 0}}}}, 0, 0 },
  391. { "cr62", 62, {0, {{{0, 0}}}}, 0, 0 },
  392. { "cr63", 63, {0, {{{0, 0}}}}, 0, 0 }
  393. };
  394. CGEN_KEYWORD sh_cgen_opval_h_cr =
  395. {
  396. & sh_cgen_opval_h_cr_entries[0],
  397. 64,
  398. 0, 0, 0, 0, ""
  399. };
  400. static CGEN_KEYWORD_ENTRY sh_cgen_opval_h_fr_entries[] =
  401. {
  402. { "fr0", 0, {0, {{{0, 0}}}}, 0, 0 },
  403. { "fr1", 1, {0, {{{0, 0}}}}, 0, 0 },
  404. { "fr2", 2, {0, {{{0, 0}}}}, 0, 0 },
  405. { "fr3", 3, {0, {{{0, 0}}}}, 0, 0 },
  406. { "fr4", 4, {0, {{{0, 0}}}}, 0, 0 },
  407. { "fr5", 5, {0, {{{0, 0}}}}, 0, 0 },
  408. { "fr6", 6, {0, {{{0, 0}}}}, 0, 0 },
  409. { "fr7", 7, {0, {{{0, 0}}}}, 0, 0 },
  410. { "fr8", 8, {0, {{{0, 0}}}}, 0, 0 },
  411. { "fr9", 9, {0, {{{0, 0}}}}, 0, 0 },
  412. { "fr10", 10, {0, {{{0, 0}}}}, 0, 0 },
  413. { "fr11", 11, {0, {{{0, 0}}}}, 0, 0 },
  414. { "fr12", 12, {0, {{{0, 0}}}}, 0, 0 },
  415. { "fr13", 13, {0, {{{0, 0}}}}, 0, 0 },
  416. { "fr14", 14, {0, {{{0, 0}}}}, 0, 0 },
  417. { "fr15", 15, {0, {{{0, 0}}}}, 0, 0 },
  418. { "fr16", 16, {0, {{{0, 0}}}}, 0, 0 },
  419. { "fr17", 17, {0, {{{0, 0}}}}, 0, 0 },
  420. { "fr18", 18, {0, {{{0, 0}}}}, 0, 0 },
  421. { "fr19", 19, {0, {{{0, 0}}}}, 0, 0 },
  422. { "fr20", 20, {0, {{{0, 0}}}}, 0, 0 },
  423. { "fr21", 21, {0, {{{0, 0}}}}, 0, 0 },
  424. { "fr22", 22, {0, {{{0, 0}}}}, 0, 0 },
  425. { "fr23", 23, {0, {{{0, 0}}}}, 0, 0 },
  426. { "fr24", 24, {0, {{{0, 0}}}}, 0, 0 },
  427. { "fr25", 25, {0, {{{0, 0}}}}, 0, 0 },
  428. { "fr26", 26, {0, {{{0, 0}}}}, 0, 0 },
  429. { "fr27", 27, {0, {{{0, 0}}}}, 0, 0 },
  430. { "fr28", 28, {0, {{{0, 0}}}}, 0, 0 },
  431. { "fr29", 29, {0, {{{0, 0}}}}, 0, 0 },
  432. { "fr30", 30, {0, {{{0, 0}}}}, 0, 0 },
  433. { "fr31", 31, {0, {{{0, 0}}}}, 0, 0 },
  434. { "fr32", 32, {0, {{{0, 0}}}}, 0, 0 },
  435. { "fr33", 33, {0, {{{0, 0}}}}, 0, 0 },
  436. { "fr34", 34, {0, {{{0, 0}}}}, 0, 0 },
  437. { "fr35", 35, {0, {{{0, 0}}}}, 0, 0 },
  438. { "fr36", 36, {0, {{{0, 0}}}}, 0, 0 },
  439. { "fr37", 37, {0, {{{0, 0}}}}, 0, 0 },
  440. { "fr38", 38, {0, {{{0, 0}}}}, 0, 0 },
  441. { "fr39", 39, {0, {{{0, 0}}}}, 0, 0 },
  442. { "fr40", 40, {0, {{{0, 0}}}}, 0, 0 },
  443. { "fr41", 41, {0, {{{0, 0}}}}, 0, 0 },
  444. { "fr42", 42, {0, {{{0, 0}}}}, 0, 0 },
  445. { "fr43", 43, {0, {{{0, 0}}}}, 0, 0 },
  446. { "fr44", 44, {0, {{{0, 0}}}}, 0, 0 },
  447. { "fr45", 45, {0, {{{0, 0}}}}, 0, 0 },
  448. { "fr46", 46, {0, {{{0, 0}}}}, 0, 0 },
  449. { "fr47", 47, {0, {{{0, 0}}}}, 0, 0 },
  450. { "fr48", 48, {0, {{{0, 0}}}}, 0, 0 },
  451. { "fr49", 49, {0, {{{0, 0}}}}, 0, 0 },
  452. { "fr50", 50, {0, {{{0, 0}}}}, 0, 0 },
  453. { "fr51", 51, {0, {{{0, 0}}}}, 0, 0 },
  454. { "fr52", 52, {0, {{{0, 0}}}}, 0, 0 },
  455. { "fr53", 53, {0, {{{0, 0}}}}, 0, 0 },
  456. { "fr54", 54, {0, {{{0, 0}}}}, 0, 0 },
  457. { "fr55", 55, {0, {{{0, 0}}}}, 0, 0 },
  458. { "fr56", 56, {0, {{{0, 0}}}}, 0, 0 },
  459. { "fr57", 57, {0, {{{0, 0}}}}, 0, 0 },
  460. { "fr58", 58, {0, {{{0, 0}}}}, 0, 0 },
  461. { "fr59", 59, {0, {{{0, 0}}}}, 0, 0 },
  462. { "fr60", 60, {0, {{{0, 0}}}}, 0, 0 },
  463. { "fr61", 61, {0, {{{0, 0}}}}, 0, 0 },
  464. { "fr62", 62, {0, {{{0, 0}}}}, 0, 0 },
  465. { "fr63", 63, {0, {{{0, 0}}}}, 0, 0 }
  466. };
  467. CGEN_KEYWORD sh_cgen_opval_h_fr =
  468. {
  469. & sh_cgen_opval_h_fr_entries[0],
  470. 64,
  471. 0, 0, 0, 0, ""
  472. };
  473. static CGEN_KEYWORD_ENTRY sh_cgen_opval_h_fp_entries[] =
  474. {
  475. { "fp0", 0, {0, {{{0, 0}}}}, 0, 0 },
  476. { "fp2", 2, {0, {{{0, 0}}}}, 0, 0 },
  477. { "fp4", 4, {0, {{{0, 0}}}}, 0, 0 },
  478. { "fp6", 6, {0, {{{0, 0}}}}, 0, 0 },
  479. { "fp8", 8, {0, {{{0, 0}}}}, 0, 0 },
  480. { "fp10", 10, {0, {{{0, 0}}}}, 0, 0 },
  481. { "fp12", 12, {0, {{{0, 0}}}}, 0, 0 },
  482. { "fp14", 14, {0, {{{0, 0}}}}, 0, 0 },
  483. { "fp16", 16, {0, {{{0, 0}}}}, 0, 0 },
  484. { "fp18", 18, {0, {{{0, 0}}}}, 0, 0 },
  485. { "fp20", 20, {0, {{{0, 0}}}}, 0, 0 },
  486. { "fp22", 22, {0, {{{0, 0}}}}, 0, 0 },
  487. { "fp24", 24, {0, {{{0, 0}}}}, 0, 0 },
  488. { "fp26", 26, {0, {{{0, 0}}}}, 0, 0 },
  489. { "fp28", 28, {0, {{{0, 0}}}}, 0, 0 },
  490. { "fp30", 30, {0, {{{0, 0}}}}, 0, 0 },
  491. { "fp32", 32, {0, {{{0, 0}}}}, 0, 0 },
  492. { "fp34", 34, {0, {{{0, 0}}}}, 0, 0 },
  493. { "fp36", 36, {0, {{{0, 0}}}}, 0, 0 },
  494. { "fp38", 38, {0, {{{0, 0}}}}, 0, 0 },
  495. { "fp40", 40, {0, {{{0, 0}}}}, 0, 0 },
  496. { "fp42", 42, {0, {{{0, 0}}}}, 0, 0 },
  497. { "fp44", 44, {0, {{{0, 0}}}}, 0, 0 },
  498. { "fp46", 46, {0, {{{0, 0}}}}, 0, 0 },
  499. { "fp48", 48, {0, {{{0, 0}}}}, 0, 0 },
  500. { "fp50", 50, {0, {{{0, 0}}}}, 0, 0 },
  501. { "fp52", 52, {0, {{{0, 0}}}}, 0, 0 },
  502. { "fp54", 54, {0, {{{0, 0}}}}, 0, 0 },
  503. { "fp56", 56, {0, {{{0, 0}}}}, 0, 0 },
  504. { "fp58", 58, {0, {{{0, 0}}}}, 0, 0 },
  505. { "fp60", 60, {0, {{{0, 0}}}}, 0, 0 },
  506. { "fp62", 62, {0, {{{0, 0}}}}, 0, 0 }
  507. };
  508. CGEN_KEYWORD sh_cgen_opval_h_fp =
  509. {
  510. & sh_cgen_opval_h_fp_entries[0],
  511. 32,
  512. 0, 0, 0, 0, ""
  513. };
  514. static CGEN_KEYWORD_ENTRY sh_cgen_opval_h_fv_entries[] =
  515. {
  516. { "fv0", 0, {0, {{{0, 0}}}}, 0, 0 },
  517. { "fv4", 4, {0, {{{0, 0}}}}, 0, 0 },
  518. { "fv8", 8, {0, {{{0, 0}}}}, 0, 0 },
  519. { "fv12", 12, {0, {{{0, 0}}}}, 0, 0 },
  520. { "fv16", 16, {0, {{{0, 0}}}}, 0, 0 },
  521. { "fv20", 20, {0, {{{0, 0}}}}, 0, 0 },
  522. { "fv24", 24, {0, {{{0, 0}}}}, 0, 0 },
  523. { "fv28", 28, {0, {{{0, 0}}}}, 0, 0 },
  524. { "fv32", 32, {0, {{{0, 0}}}}, 0, 0 },
  525. { "fv36", 36, {0, {{{0, 0}}}}, 0, 0 },
  526. { "fv40", 40, {0, {{{0, 0}}}}, 0, 0 },
  527. { "fv44", 44, {0, {{{0, 0}}}}, 0, 0 },
  528. { "fv48", 48, {0, {{{0, 0}}}}, 0, 0 },
  529. { "fv52", 52, {0, {{{0, 0}}}}, 0, 0 },
  530. { "fv56", 56, {0, {{{0, 0}}}}, 0, 0 },
  531. { "fv60", 60, {0, {{{0, 0}}}}, 0, 0 }
  532. };
  533. CGEN_KEYWORD sh_cgen_opval_h_fv =
  534. {
  535. & sh_cgen_opval_h_fv_entries[0],
  536. 16,
  537. 0, 0, 0, 0, ""
  538. };
  539. static CGEN_KEYWORD_ENTRY sh_cgen_opval_h_fmtx_entries[] =
  540. {
  541. { "mtrx0", 0, {0, {{{0, 0}}}}, 0, 0 },
  542. { "mtrx16", 16, {0, {{{0, 0}}}}, 0, 0 },
  543. { "mtrx32", 32, {0, {{{0, 0}}}}, 0, 0 },
  544. { "mtrx48", 48, {0, {{{0, 0}}}}, 0, 0 }
  545. };
  546. CGEN_KEYWORD sh_cgen_opval_h_fmtx =
  547. {
  548. & sh_cgen_opval_h_fmtx_entries[0],
  549. 4,
  550. 0, 0, 0, 0, ""
  551. };
  552. static CGEN_KEYWORD_ENTRY sh_cgen_opval_h_dr_entries[] =
  553. {
  554. { "dr0", 0, {0, {{{0, 0}}}}, 0, 0 },
  555. { "dr2", 2, {0, {{{0, 0}}}}, 0, 0 },
  556. { "dr4", 4, {0, {{{0, 0}}}}, 0, 0 },
  557. { "dr6", 6, {0, {{{0, 0}}}}, 0, 0 },
  558. { "dr8", 8, {0, {{{0, 0}}}}, 0, 0 },
  559. { "dr10", 10, {0, {{{0, 0}}}}, 0, 0 },
  560. { "dr12", 12, {0, {{{0, 0}}}}, 0, 0 },
  561. { "dr14", 14, {0, {{{0, 0}}}}, 0, 0 },
  562. { "dr16", 16, {0, {{{0, 0}}}}, 0, 0 },
  563. { "dr18", 18, {0, {{{0, 0}}}}, 0, 0 },
  564. { "dr20", 20, {0, {{{0, 0}}}}, 0, 0 },
  565. { "dr22", 22, {0, {{{0, 0}}}}, 0, 0 },
  566. { "dr24", 24, {0, {{{0, 0}}}}, 0, 0 },
  567. { "dr26", 26, {0, {{{0, 0}}}}, 0, 0 },
  568. { "dr28", 28, {0, {{{0, 0}}}}, 0, 0 },
  569. { "dr30", 30, {0, {{{0, 0}}}}, 0, 0 },
  570. { "dr32", 32, {0, {{{0, 0}}}}, 0, 0 },
  571. { "dr34", 34, {0, {{{0, 0}}}}, 0, 0 },
  572. { "dr36", 36, {0, {{{0, 0}}}}, 0, 0 },
  573. { "dr38", 38, {0, {{{0, 0}}}}, 0, 0 },
  574. { "dr40", 40, {0, {{{0, 0}}}}, 0, 0 },
  575. { "dr42", 42, {0, {{{0, 0}}}}, 0, 0 },
  576. { "dr44", 44, {0, {{{0, 0}}}}, 0, 0 },
  577. { "dr46", 46, {0, {{{0, 0}}}}, 0, 0 },
  578. { "dr48", 48, {0, {{{0, 0}}}}, 0, 0 },
  579. { "dr50", 50, {0, {{{0, 0}}}}, 0, 0 },
  580. { "dr52", 52, {0, {{{0, 0}}}}, 0, 0 },
  581. { "dr54", 54, {0, {{{0, 0}}}}, 0, 0 },
  582. { "dr56", 56, {0, {{{0, 0}}}}, 0, 0 },
  583. { "dr58", 58, {0, {{{0, 0}}}}, 0, 0 },
  584. { "dr60", 60, {0, {{{0, 0}}}}, 0, 0 },
  585. { "dr62", 62, {0, {{{0, 0}}}}, 0, 0 }
  586. };
  587. CGEN_KEYWORD sh_cgen_opval_h_dr =
  588. {
  589. & sh_cgen_opval_h_dr_entries[0],
  590. 32,
  591. 0, 0, 0, 0, ""
  592. };
  593. static CGEN_KEYWORD_ENTRY sh_cgen_opval_h_fsd_entries[] =
  594. {
  595. { "fr0", 0, {0, {{{0, 0}}}}, 0, 0 },
  596. { "fr1", 1, {0, {{{0, 0}}}}, 0, 0 },
  597. { "fr2", 2, {0, {{{0, 0}}}}, 0, 0 },
  598. { "fr3", 3, {0, {{{0, 0}}}}, 0, 0 },
  599. { "fr4", 4, {0, {{{0, 0}}}}, 0, 0 },
  600. { "fr5", 5, {0, {{{0, 0}}}}, 0, 0 },
  601. { "fr6", 6, {0, {{{0, 0}}}}, 0, 0 },
  602. { "fr7", 7, {0, {{{0, 0}}}}, 0, 0 },
  603. { "fr8", 8, {0, {{{0, 0}}}}, 0, 0 },
  604. { "fr9", 9, {0, {{{0, 0}}}}, 0, 0 },
  605. { "fr10", 10, {0, {{{0, 0}}}}, 0, 0 },
  606. { "fr11", 11, {0, {{{0, 0}}}}, 0, 0 },
  607. { "fr12", 12, {0, {{{0, 0}}}}, 0, 0 },
  608. { "fr13", 13, {0, {{{0, 0}}}}, 0, 0 },
  609. { "fr14", 14, {0, {{{0, 0}}}}, 0, 0 },
  610. { "fr15", 15, {0, {{{0, 0}}}}, 0, 0 }
  611. };
  612. CGEN_KEYWORD sh_cgen_opval_h_fsd =
  613. {
  614. & sh_cgen_opval_h_fsd_entries[0],
  615. 16,
  616. 0, 0, 0, 0, ""
  617. };
  618. static CGEN_KEYWORD_ENTRY sh_cgen_opval_h_fmov_entries[] =
  619. {
  620. { "fr0", 0, {0, {{{0, 0}}}}, 0, 0 },
  621. { "fr1", 1, {0, {{{0, 0}}}}, 0, 0 },
  622. { "fr2", 2, {0, {{{0, 0}}}}, 0, 0 },
  623. { "fr3", 3, {0, {{{0, 0}}}}, 0, 0 },
  624. { "fr4", 4, {0, {{{0, 0}}}}, 0, 0 },
  625. { "fr5", 5, {0, {{{0, 0}}}}, 0, 0 },
  626. { "fr6", 6, {0, {{{0, 0}}}}, 0, 0 },
  627. { "fr7", 7, {0, {{{0, 0}}}}, 0, 0 },
  628. { "fr8", 8, {0, {{{0, 0}}}}, 0, 0 },
  629. { "fr9", 9, {0, {{{0, 0}}}}, 0, 0 },
  630. { "fr10", 10, {0, {{{0, 0}}}}, 0, 0 },
  631. { "fr11", 11, {0, {{{0, 0}}}}, 0, 0 },
  632. { "fr12", 12, {0, {{{0, 0}}}}, 0, 0 },
  633. { "fr13", 13, {0, {{{0, 0}}}}, 0, 0 },
  634. { "fr14", 14, {0, {{{0, 0}}}}, 0, 0 },
  635. { "fr15", 15, {0, {{{0, 0}}}}, 0, 0 }
  636. };
  637. CGEN_KEYWORD sh_cgen_opval_h_fmov =
  638. {
  639. & sh_cgen_opval_h_fmov_entries[0],
  640. 16,
  641. 0, 0, 0, 0, ""
  642. };
  643. static CGEN_KEYWORD_ENTRY sh_cgen_opval_h_tr_entries[] =
  644. {
  645. { "tr0", 0, {0, {{{0, 0}}}}, 0, 0 },
  646. { "tr1", 1, {0, {{{0, 0}}}}, 0, 0 },
  647. { "tr2", 2, {0, {{{0, 0}}}}, 0, 0 },
  648. { "tr3", 3, {0, {{{0, 0}}}}, 0, 0 },
  649. { "tr4", 4, {0, {{{0, 0}}}}, 0, 0 },
  650. { "tr5", 5, {0, {{{0, 0}}}}, 0, 0 },
  651. { "tr6", 6, {0, {{{0, 0}}}}, 0, 0 },
  652. { "tr7", 7, {0, {{{0, 0}}}}, 0, 0 }
  653. };
  654. CGEN_KEYWORD sh_cgen_opval_h_tr =
  655. {
  656. & sh_cgen_opval_h_tr_entries[0],
  657. 8,
  658. 0, 0, 0, 0, ""
  659. };
  660. static CGEN_KEYWORD_ENTRY sh_cgen_opval_h_fvc_entries[] =
  661. {
  662. { "fv0", 0, {0, {{{0, 0}}}}, 0, 0 },
  663. { "fv4", 4, {0, {{{0, 0}}}}, 0, 0 },
  664. { "fv8", 8, {0, {{{0, 0}}}}, 0, 0 },
  665. { "fv12", 12, {0, {{{0, 0}}}}, 0, 0 }
  666. };
  667. CGEN_KEYWORD sh_cgen_opval_h_fvc =
  668. {
  669. & sh_cgen_opval_h_fvc_entries[0],
  670. 4,
  671. 0, 0, 0, 0, ""
  672. };
  673. /* The hardware table. */
  674. #define A(a) (1 << CGEN_HW_##a)
  675. const CGEN_HW_ENTRY sh_cgen_hw_table[] =
  676. {
  677. { "h-memory", HW_H_MEMORY, CGEN_ASM_NONE, 0, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } } } } },
  678. { "h-sint", HW_H_SINT, CGEN_ASM_NONE, 0, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } } } } },
  679. { "h-uint", HW_H_UINT, CGEN_ASM_NONE, 0, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } } } } },
  680. { "h-addr", HW_H_ADDR, CGEN_ASM_NONE, 0, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } } } } },
  681. { "h-iaddr", HW_H_IADDR, CGEN_ASM_NONE, 0, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } } } } },
  682. { "h-pc", HW_H_PC, CGEN_ASM_NONE, 0, { 0|A(PROFILE)|A(PC), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } } } } },
  683. { "h-gr", HW_H_GR, CGEN_ASM_KEYWORD, (PTR) & sh_cgen_opval_h_gr, { 0|A(PROFILE), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } } } } },
  684. { "h-grc", HW_H_GRC, CGEN_ASM_KEYWORD, (PTR) & sh_cgen_opval_h_grc, { 0|A(PROFILE)|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  685. { "h-cr", HW_H_CR, CGEN_ASM_KEYWORD, (PTR) & sh_cgen_opval_h_cr, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } } } } },
  686. { "h-sr", HW_H_SR, CGEN_ASM_NONE, 0, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } } } } },
  687. { "h-fpscr", HW_H_FPSCR, CGEN_ASM_NONE, 0, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } } } } },
  688. { "h-frbit", HW_H_FRBIT, CGEN_ASM_NONE, 0, { 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } } } } },
  689. { "h-szbit", HW_H_SZBIT, CGEN_ASM_NONE, 0, { 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } } } } },
  690. { "h-prbit", HW_H_PRBIT, CGEN_ASM_NONE, 0, { 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } } } } },
  691. { "h-sbit", HW_H_SBIT, CGEN_ASM_NONE, 0, { 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  692. { "h-mbit", HW_H_MBIT, CGEN_ASM_NONE, 0, { 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  693. { "h-qbit", HW_H_QBIT, CGEN_ASM_NONE, 0, { 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  694. { "h-fr", HW_H_FR, CGEN_ASM_KEYWORD, (PTR) & sh_cgen_opval_h_fr, { 0|A(PROFILE), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } } } } },
  695. { "h-fp", HW_H_FP, CGEN_ASM_KEYWORD, (PTR) & sh_cgen_opval_h_fp, { 0|A(PROFILE)|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } } } } },
  696. { "h-fv", HW_H_FV, CGEN_ASM_KEYWORD, (PTR) & sh_cgen_opval_h_fv, { 0|A(PROFILE)|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } } } } },
  697. { "h-fmtx", HW_H_FMTX, CGEN_ASM_KEYWORD, (PTR) & sh_cgen_opval_h_fmtx, { 0|A(PROFILE)|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } } } } },
  698. { "h-dr", HW_H_DR, CGEN_ASM_KEYWORD, (PTR) & sh_cgen_opval_h_dr, { 0|A(PROFILE)|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } } } } },
  699. { "h-fsd", HW_H_FSD, CGEN_ASM_KEYWORD, (PTR) & sh_cgen_opval_h_fsd, { 0|A(PROFILE), { { { (1<<MACH_SH2E)|(1<<MACH_SH2A_FPU)|(1<<MACH_SH3E)|(1<<MACH_SH4)|(1<<MACH_SH4A)|(1<<MACH_SH5), 0 } }, { { 1, "\xc0" } } } } },
  700. { "h-fmov", HW_H_FMOV, CGEN_ASM_KEYWORD, (PTR) & sh_cgen_opval_h_fmov, { 0|A(PROFILE), { { { (1<<MACH_SH2E)|(1<<MACH_SH2A_FPU)|(1<<MACH_SH3E)|(1<<MACH_SH4)|(1<<MACH_SH4A)|(1<<MACH_SH5), 0 } }, { { 1, "\xc0" } } } } },
  701. { "h-tr", HW_H_TR, CGEN_ASM_KEYWORD, (PTR) & sh_cgen_opval_h_tr, { 0|A(PROFILE), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } } } } },
  702. { "h-endian", HW_H_ENDIAN, CGEN_ASM_NONE, 0, { 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } } } } },
  703. { "h-ism", HW_H_ISM, CGEN_ASM_NONE, 0, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } } } } },
  704. { "h-frc", HW_H_FRC, CGEN_ASM_KEYWORD, (PTR) & sh_cgen_opval_frc_names, { 0|A(PROFILE)|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  705. { "h-drc", HW_H_DRC, CGEN_ASM_KEYWORD, (PTR) & sh_cgen_opval_drc_names, { 0|A(PROFILE)|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  706. { "h-xf", HW_H_XF, CGEN_ASM_KEYWORD, (PTR) & sh_cgen_opval_xf_names, { 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  707. { "h-xd", HW_H_XD, CGEN_ASM_KEYWORD, (PTR) & sh_cgen_opval_frc_names, { 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  708. { "h-fvc", HW_H_FVC, CGEN_ASM_KEYWORD, (PTR) & sh_cgen_opval_h_fvc, { 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  709. { "h-gbr", HW_H_GBR, CGEN_ASM_NONE, 0, { 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  710. { "h-vbr", HW_H_VBR, CGEN_ASM_NONE, 0, { 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  711. { "h-pr", HW_H_PR, CGEN_ASM_NONE, 0, { 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  712. { "h-macl", HW_H_MACL, CGEN_ASM_NONE, 0, { 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  713. { "h-mach", HW_H_MACH, CGEN_ASM_NONE, 0, { 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  714. { "h-tbit", HW_H_TBIT, CGEN_ASM_NONE, 0, { 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  715. { 0, 0, CGEN_ASM_NONE, 0, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } }
  716. };
  717. #undef A
  718. /* The instruction field table. */
  719. #define A(a) (1 << CGEN_IFLD_##a)
  720. const CGEN_IFLD sh_cgen_ifld_table[] =
  721. {
  722. { SH_F_NIL, "f-nil", 0, 0, 0, 0, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } } } } },
  723. { SH_F_ANYOF, "f-anyof", 0, 0, 0, 0, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } } } } },
  724. { SH_F_OP4, "f-op4", 0, 32, 0, 4, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  725. { SH_F_OP8, "f-op8", 0, 32, 0, 8, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  726. { SH_F_OP16, "f-op16", 0, 32, 0, 16, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  727. { SH_F_SUB4, "f-sub4", 0, 32, 12, 4, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  728. { SH_F_SUB8, "f-sub8", 0, 32, 8, 8, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  729. { SH_F_SUB10, "f-sub10", 0, 32, 6, 10, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  730. { SH_F_RN, "f-rn", 0, 32, 4, 4, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  731. { SH_F_RM, "f-rm", 0, 32, 8, 4, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  732. { SH_F_7_1, "f-7-1", 0, 32, 7, 1, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  733. { SH_F_11_1, "f-11-1", 0, 32, 11, 1, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  734. { SH_F_16_4, "f-16-4", 0, 32, 16, 4, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  735. { SH_F_DISP8, "f-disp8", 0, 32, 8, 8, { 0|A(PCREL_ADDR), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  736. { SH_F_DISP12, "f-disp12", 0, 32, 4, 12, { 0|A(PCREL_ADDR), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  737. { SH_F_IMM8, "f-imm8", 0, 32, 8, 8, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  738. { SH_F_IMM4, "f-imm4", 0, 32, 12, 4, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  739. { SH_F_IMM4X2, "f-imm4x2", 0, 32, 12, 4, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  740. { SH_F_IMM4X4, "f-imm4x4", 0, 32, 12, 4, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  741. { SH_F_IMM8X2, "f-imm8x2", 0, 32, 8, 8, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  742. { SH_F_IMM8X4, "f-imm8x4", 0, 32, 8, 8, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  743. { SH_F_IMM12X4, "f-imm12x4", 0, 32, 20, 12, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  744. { SH_F_IMM12X8, "f-imm12x8", 0, 32, 20, 12, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  745. { SH_F_DN, "f-dn", 0, 32, 4, 3, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  746. { SH_F_DM, "f-dm", 0, 32, 8, 3, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  747. { SH_F_VN, "f-vn", 0, 32, 4, 2, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  748. { SH_F_VM, "f-vm", 0, 32, 6, 2, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  749. { SH_F_XN, "f-xn", 0, 32, 4, 3, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  750. { SH_F_XM, "f-xm", 0, 32, 8, 3, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  751. { SH_F_IMM20_HI, "f-imm20-hi", 0, 32, 8, 4, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  752. { SH_F_IMM20_LO, "f-imm20-lo", 0, 32, 16, 16, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  753. { SH_F_IMM20, "f-imm20", 0, 0, 0, 0,{ 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  754. { SH_F_OP, "f-op", 0, 32, 0, 6, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } } } } },
  755. { SH_F_EXT, "f-ext", 0, 32, 12, 4, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } } } } },
  756. { SH_F_RSVD, "f-rsvd", 0, 32, 28, 4, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } } } } },
  757. { SH_F_LEFT, "f-left", 0, 32, 6, 6, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } } } } },
  758. { SH_F_RIGHT, "f-right", 0, 32, 16, 6, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } } } } },
  759. { SH_F_DEST, "f-dest", 0, 32, 22, 6, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } } } } },
  760. { SH_F_LEFT_RIGHT, "f-left-right", 0, 0, 0, 0,{ 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } } } } },
  761. { SH_F_TRA, "f-tra", 0, 32, 25, 3, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } } } } },
  762. { SH_F_TRB, "f-trb", 0, 32, 9, 3, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } } } } },
  763. { SH_F_LIKELY, "f-likely", 0, 32, 22, 1, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } } } } },
  764. { SH_F_6_3, "f-6-3", 0, 32, 6, 3, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } } } } },
  765. { SH_F_23_2, "f-23-2", 0, 32, 23, 2, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } } } } },
  766. { SH_F_IMM6, "f-imm6", 0, 32, 16, 6, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } } } } },
  767. { SH_F_IMM10, "f-imm10", 0, 32, 12, 10, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } } } } },
  768. { SH_F_IMM16, "f-imm16", 0, 32, 6, 16, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } } } } },
  769. { SH_F_UIMM6, "f-uimm6", 0, 32, 16, 6, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } } } } },
  770. { SH_F_UIMM16, "f-uimm16", 0, 32, 6, 16, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } } } } },
  771. { SH_F_DISP6, "f-disp6", 0, 32, 16, 6, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } } } } },
  772. { SH_F_DISP6X32, "f-disp6x32", 0, 32, 16, 6, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } } } } },
  773. { SH_F_DISP10, "f-disp10", 0, 32, 12, 10, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } } } } },
  774. { SH_F_DISP10X8, "f-disp10x8", 0, 32, 12, 10, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } } } } },
  775. { SH_F_DISP10X4, "f-disp10x4", 0, 32, 12, 10, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } } } } },
  776. { SH_F_DISP10X2, "f-disp10x2", 0, 32, 12, 10, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } } } } },
  777. { SH_F_DISP16, "f-disp16", 0, 32, 6, 16, { 0|A(PCREL_ADDR), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } } } } },
  778. { 0, 0, 0, 0, 0, 0, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } }
  779. };
  780. #undef A
  781. /* multi ifield declarations */
  782. const CGEN_MAYBE_MULTI_IFLD SH_F_IMM20_MULTI_IFIELD [];
  783. const CGEN_MAYBE_MULTI_IFLD SH_F_LEFT_RIGHT_MULTI_IFIELD [];
  784. /* multi ifield definitions */
  785. const CGEN_MAYBE_MULTI_IFLD SH_F_IMM20_MULTI_IFIELD [] =
  786. {
  787. { 0, { (const PTR) &sh_cgen_ifld_table[SH_F_IMM20_HI] } },
  788. { 0, { (const PTR) &sh_cgen_ifld_table[SH_F_IMM20_LO] } },
  789. { 0, { (const PTR) 0 } }
  790. };
  791. const CGEN_MAYBE_MULTI_IFLD SH_F_LEFT_RIGHT_MULTI_IFIELD [] =
  792. {
  793. { 0, { (const PTR) &sh_cgen_ifld_table[SH_F_LEFT] } },
  794. { 0, { (const PTR) &sh_cgen_ifld_table[SH_F_RIGHT] } },
  795. { 0, { (const PTR) 0 } }
  796. };
  797. /* The operand table. */
  798. #define A(a) (1 << CGEN_OPERAND_##a)
  799. #define OPERAND(op) SH_OPERAND_##op
  800. const CGEN_OPERAND sh_cgen_operand_table[] =
  801. {
  802. /* pc: program counter */
  803. { "pc", SH_OPERAND_PC, HW_H_PC, 0, 0,
  804. { 0, { (const PTR) &sh_cgen_ifld_table[SH_F_NIL] } },
  805. { 0|A(SEM_ONLY), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } } } } },
  806. /* endian: Endian mode */
  807. { "endian", SH_OPERAND_ENDIAN, HW_H_ENDIAN, 0, 0,
  808. { 0, { (const PTR) 0 } },
  809. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } } } } },
  810. /* ism: Instruction set mode */
  811. { "ism", SH_OPERAND_ISM, HW_H_ISM, 0, 0,
  812. { 0, { (const PTR) 0 } },
  813. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xc0" } } } } },
  814. /* rm: Left general purpose register */
  815. { "rm", SH_OPERAND_RM, HW_H_GRC, 8, 4,
  816. { 0, { (const PTR) &sh_cgen_ifld_table[SH_F_RM] } },
  817. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  818. /* rn: Right general purpose register */
  819. { "rn", SH_OPERAND_RN, HW_H_GRC, 4, 4,
  820. { 0, { (const PTR) &sh_cgen_ifld_table[SH_F_RN] } },
  821. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  822. /* r0: Register 0 */
  823. { "r0", SH_OPERAND_R0, HW_H_GRC, 0, 0,
  824. { 0, { (const PTR) 0 } },
  825. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  826. /* frn: Single precision register */
  827. { "frn", SH_OPERAND_FRN, HW_H_FRC, 4, 4,
  828. { 0, { (const PTR) &sh_cgen_ifld_table[SH_F_RN] } },
  829. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  830. /* frm: Single precision register */
  831. { "frm", SH_OPERAND_FRM, HW_H_FRC, 8, 4,
  832. { 0, { (const PTR) &sh_cgen_ifld_table[SH_F_RM] } },
  833. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  834. /* fr0: Single precision register 0 */
  835. { "fr0", SH_OPERAND_FR0, HW_H_FRC, 0, 0,
  836. { 0, { (const PTR) 0 } },
  837. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  838. /* fmovn: Register for fmov */
  839. { "fmovn", SH_OPERAND_FMOVN, HW_H_FMOV, 4, 4,
  840. { 0, { (const PTR) &sh_cgen_ifld_table[SH_F_RN] } },
  841. { 0, { { { (1<<MACH_SH2E)|(1<<MACH_SH2A_FPU)|(1<<MACH_SH3E)|(1<<MACH_SH4)|(1<<MACH_SH4A)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } } } } },
  842. /* fmovm: Register for fmov */
  843. { "fmovm", SH_OPERAND_FMOVM, HW_H_FMOV, 8, 4,
  844. { 0, { (const PTR) &sh_cgen_ifld_table[SH_F_RM] } },
  845. { 0, { { { (1<<MACH_SH2E)|(1<<MACH_SH2A_FPU)|(1<<MACH_SH3E)|(1<<MACH_SH4)|(1<<MACH_SH4A)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } } } } },
  846. /* fvn: Left floating point vector */
  847. { "fvn", SH_OPERAND_FVN, HW_H_FVC, 4, 2,
  848. { 0, { (const PTR) &sh_cgen_ifld_table[SH_F_VN] } },
  849. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  850. /* fvm: Right floating point vector */
  851. { "fvm", SH_OPERAND_FVM, HW_H_FVC, 6, 2,
  852. { 0, { (const PTR) &sh_cgen_ifld_table[SH_F_VM] } },
  853. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  854. /* drn: Left double precision register */
  855. { "drn", SH_OPERAND_DRN, HW_H_DRC, 4, 3,
  856. { 0, { (const PTR) &sh_cgen_ifld_table[SH_F_DN] } },
  857. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  858. /* drm: Right double precision register */
  859. { "drm", SH_OPERAND_DRM, HW_H_DRC, 8, 3,
  860. { 0, { (const PTR) &sh_cgen_ifld_table[SH_F_DM] } },
  861. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  862. /* imm4: Immediate value (4 bits) */
  863. { "imm4", SH_OPERAND_IMM4, HW_H_SINT, 12, 4,
  864. { 0, { (const PTR) &sh_cgen_ifld_table[SH_F_IMM4] } },
  865. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  866. /* imm8: Immediate value (8 bits) */
  867. { "imm8", SH_OPERAND_IMM8, HW_H_SINT, 8, 8,
  868. { 0, { (const PTR) &sh_cgen_ifld_table[SH_F_IMM8] } },
  869. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  870. /* uimm8: Immediate value (8 bits unsigned) */
  871. { "uimm8", SH_OPERAND_UIMM8, HW_H_UINT, 8, 8,
  872. { 0, { (const PTR) &sh_cgen_ifld_table[SH_F_IMM8] } },
  873. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  874. /* imm20: Immediate value (20 bits) */
  875. { "imm20", SH_OPERAND_IMM20, HW_H_SINT, 8, 20,
  876. { 2, { (const PTR) &SH_F_IMM20_MULTI_IFIELD[0] } },
  877. { 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  878. /* imm4x2: Immediate value (4 bits, 2x scale) */
  879. { "imm4x2", SH_OPERAND_IMM4X2, HW_H_UINT, 12, 4,
  880. { 0, { (const PTR) &sh_cgen_ifld_table[SH_F_IMM4X2] } },
  881. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  882. /* imm4x4: Immediate value (4 bits, 4x scale) */
  883. { "imm4x4", SH_OPERAND_IMM4X4, HW_H_UINT, 12, 4,
  884. { 0, { (const PTR) &sh_cgen_ifld_table[SH_F_IMM4X4] } },
  885. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  886. /* imm8x2: Immediate value (8 bits, 2x scale) */
  887. { "imm8x2", SH_OPERAND_IMM8X2, HW_H_UINT, 8, 8,
  888. { 0, { (const PTR) &sh_cgen_ifld_table[SH_F_IMM8X2] } },
  889. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  890. /* imm8x4: Immediate value (8 bits, 4x scale) */
  891. { "imm8x4", SH_OPERAND_IMM8X4, HW_H_UINT, 8, 8,
  892. { 0, { (const PTR) &sh_cgen_ifld_table[SH_F_IMM8X4] } },
  893. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  894. /* disp8: Displacement (8 bits) */
  895. { "disp8", SH_OPERAND_DISP8, HW_H_IADDR, 8, 8,
  896. { 0, { (const PTR) &sh_cgen_ifld_table[SH_F_DISP8] } },
  897. { 0|A(PCREL_ADDR), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  898. /* disp12: Displacement (12 bits) */
  899. { "disp12", SH_OPERAND_DISP12, HW_H_IADDR, 4, 12,
  900. { 0, { (const PTR) &sh_cgen_ifld_table[SH_F_DISP12] } },
  901. { 0|A(PCREL_ADDR), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  902. /* imm12x4: Displacement (12 bits) */
  903. { "imm12x4", SH_OPERAND_IMM12X4, HW_H_SINT, 20, 12,
  904. { 0, { (const PTR) &sh_cgen_ifld_table[SH_F_IMM12X4] } },
  905. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  906. /* imm12x8: Displacement (12 bits) */
  907. { "imm12x8", SH_OPERAND_IMM12X8, HW_H_SINT, 20, 12,
  908. { 0, { (const PTR) &sh_cgen_ifld_table[SH_F_IMM12X8] } },
  909. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  910. /* rm64: Register m (64 bits) */
  911. { "rm64", SH_OPERAND_RM64, HW_H_GR, 8, 4,
  912. { 0, { (const PTR) &sh_cgen_ifld_table[SH_F_RM] } },
  913. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  914. /* rn64: Register n (64 bits) */
  915. { "rn64", SH_OPERAND_RN64, HW_H_GR, 4, 4,
  916. { 0, { (const PTR) &sh_cgen_ifld_table[SH_F_RN] } },
  917. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  918. /* gbr: Global base register */
  919. { "gbr", SH_OPERAND_GBR, HW_H_GBR, 0, 0,
  920. { 0, { (const PTR) 0 } },
  921. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  922. /* vbr: Vector base register */
  923. { "vbr", SH_OPERAND_VBR, HW_H_VBR, 0, 0,
  924. { 0, { (const PTR) 0 } },
  925. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  926. /* pr: Procedure link register */
  927. { "pr", SH_OPERAND_PR, HW_H_PR, 0, 0,
  928. { 0, { (const PTR) 0 } },
  929. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  930. /* fpscr: Floating point status/control register */
  931. { "fpscr", SH_OPERAND_FPSCR, HW_H_FPSCR, 0, 0,
  932. { 0, { (const PTR) 0 } },
  933. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  934. /* tbit: Condition code flag */
  935. { "tbit", SH_OPERAND_TBIT, HW_H_TBIT, 0, 0,
  936. { 0, { (const PTR) 0 } },
  937. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  938. /* sbit: Multiply-accumulate saturation flag */
  939. { "sbit", SH_OPERAND_SBIT, HW_H_SBIT, 0, 0,
  940. { 0, { (const PTR) 0 } },
  941. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  942. /* mbit: Divide-step M flag */
  943. { "mbit", SH_OPERAND_MBIT, HW_H_MBIT, 0, 0,
  944. { 0, { (const PTR) 0 } },
  945. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  946. /* qbit: Divide-step Q flag */
  947. { "qbit", SH_OPERAND_QBIT, HW_H_QBIT, 0, 0,
  948. { 0, { (const PTR) 0 } },
  949. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  950. /* fpul: Floating point ??? */
  951. { "fpul", SH_OPERAND_FPUL, HW_H_FR, 0, 0,
  952. { 0, { (const PTR) 0 } },
  953. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  954. /* frbit: Floating point register bank bit */
  955. { "frbit", SH_OPERAND_FRBIT, HW_H_FRBIT, 0, 0,
  956. { 0, { (const PTR) 0 } },
  957. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  958. /* szbit: Floating point transfer size bit */
  959. { "szbit", SH_OPERAND_SZBIT, HW_H_SZBIT, 0, 0,
  960. { 0, { (const PTR) 0 } },
  961. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  962. /* prbit: Floating point precision bit */
  963. { "prbit", SH_OPERAND_PRBIT, HW_H_PRBIT, 0, 0,
  964. { 0, { (const PTR) 0 } },
  965. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  966. /* macl: Multiply-accumulate low register */
  967. { "macl", SH_OPERAND_MACL, HW_H_MACL, 0, 0,
  968. { 0, { (const PTR) 0 } },
  969. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  970. /* mach: Multiply-accumulate high register */
  971. { "mach", SH_OPERAND_MACH, HW_H_MACH, 0, 0,
  972. { 0, { (const PTR) 0 } },
  973. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  974. /* fsdm: bar */
  975. { "fsdm", SH_OPERAND_FSDM, HW_H_FSD, 8, 4,
  976. { 0, { (const PTR) &sh_cgen_ifld_table[SH_F_RM] } },
  977. { 0, { { { (1<<MACH_SH2E)|(1<<MACH_SH2A_FPU)|(1<<MACH_SH3E)|(1<<MACH_SH4)|(1<<MACH_SH4A)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } } } } },
  978. /* fsdn: bar */
  979. { "fsdn", SH_OPERAND_FSDN, HW_H_FSD, 4, 4,
  980. { 0, { (const PTR) &sh_cgen_ifld_table[SH_F_RN] } },
  981. { 0, { { { (1<<MACH_SH2E)|(1<<MACH_SH2A_FPU)|(1<<MACH_SH3E)|(1<<MACH_SH4)|(1<<MACH_SH4A)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } } } } },
  982. /* rm: Left general purpose reg */
  983. { "rm", SH_OPERAND_RM, HW_H_GR, 6, 6,
  984. { 0, { (const PTR) &sh_cgen_ifld_table[SH_F_LEFT] } },
  985. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } } } } },
  986. /* rn: Right general purpose reg */
  987. { "rn", SH_OPERAND_RN, HW_H_GR, 16, 6,
  988. { 0, { (const PTR) &sh_cgen_ifld_table[SH_F_RIGHT] } },
  989. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } } } } },
  990. /* rd: Destination general purpose reg */
  991. { "rd", SH_OPERAND_RD, HW_H_GR, 22, 6,
  992. { 0, { (const PTR) &sh_cgen_ifld_table[SH_F_DEST] } },
  993. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } } } } },
  994. /* frg: Left single precision register */
  995. { "frg", SH_OPERAND_FRG, HW_H_FR, 6, 6,
  996. { 0, { (const PTR) &sh_cgen_ifld_table[SH_F_LEFT] } },
  997. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } } } } },
  998. /* frh: Right single precision register */
  999. { "frh", SH_OPERAND_FRH, HW_H_FR, 16, 6,
  1000. { 0, { (const PTR) &sh_cgen_ifld_table[SH_F_RIGHT] } },
  1001. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } } } } },
  1002. /* frf: Destination single precision reg */
  1003. { "frf", SH_OPERAND_FRF, HW_H_FR, 22, 6,
  1004. { 0, { (const PTR) &sh_cgen_ifld_table[SH_F_DEST] } },
  1005. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } } } } },
  1006. /* frgh: Single precision register pair */
  1007. { "frgh", SH_OPERAND_FRGH, HW_H_FR, 6, 12,
  1008. { 2, { (const PTR) &SH_F_LEFT_RIGHT_MULTI_IFIELD[0] } },
  1009. { 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } } } } },
  1010. /* fpf: Pair of single precision registers */
  1011. { "fpf", SH_OPERAND_FPF, HW_H_FP, 22, 6,
  1012. { 0, { (const PTR) &sh_cgen_ifld_table[SH_F_DEST] } },
  1013. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } } } } },
  1014. /* fvg: Left single precision vector */
  1015. { "fvg", SH_OPERAND_FVG, HW_H_FV, 6, 6,
  1016. { 0, { (const PTR) &sh_cgen_ifld_table[SH_F_LEFT] } },
  1017. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } } } } },
  1018. /* fvh: Right single precision vector */
  1019. { "fvh", SH_OPERAND_FVH, HW_H_FV, 16, 6,
  1020. { 0, { (const PTR) &sh_cgen_ifld_table[SH_F_RIGHT] } },
  1021. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } } } } },
  1022. /* fvf: Destination single precision vector */
  1023. { "fvf", SH_OPERAND_FVF, HW_H_FV, 22, 6,
  1024. { 0, { (const PTR) &sh_cgen_ifld_table[SH_F_DEST] } },
  1025. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } } } } },
  1026. /* mtrxg: Left single precision matrix */
  1027. { "mtrxg", SH_OPERAND_MTRXG, HW_H_FMTX, 6, 6,
  1028. { 0, { (const PTR) &sh_cgen_ifld_table[SH_F_LEFT] } },
  1029. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } } } } },
  1030. /* drg: Left double precision register */
  1031. { "drg", SH_OPERAND_DRG, HW_H_DR, 6, 6,
  1032. { 0, { (const PTR) &sh_cgen_ifld_table[SH_F_LEFT] } },
  1033. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } } } } },
  1034. /* drh: Right double precision register */
  1035. { "drh", SH_OPERAND_DRH, HW_H_DR, 16, 6,
  1036. { 0, { (const PTR) &sh_cgen_ifld_table[SH_F_RIGHT] } },
  1037. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } } } } },
  1038. /* drf: Destination double precision reg */
  1039. { "drf", SH_OPERAND_DRF, HW_H_DR, 22, 6,
  1040. { 0, { (const PTR) &sh_cgen_ifld_table[SH_F_DEST] } },
  1041. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } } } } },
  1042. /* drgh: Double precision register pair */
  1043. { "drgh", SH_OPERAND_DRGH, HW_H_DR, 6, 12,
  1044. { 2, { (const PTR) &SH_F_LEFT_RIGHT_MULTI_IFIELD[0] } },
  1045. { 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } } } } },
  1046. /* fpscr: Floating point status register */
  1047. { "fpscr", SH_OPERAND_FPSCR, HW_H_FPSCR, 0, 0,
  1048. { 0, { (const PTR) 0 } },
  1049. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } } } } },
  1050. /* crj: Control register j */
  1051. { "crj", SH_OPERAND_CRJ, HW_H_CR, 22, 6,
  1052. { 0, { (const PTR) &sh_cgen_ifld_table[SH_F_DEST] } },
  1053. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } } } } },
  1054. /* crk: Control register k */
  1055. { "crk", SH_OPERAND_CRK, HW_H_CR, 6, 6,
  1056. { 0, { (const PTR) &sh_cgen_ifld_table[SH_F_LEFT] } },
  1057. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } } } } },
  1058. /* tra: Target register a */
  1059. { "tra", SH_OPERAND_TRA, HW_H_TR, 25, 3,
  1060. { 0, { (const PTR) &sh_cgen_ifld_table[SH_F_TRA] } },
  1061. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } } } } },
  1062. /* trb: Target register b */
  1063. { "trb", SH_OPERAND_TRB, HW_H_TR, 9, 3,
  1064. { 0, { (const PTR) &sh_cgen_ifld_table[SH_F_TRB] } },
  1065. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } } } } },
  1066. /* disp6: Displacement (6 bits) */
  1067. { "disp6", SH_OPERAND_DISP6, HW_H_SINT, 16, 6,
  1068. { 0, { (const PTR) &sh_cgen_ifld_table[SH_F_DISP6] } },
  1069. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } } } } },
  1070. /* disp6x32: Displacement (6 bits, scale 32) */
  1071. { "disp6x32", SH_OPERAND_DISP6X32, HW_H_SINT, 16, 6,
  1072. { 0, { (const PTR) &sh_cgen_ifld_table[SH_F_DISP6X32] } },
  1073. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } } } } },
  1074. /* disp10: Displacement (10 bits) */
  1075. { "disp10", SH_OPERAND_DISP10, HW_H_SINT, 12, 10,
  1076. { 0, { (const PTR) &sh_cgen_ifld_table[SH_F_DISP10] } },
  1077. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } } } } },
  1078. /* disp10x2: Displacement (10 bits, scale 2) */
  1079. { "disp10x2", SH_OPERAND_DISP10X2, HW_H_SINT, 12, 10,
  1080. { 0, { (const PTR) &sh_cgen_ifld_table[SH_F_DISP10X2] } },
  1081. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } } } } },
  1082. /* disp10x4: Displacement (10 bits, scale 4) */
  1083. { "disp10x4", SH_OPERAND_DISP10X4, HW_H_SINT, 12, 10,
  1084. { 0, { (const PTR) &sh_cgen_ifld_table[SH_F_DISP10X4] } },
  1085. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } } } } },
  1086. /* disp10x8: Displacement (10 bits, scale 8) */
  1087. { "disp10x8", SH_OPERAND_DISP10X8, HW_H_SINT, 12, 10,
  1088. { 0, { (const PTR) &sh_cgen_ifld_table[SH_F_DISP10X8] } },
  1089. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } } } } },
  1090. /* disp16: Displacement (16 bits) */
  1091. { "disp16", SH_OPERAND_DISP16, HW_H_SINT, 6, 16,
  1092. { 0, { (const PTR) &sh_cgen_ifld_table[SH_F_DISP16] } },
  1093. { 0|A(PCREL_ADDR), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } } } } },
  1094. /* imm6: Immediate (6 bits) */
  1095. { "imm6", SH_OPERAND_IMM6, HW_H_SINT, 16, 6,
  1096. { 0, { (const PTR) &sh_cgen_ifld_table[SH_F_IMM6] } },
  1097. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } } } } },
  1098. /* imm10: Immediate (10 bits) */
  1099. { "imm10", SH_OPERAND_IMM10, HW_H_SINT, 12, 10,
  1100. { 0, { (const PTR) &sh_cgen_ifld_table[SH_F_IMM10] } },
  1101. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } } } } },
  1102. /* imm16: Immediate (16 bits) */
  1103. { "imm16", SH_OPERAND_IMM16, HW_H_SINT, 6, 16,
  1104. { 0, { (const PTR) &sh_cgen_ifld_table[SH_F_IMM16] } },
  1105. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } } } } },
  1106. /* uimm6: Immediate (6 bits) */
  1107. { "uimm6", SH_OPERAND_UIMM6, HW_H_UINT, 16, 6,
  1108. { 0, { (const PTR) &sh_cgen_ifld_table[SH_F_UIMM6] } },
  1109. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } } } } },
  1110. /* uimm16: Unsigned immediate (16 bits) */
  1111. { "uimm16", SH_OPERAND_UIMM16, HW_H_UINT, 6, 16,
  1112. { 0, { (const PTR) &sh_cgen_ifld_table[SH_F_UIMM16] } },
  1113. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } } } } },
  1114. /* likely: Likely branch? */
  1115. { "likely", SH_OPERAND_LIKELY, HW_H_UINT, 22, 1,
  1116. { 0, { (const PTR) &sh_cgen_ifld_table[SH_F_LIKELY] } },
  1117. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } } } } },
  1118. /* sentinel */
  1119. { 0, 0, 0, 0, 0,
  1120. { 0, { (const PTR) 0 } },
  1121. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } }
  1122. };
  1123. #undef A
  1124. /* The instruction table. */
  1125. #define OP(field) CGEN_SYNTAX_MAKE_FIELD (OPERAND (field))
  1126. #define A(a) (1 << CGEN_INSN_##a)
  1127. static const CGEN_IBASE sh_cgen_insn_table[MAX_INSNS] =
  1128. {
  1129. /* Special null first entry.
  1130. A `num' value of zero is thus invalid.
  1131. Also, the special `invalid' insn resides here. */
  1132. { 0, 0, 0, 0, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } } },
  1133. /* add $rm, $rn */
  1134. {
  1135. SH_INSN_ADD_COMPACT, "add-compact", "add", 16,
  1136. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_EX, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  1137. },
  1138. /* add #$imm8, $rn */
  1139. {
  1140. SH_INSN_ADDI_COMPACT, "addi-compact", "add", 16,
  1141. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_EX, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  1142. },
  1143. /* addc $rm, $rn */
  1144. {
  1145. SH_INSN_ADDC_COMPACT, "addc-compact", "addc", 16,
  1146. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_EX, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  1147. },
  1148. /* addv $rm, $rn */
  1149. {
  1150. SH_INSN_ADDV_COMPACT, "addv-compact", "addv", 16,
  1151. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_EX, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  1152. },
  1153. /* and $rm64, $rn64 */
  1154. {
  1155. SH_INSN_AND_COMPACT, "and-compact", "and", 16,
  1156. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_EX, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  1157. },
  1158. /* and #$uimm8, r0 */
  1159. {
  1160. SH_INSN_ANDI_COMPACT, "andi-compact", "and", 16,
  1161. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_EX, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  1162. },
  1163. /* and.b #$imm8, @(r0, gbr) */
  1164. {
  1165. SH_INSN_ANDB_COMPACT, "andb-compact", "and.b", 16,
  1166. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_CO, 0 } }, { { SH4A_GROUP_CO, 0 } } } }
  1167. },
  1168. /* bf $disp8 */
  1169. {
  1170. SH_INSN_BF_COMPACT, "bf-compact", "bf", 16,
  1171. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_BR, 0 } }, { { SH4A_GROUP_BR, 0 } } } }
  1172. },
  1173. /* bf/s $disp8 */
  1174. {
  1175. SH_INSN_BFS_COMPACT, "bfs-compact", "bf/s", 16,
  1176. { 0|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_SH2)|(1<<MACH_SH2E)|(1<<MACH_SH2A_FPU)|(1<<MACH_SH2A_NOFPU)|(1<<MACH_SH3)|(1<<MACH_SH3E)|(1<<MACH_SH4_NOFPU)|(1<<MACH_SH4)|(1<<MACH_SH4A_NOFPU)|(1<<MACH_SH4A)|(1<<MACH_SH4AL)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_BR, 0 } }, { { SH4A_GROUP_BR, 0 } } } }
  1177. },
  1178. /* bra $disp12 */
  1179. {
  1180. SH_INSN_BRA_COMPACT, "bra-compact", "bra", 16,
  1181. { 0|A(UNCOND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_BR, 0 } }, { { SH4A_GROUP_BR, 0 } } } }
  1182. },
  1183. /* braf $rn */
  1184. {
  1185. SH_INSN_BRAF_COMPACT, "braf-compact", "braf", 16,
  1186. { 0|A(UNCOND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_SH2)|(1<<MACH_SH2E)|(1<<MACH_SH2A_FPU)|(1<<MACH_SH2A_NOFPU)|(1<<MACH_SH3)|(1<<MACH_SH3E)|(1<<MACH_SH4_NOFPU)|(1<<MACH_SH4)|(1<<MACH_SH4A_NOFPU)|(1<<MACH_SH4A)|(1<<MACH_SH4AL)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_CO, 0 } }, { { SH4A_GROUP_BR, 0 } } } }
  1187. },
  1188. /* brk */
  1189. {
  1190. SH_INSN_BRK_COMPACT, "brk-compact", "brk", 16,
  1191. { 0, { { { (1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  1192. },
  1193. /* bsr $disp12 */
  1194. {
  1195. SH_INSN_BSR_COMPACT, "bsr-compact", "bsr", 16,
  1196. { 0|A(UNCOND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_BR, 0 } }, { { SH4A_GROUP_BR, 0 } } } }
  1197. },
  1198. /* bsrf $rn */
  1199. {
  1200. SH_INSN_BSRF_COMPACT, "bsrf-compact", "bsrf", 16,
  1201. { 0|A(UNCOND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_SH2)|(1<<MACH_SH2E)|(1<<MACH_SH2A_FPU)|(1<<MACH_SH2A_NOFPU)|(1<<MACH_SH3)|(1<<MACH_SH3E)|(1<<MACH_SH4_NOFPU)|(1<<MACH_SH4)|(1<<MACH_SH4A_NOFPU)|(1<<MACH_SH4A)|(1<<MACH_SH4AL)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_CO, 0 } }, { { SH4A_GROUP_BR, 0 } } } }
  1202. },
  1203. /* bt $disp8 */
  1204. {
  1205. SH_INSN_BT_COMPACT, "bt-compact", "bt", 16,
  1206. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_BR, 0 } }, { { SH4A_GROUP_BR, 0 } } } }
  1207. },
  1208. /* bt/s $disp8 */
  1209. {
  1210. SH_INSN_BTS_COMPACT, "bts-compact", "bt/s", 16,
  1211. { 0|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_SH2)|(1<<MACH_SH2E)|(1<<MACH_SH2A_FPU)|(1<<MACH_SH2A_NOFPU)|(1<<MACH_SH3)|(1<<MACH_SH3E)|(1<<MACH_SH4_NOFPU)|(1<<MACH_SH4)|(1<<MACH_SH4A_NOFPU)|(1<<MACH_SH4A)|(1<<MACH_SH4AL)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_BR, 0 } }, { { SH4A_GROUP_BR, 0 } } } }
  1212. },
  1213. /* clrmac */
  1214. {
  1215. SH_INSN_CLRMAC_COMPACT, "clrmac-compact", "clrmac", 16,
  1216. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_CO, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  1217. },
  1218. /* clrs */
  1219. {
  1220. SH_INSN_CLRS_COMPACT, "clrs-compact", "clrs", 16,
  1221. { 0, { { { (1<<MACH_SH3)|(1<<MACH_SH3E)|(1<<MACH_SH4_NOFPU)|(1<<MACH_SH4)|(1<<MACH_SH4A_NOFPU)|(1<<MACH_SH4A)|(1<<MACH_SH4AL)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_CO, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  1222. },
  1223. /* clrt */
  1224. {
  1225. SH_INSN_CLRT_COMPACT, "clrt-compact", "clrt", 16,
  1226. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_MT, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  1227. },
  1228. /* cmp/eq $rm, $rn */
  1229. {
  1230. SH_INSN_CMPEQ_COMPACT, "cmpeq-compact", "cmp/eq", 16,
  1231. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_MT, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  1232. },
  1233. /* cmp/eq #$imm8, r0 */
  1234. {
  1235. SH_INSN_CMPEQI_COMPACT, "cmpeqi-compact", "cmp/eq", 16,
  1236. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_MT, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  1237. },
  1238. /* cmp/ge $rm, $rn */
  1239. {
  1240. SH_INSN_CMPGE_COMPACT, "cmpge-compact", "cmp/ge", 16,
  1241. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_MT, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  1242. },
  1243. /* cmp/gt $rm, $rn */
  1244. {
  1245. SH_INSN_CMPGT_COMPACT, "cmpgt-compact", "cmp/gt", 16,
  1246. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_MT, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  1247. },
  1248. /* cmp/hi $rm, $rn */
  1249. {
  1250. SH_INSN_CMPHI_COMPACT, "cmphi-compact", "cmp/hi", 16,
  1251. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_MT, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  1252. },
  1253. /* cmp/hs $rm, $rn */
  1254. {
  1255. SH_INSN_CMPHS_COMPACT, "cmphs-compact", "cmp/hs", 16,
  1256. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_MT, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  1257. },
  1258. /* cmp/pl $rn */
  1259. {
  1260. SH_INSN_CMPPL_COMPACT, "cmppl-compact", "cmp/pl", 16,
  1261. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_MT, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  1262. },
  1263. /* cmp/pz $rn */
  1264. {
  1265. SH_INSN_CMPPZ_COMPACT, "cmppz-compact", "cmp/pz", 16,
  1266. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_MT, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  1267. },
  1268. /* cmp/str $rm, $rn */
  1269. {
  1270. SH_INSN_CMPSTR_COMPACT, "cmpstr-compact", "cmp/str", 16,
  1271. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_MT, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  1272. },
  1273. /* div0s $rm, $rn */
  1274. {
  1275. SH_INSN_DIV0S_COMPACT, "div0s-compact", "div0s", 16,
  1276. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_EX, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  1277. },
  1278. /* div0u */
  1279. {
  1280. SH_INSN_DIV0U_COMPACT, "div0u-compact", "div0u", 16,
  1281. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_EX, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  1282. },
  1283. /* div1 $rm, $rn */
  1284. {
  1285. SH_INSN_DIV1_COMPACT, "div1-compact", "div1", 16,
  1286. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_EX, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  1287. },
  1288. /* divu r0, $rn */
  1289. {
  1290. SH_INSN_DIVU_COMPACT, "divu-compact", "divu", 16,
  1291. { 0, { { { (1<<MACH_SH2A_NOFPU)|(1<<MACH_SH2A_FPU)|(1<<MACH_SH4)|(1<<MACH_SH4_NOFPU)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  1292. },
  1293. /* mulr r0, $rn */
  1294. {
  1295. SH_INSN_MULR_COMPACT, "mulr-compact", "mulr", 16,
  1296. { 0, { { { (1<<MACH_SH2A_NOFPU)|(1<<MACH_SH2A_FPU)|(1<<MACH_SH4)|(1<<MACH_SH4_NOFPU)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  1297. },
  1298. /* dmuls.l $rm, $rn */
  1299. {
  1300. SH_INSN_DMULSL_COMPACT, "dmulsl-compact", "dmuls.l", 16,
  1301. { 0, { { { (1<<MACH_SH2)|(1<<MACH_SH2E)|(1<<MACH_SH2A_FPU)|(1<<MACH_SH2A_NOFPU)|(1<<MACH_SH3)|(1<<MACH_SH3E)|(1<<MACH_SH4_NOFPU)|(1<<MACH_SH4)|(1<<MACH_SH4A_NOFPU)|(1<<MACH_SH4A)|(1<<MACH_SH4AL)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_CO, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  1302. },
  1303. /* dmulu.l $rm, $rn */
  1304. {
  1305. SH_INSN_DMULUL_COMPACT, "dmulul-compact", "dmulu.l", 16,
  1306. { 0, { { { (1<<MACH_SH2)|(1<<MACH_SH2E)|(1<<MACH_SH2A_FPU)|(1<<MACH_SH2A_NOFPU)|(1<<MACH_SH3)|(1<<MACH_SH3E)|(1<<MACH_SH4_NOFPU)|(1<<MACH_SH4)|(1<<MACH_SH4A_NOFPU)|(1<<MACH_SH4A)|(1<<MACH_SH4AL)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_CO, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  1307. },
  1308. /* dt $rn */
  1309. {
  1310. SH_INSN_DT_COMPACT, "dt-compact", "dt", 16,
  1311. { 0, { { { (1<<MACH_SH2)|(1<<MACH_SH2E)|(1<<MACH_SH2A_FPU)|(1<<MACH_SH2A_NOFPU)|(1<<MACH_SH3)|(1<<MACH_SH3E)|(1<<MACH_SH4_NOFPU)|(1<<MACH_SH4)|(1<<MACH_SH4A_NOFPU)|(1<<MACH_SH4A)|(1<<MACH_SH4AL)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_EX, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  1312. },
  1313. /* exts.b $rm, $rn */
  1314. {
  1315. SH_INSN_EXTSB_COMPACT, "extsb-compact", "exts.b", 16,
  1316. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_EX, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  1317. },
  1318. /* exts.w $rm, $rn */
  1319. {
  1320. SH_INSN_EXTSW_COMPACT, "extsw-compact", "exts.w", 16,
  1321. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_EX, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  1322. },
  1323. /* extu.b $rm, $rn */
  1324. {
  1325. SH_INSN_EXTUB_COMPACT, "extub-compact", "extu.b", 16,
  1326. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_EX, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  1327. },
  1328. /* extu.w $rm, $rn */
  1329. {
  1330. SH_INSN_EXTUW_COMPACT, "extuw-compact", "extu.w", 16,
  1331. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_EX, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  1332. },
  1333. /* fabs $fsdn */
  1334. {
  1335. SH_INSN_FABS_COMPACT, "fabs-compact", "fabs", 16,
  1336. { 0|A(FP_INSN), { { { (1<<MACH_SH2E)|(1<<MACH_SH2A_FPU)|(1<<MACH_SH3E)|(1<<MACH_SH4)|(1<<MACH_SH4A)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_LS, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1337. },
  1338. /* fadd $fsdm, $fsdn */
  1339. {
  1340. SH_INSN_FADD_COMPACT, "fadd-compact", "fadd", 16,
  1341. { 0|A(FP_INSN), { { { (1<<MACH_SH2E)|(1<<MACH_SH2A_FPU)|(1<<MACH_SH3E)|(1<<MACH_SH4)|(1<<MACH_SH4A)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_FE, 0 } }, { { SH4A_GROUP_FE, 0 } } } }
  1342. },
  1343. /* fcmp/eq $fsdm, $fsdn */
  1344. {
  1345. SH_INSN_FCMPEQ_COMPACT, "fcmpeq-compact", "fcmp/eq", 16,
  1346. { 0|A(FP_INSN), { { { (1<<MACH_SH2E)|(1<<MACH_SH2A_FPU)|(1<<MACH_SH3E)|(1<<MACH_SH4)|(1<<MACH_SH4A)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_FE, 0 } }, { { SH4A_GROUP_FE, 0 } } } }
  1347. },
  1348. /* fcmp/gt $fsdm, $fsdn */
  1349. {
  1350. SH_INSN_FCMPGT_COMPACT, "fcmpgt-compact", "fcmp/gt", 16,
  1351. { 0|A(FP_INSN), { { { (1<<MACH_SH2E)|(1<<MACH_SH2A_FPU)|(1<<MACH_SH3E)|(1<<MACH_SH4)|(1<<MACH_SH4A)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_FE, 0 } }, { { SH4A_GROUP_FE, 0 } } } }
  1352. },
  1353. /* fcnvds $drn, fpul */
  1354. {
  1355. SH_INSN_FCNVDS_COMPACT, "fcnvds-compact", "fcnvds", 16,
  1356. { 0|A(FP_INSN), { { { (1<<MACH_SH2A_FPU)|(1<<MACH_SH4)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_FE, 0 } }, { { SH4A_GROUP_FE, 0 } } } }
  1357. },
  1358. /* fcnvsd fpul, $drn */
  1359. {
  1360. SH_INSN_FCNVSD_COMPACT, "fcnvsd-compact", "fcnvsd", 16,
  1361. { 0|A(FP_INSN), { { { (1<<MACH_SH2A_FPU)|(1<<MACH_SH4)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_FE, 0 } }, { { SH4A_GROUP_FE, 0 } } } }
  1362. },
  1363. /* fdiv $fsdm, $fsdn */
  1364. {
  1365. SH_INSN_FDIV_COMPACT, "fdiv-compact", "fdiv", 16,
  1366. { 0|A(FP_INSN), { { { (1<<MACH_SH2E)|(1<<MACH_SH2A_FPU)|(1<<MACH_SH3E)|(1<<MACH_SH4)|(1<<MACH_SH4A)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_FE, 0 } }, { { SH4A_GROUP_FE, 0 } } } }
  1367. },
  1368. /* fipr $fvm, $fvn */
  1369. {
  1370. SH_INSN_FIPR_COMPACT, "fipr-compact", "fipr", 16,
  1371. { 0|A(FP_INSN), { { { (1<<MACH_SH4)|(1<<MACH_SH4A)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_FE, 0 } }, { { SH4A_GROUP_FE, 0 } } } }
  1372. },
  1373. /* flds $frn, fpul */
  1374. {
  1375. SH_INSN_FLDS_COMPACT, "flds-compact", "flds", 16,
  1376. { 0|A(FP_INSN), { { { (1<<MACH_SH2E)|(1<<MACH_SH2A_FPU)|(1<<MACH_SH3E)|(1<<MACH_SH4)|(1<<MACH_SH4A)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_LS, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1377. },
  1378. /* fldi0 $frn */
  1379. {
  1380. SH_INSN_FLDI0_COMPACT, "fldi0-compact", "fldi0", 16,
  1381. { 0|A(FP_INSN), { { { (1<<MACH_SH2E)|(1<<MACH_SH2A_FPU)|(1<<MACH_SH3E)|(1<<MACH_SH4)|(1<<MACH_SH4A)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_LS, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1382. },
  1383. /* fldi1 $frn */
  1384. {
  1385. SH_INSN_FLDI1_COMPACT, "fldi1-compact", "fldi1", 16,
  1386. { 0|A(FP_INSN), { { { (1<<MACH_SH2E)|(1<<MACH_SH2A_FPU)|(1<<MACH_SH3E)|(1<<MACH_SH4)|(1<<MACH_SH4A)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_LS, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1387. },
  1388. /* float fpul, $fsdn */
  1389. {
  1390. SH_INSN_FLOAT_COMPACT, "float-compact", "float", 16,
  1391. { 0|A(FP_INSN), { { { (1<<MACH_SH2E)|(1<<MACH_SH2A_FPU)|(1<<MACH_SH3E)|(1<<MACH_SH4)|(1<<MACH_SH4A)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_FE, 0 } }, { { SH4A_GROUP_FE, 0 } } } }
  1392. },
  1393. /* fmac fr0, $frm, $frn */
  1394. {
  1395. SH_INSN_FMAC_COMPACT, "fmac-compact", "fmac", 16,
  1396. { 0|A(FP_INSN), { { { (1<<MACH_SH2E)|(1<<MACH_SH2A_FPU)|(1<<MACH_SH3E)|(1<<MACH_SH4)|(1<<MACH_SH4A)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_FE, 0 } }, { { SH4A_GROUP_FE, 0 } } } }
  1397. },
  1398. /* fmov $fmovm, $fmovn */
  1399. {
  1400. SH_INSN_FMOV1_COMPACT, "fmov1-compact", "fmov", 16,
  1401. { 0|A(FP_INSN), { { { (1<<MACH_SH2E)|(1<<MACH_SH2A_FPU)|(1<<MACH_SH3E)|(1<<MACH_SH4)|(1<<MACH_SH4A)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_LS, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1402. },
  1403. /* fmov @$rm, $fmovn */
  1404. {
  1405. SH_INSN_FMOV2_COMPACT, "fmov2-compact", "fmov", 16,
  1406. { 0|A(FP_INSN), { { { (1<<MACH_SH2E)|(1<<MACH_SH2A_FPU)|(1<<MACH_SH3E)|(1<<MACH_SH4)|(1<<MACH_SH4A)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_LS, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1407. },
  1408. /* fmov @${rm}+, fmovn */
  1409. {
  1410. SH_INSN_FMOV3_COMPACT, "fmov3-compact", "fmov", 16,
  1411. { 0|A(FP_INSN), { { { (1<<MACH_SH2E)|(1<<MACH_SH2A_FPU)|(1<<MACH_SH3E)|(1<<MACH_SH4)|(1<<MACH_SH4A)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_LS, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1412. },
  1413. /* fmov @(r0, $rm), $fmovn */
  1414. {
  1415. SH_INSN_FMOV4_COMPACT, "fmov4-compact", "fmov", 16,
  1416. { 0|A(FP_INSN), { { { (1<<MACH_SH2E)|(1<<MACH_SH2A_FPU)|(1<<MACH_SH3E)|(1<<MACH_SH4)|(1<<MACH_SH4A)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_LS, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1417. },
  1418. /* fmov $fmovm, @$rn */
  1419. {
  1420. SH_INSN_FMOV5_COMPACT, "fmov5-compact", "fmov", 16,
  1421. { 0|A(FP_INSN), { { { (1<<MACH_SH2E)|(1<<MACH_SH2A_FPU)|(1<<MACH_SH3E)|(1<<MACH_SH4)|(1<<MACH_SH4A)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_LS, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1422. },
  1423. /* fmov $fmovm, @-$rn */
  1424. {
  1425. SH_INSN_FMOV6_COMPACT, "fmov6-compact", "fmov", 16,
  1426. { 0|A(FP_INSN), { { { (1<<MACH_SH2E)|(1<<MACH_SH2A_FPU)|(1<<MACH_SH3E)|(1<<MACH_SH4)|(1<<MACH_SH4A)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_LS, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1427. },
  1428. /* fmov $fmovm, @(r0, $rn) */
  1429. {
  1430. SH_INSN_FMOV7_COMPACT, "fmov7-compact", "fmov", 16,
  1431. { 0|A(FP_INSN), { { { (1<<MACH_SH2E)|(1<<MACH_SH2A_FPU)|(1<<MACH_SH3E)|(1<<MACH_SH4)|(1<<MACH_SH4A)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_LS, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1432. },
  1433. /* fmov.d @($imm12x8, $rm), $drn */
  1434. {
  1435. SH_INSN_FMOV8_COMPACT, "fmov8-compact", "fmov.d", 32,
  1436. { 0|A(32_BIT_INSN), { { { (1<<MACH_SH2A_FPU)|(1<<MACH_SH4)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  1437. },
  1438. /* mov.l $drm, @($imm12x8, $rn) */
  1439. {
  1440. SH_INSN_FMOV9_COMPACT, "fmov9-compact", "mov.l", 32,
  1441. { 0|A(32_BIT_INSN), { { { (1<<MACH_SH2A_FPU)|(1<<MACH_SH4)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  1442. },
  1443. /* fmul $fsdm, $fsdn */
  1444. {
  1445. SH_INSN_FMUL_COMPACT, "fmul-compact", "fmul", 16,
  1446. { 0|A(FP_INSN), { { { (1<<MACH_SH2E)|(1<<MACH_SH2A_FPU)|(1<<MACH_SH3E)|(1<<MACH_SH4)|(1<<MACH_SH4A)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_FE, 0 } }, { { SH4A_GROUP_FE, 0 } } } }
  1447. },
  1448. /* fneg $fsdn */
  1449. {
  1450. SH_INSN_FNEG_COMPACT, "fneg-compact", "fneg", 16,
  1451. { 0|A(FP_INSN), { { { (1<<MACH_SH2E)|(1<<MACH_SH2A_FPU)|(1<<MACH_SH3E)|(1<<MACH_SH4)|(1<<MACH_SH4A)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_LS, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1452. },
  1453. /* frchg */
  1454. {
  1455. SH_INSN_FRCHG_COMPACT, "frchg-compact", "frchg", 16,
  1456. { 0|A(FP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_FE, 0 } }, { { SH4A_GROUP_FE, 0 } } } }
  1457. },
  1458. /* fschg */
  1459. {
  1460. SH_INSN_FSCHG_COMPACT, "fschg-compact", "fschg", 16,
  1461. { 0|A(FP_INSN), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_FE, 0 } }, { { SH4A_GROUP_FE, 0 } } } }
  1462. },
  1463. /* fsqrt $fsdn */
  1464. {
  1465. SH_INSN_FSQRT_COMPACT, "fsqrt-compact", "fsqrt", 16,
  1466. { 0|A(FP_INSN), { { { (1<<MACH_SH2A_FPU)|(1<<MACH_SH3E)|(1<<MACH_SH4)|(1<<MACH_SH4A)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_FE, 0 } }, { { SH4A_GROUP_FE, 0 } } } }
  1467. },
  1468. /* fsts fpul, $frn */
  1469. {
  1470. SH_INSN_FSTS_COMPACT, "fsts-compact", "fsts", 16,
  1471. { 0|A(FP_INSN), { { { (1<<MACH_SH2E)|(1<<MACH_SH2A_FPU)|(1<<MACH_SH3E)|(1<<MACH_SH4)|(1<<MACH_SH4A)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_LS, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1472. },
  1473. /* fsub $fsdm, $fsdn */
  1474. {
  1475. SH_INSN_FSUB_COMPACT, "fsub-compact", "fsub", 16,
  1476. { 0|A(FP_INSN), { { { (1<<MACH_SH2E)|(1<<MACH_SH2A_FPU)|(1<<MACH_SH3E)|(1<<MACH_SH4)|(1<<MACH_SH4A)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_FE, 0 } }, { { SH4A_GROUP_FE, 0 } } } }
  1477. },
  1478. /* ftrc $fsdn, fpul */
  1479. {
  1480. SH_INSN_FTRC_COMPACT, "ftrc-compact", "ftrc", 16,
  1481. { 0|A(FP_INSN), { { { (1<<MACH_SH2E)|(1<<MACH_SH2A_FPU)|(1<<MACH_SH3E)|(1<<MACH_SH4)|(1<<MACH_SH4A)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_FE, 0 } }, { { SH4A_GROUP_FE, 0 } } } }
  1482. },
  1483. /* ftrv xmtrx, $fvn */
  1484. {
  1485. SH_INSN_FTRV_COMPACT, "ftrv-compact", "ftrv", 16,
  1486. { 0|A(FP_INSN), { { { (1<<MACH_SH4)|(1<<MACH_SH4A)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_FE, 0 } }, { { SH4A_GROUP_FE, 0 } } } }
  1487. },
  1488. /* jmp @$rn */
  1489. {
  1490. SH_INSN_JMP_COMPACT, "jmp-compact", "jmp", 16,
  1491. { 0|A(UNCOND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_CO, 0 } }, { { SH4A_GROUP_BR, 0 } } } }
  1492. },
  1493. /* jsr @$rn */
  1494. {
  1495. SH_INSN_JSR_COMPACT, "jsr-compact", "jsr", 16,
  1496. { 0|A(UNCOND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_CO, 0 } }, { { SH4A_GROUP_BR, 0 } } } }
  1497. },
  1498. /* ldc $rn, gbr */
  1499. {
  1500. SH_INSN_LDC_GBR_COMPACT, "ldc-gbr-compact", "ldc", 16,
  1501. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_CO, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1502. },
  1503. /* ldc $rn, vbr */
  1504. {
  1505. SH_INSN_LDC_VBR_COMPACT, "ldc-vbr-compact", "ldc", 16,
  1506. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_CO, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1507. },
  1508. /* ldc $rn, sr */
  1509. {
  1510. SH_INSN_LDC_SR_COMPACT, "ldc-sr-compact", "ldc", 16,
  1511. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_CO, 0 } }, { { SH4A_GROUP_CO, 0 } } } }
  1512. },
  1513. /* ldc.l @${rn}+, gbr */
  1514. {
  1515. SH_INSN_LDCL_GBR_COMPACT, "ldcl-gbr-compact", "ldc.l", 16,
  1516. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_CO, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1517. },
  1518. /* ldc.l @${rn}+, vbr */
  1519. {
  1520. SH_INSN_LDCL_VBR_COMPACT, "ldcl-vbr-compact", "ldc.l", 16,
  1521. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_CO, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1522. },
  1523. /* lds $rn, fpscr */
  1524. {
  1525. SH_INSN_LDS_FPSCR_COMPACT, "lds-fpscr-compact", "lds", 16,
  1526. { 0, { { { (1<<MACH_SH2E)|(1<<MACH_SH2A_FPU)|(1<<MACH_SH3E)|(1<<MACH_SH4)|(1<<MACH_SH4A)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_CO, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1527. },
  1528. /* lds.l @${rn}+, fpscr */
  1529. {
  1530. SH_INSN_LDSL_FPSCR_COMPACT, "ldsl-fpscr-compact", "lds.l", 16,
  1531. { 0, { { { (1<<MACH_SH2E)|(1<<MACH_SH2A_FPU)|(1<<MACH_SH3E)|(1<<MACH_SH4)|(1<<MACH_SH4A)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_CO, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1532. },
  1533. /* lds $rn, fpul */
  1534. {
  1535. SH_INSN_LDS_FPUL_COMPACT, "lds-fpul-compact", "lds", 16,
  1536. { 0, { { { (1<<MACH_SH2E)|(1<<MACH_SH2A_FPU)|(1<<MACH_SH3E)|(1<<MACH_SH4)|(1<<MACH_SH4A)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_LS, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1537. },
  1538. /* lds.l @${rn}+, fpul */
  1539. {
  1540. SH_INSN_LDSL_FPUL_COMPACT, "ldsl-fpul-compact", "lds.l", 16,
  1541. { 0, { { { (1<<MACH_SH2E)|(1<<MACH_SH2A_FPU)|(1<<MACH_SH3E)|(1<<MACH_SH4)|(1<<MACH_SH4A)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_CO, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1542. },
  1543. /* lds $rn, mach */
  1544. {
  1545. SH_INSN_LDS_MACH_COMPACT, "lds-mach-compact", "lds", 16,
  1546. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_CO, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1547. },
  1548. /* lds.l @${rn}+, mach */
  1549. {
  1550. SH_INSN_LDSL_MACH_COMPACT, "ldsl-mach-compact", "lds.l", 16,
  1551. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_CO, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1552. },
  1553. /* lds $rn, macl */
  1554. {
  1555. SH_INSN_LDS_MACL_COMPACT, "lds-macl-compact", "lds", 16,
  1556. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_CO, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1557. },
  1558. /* lds.l @${rn}+, macl */
  1559. {
  1560. SH_INSN_LDSL_MACL_COMPACT, "ldsl-macl-compact", "lds.l", 16,
  1561. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_CO, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1562. },
  1563. /* lds $rn, pr */
  1564. {
  1565. SH_INSN_LDS_PR_COMPACT, "lds-pr-compact", "lds", 16,
  1566. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_CO, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1567. },
  1568. /* lds.l @${rn}+, pr */
  1569. {
  1570. SH_INSN_LDSL_PR_COMPACT, "ldsl-pr-compact", "lds.l", 16,
  1571. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_CO, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1572. },
  1573. /* mac.l @${rm}+, @${rn}+ */
  1574. {
  1575. SH_INSN_MACL_COMPACT, "macl-compact", "mac.l", 16,
  1576. { 0, { { { (1<<MACH_SH2)|(1<<MACH_SH2E)|(1<<MACH_SH2A_FPU)|(1<<MACH_SH2A_NOFPU)|(1<<MACH_SH3)|(1<<MACH_SH3E)|(1<<MACH_SH4_NOFPU)|(1<<MACH_SH4)|(1<<MACH_SH4A_NOFPU)|(1<<MACH_SH4A)|(1<<MACH_SH4AL)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_CO, 0 } }, { { SH4A_GROUP_CO, 0 } } } }
  1577. },
  1578. /* mac.w @${rm}+, @${rn}+ */
  1579. {
  1580. SH_INSN_MACW_COMPACT, "macw-compact", "mac.w", 16,
  1581. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_CO, 0 } }, { { SH4A_GROUP_CO, 0 } } } }
  1582. },
  1583. /* mov $rm64, $rn64 */
  1584. {
  1585. SH_INSN_MOV_COMPACT, "mov-compact", "mov", 16,
  1586. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_MT, 0 } }, { { SH4A_GROUP_MT, 0 } } } }
  1587. },
  1588. /* mov #$imm8, $rn */
  1589. {
  1590. SH_INSN_MOVI_COMPACT, "movi-compact", "mov", 16,
  1591. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_EX, 0 } }, { { SH4A_GROUP_MT, 0 } } } }
  1592. },
  1593. /* movi20 #$imm20, $rn */
  1594. {
  1595. SH_INSN_MOVI20_COMPACT, "movi20-compact", "movi20", 32,
  1596. { 0|A(32_BIT_INSN), { { { (1<<MACH_SH2A_NOFPU)|(1<<MACH_SH2A_FPU)|(1<<MACH_SH4)|(1<<MACH_SH4_NOFPU)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  1597. },
  1598. /* mov.b $rm, @$rn */
  1599. {
  1600. SH_INSN_MOVB1_COMPACT, "movb1-compact", "mov.b", 16,
  1601. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_LS, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1602. },
  1603. /* mov.b $rm, @-$rn */
  1604. {
  1605. SH_INSN_MOVB2_COMPACT, "movb2-compact", "mov.b", 16,
  1606. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_LS, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1607. },
  1608. /* mov.b $rm, @(r0,$rn) */
  1609. {
  1610. SH_INSN_MOVB3_COMPACT, "movb3-compact", "mov.b", 16,
  1611. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_LS, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1612. },
  1613. /* mov.b r0, @($imm8, gbr) */
  1614. {
  1615. SH_INSN_MOVB4_COMPACT, "movb4-compact", "mov.b", 16,
  1616. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_LS, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1617. },
  1618. /* mov.b r0, @($imm4, $rm) */
  1619. {
  1620. SH_INSN_MOVB5_COMPACT, "movb5-compact", "mov.b", 16,
  1621. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_LS, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1622. },
  1623. /* mov.b @$rm, $rn */
  1624. {
  1625. SH_INSN_MOVB6_COMPACT, "movb6-compact", "mov.b", 16,
  1626. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_LS, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1627. },
  1628. /* mov.b @${rm}+, $rn */
  1629. {
  1630. SH_INSN_MOVB7_COMPACT, "movb7-compact", "mov.b", 16,
  1631. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_LS, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1632. },
  1633. /* mov.b @(r0, $rm), $rn */
  1634. {
  1635. SH_INSN_MOVB8_COMPACT, "movb8-compact", "mov.b", 16,
  1636. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_LS, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1637. },
  1638. /* mov.b @($imm8, gbr), r0 */
  1639. {
  1640. SH_INSN_MOVB9_COMPACT, "movb9-compact", "mov.b", 16,
  1641. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_LS, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1642. },
  1643. /* mov.b @($imm4, $rm), r0 */
  1644. {
  1645. SH_INSN_MOVB10_COMPACT, "movb10-compact", "mov.b", 16,
  1646. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_LS, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1647. },
  1648. /* mov.l $rm, @$rn */
  1649. {
  1650. SH_INSN_MOVL1_COMPACT, "movl1-compact", "mov.l", 16,
  1651. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_LS, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1652. },
  1653. /* mov.l $rm, @-$rn */
  1654. {
  1655. SH_INSN_MOVL2_COMPACT, "movl2-compact", "mov.l", 16,
  1656. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_LS, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1657. },
  1658. /* mov.l $rm, @(r0, $rn) */
  1659. {
  1660. SH_INSN_MOVL3_COMPACT, "movl3-compact", "mov.l", 16,
  1661. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_LS, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1662. },
  1663. /* mov.l r0, @($imm8x4, gbr) */
  1664. {
  1665. SH_INSN_MOVL4_COMPACT, "movl4-compact", "mov.l", 16,
  1666. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_LS, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1667. },
  1668. /* mov.l $rm, @($imm4x4, $rn) */
  1669. {
  1670. SH_INSN_MOVL5_COMPACT, "movl5-compact", "mov.l", 16,
  1671. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_LS, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1672. },
  1673. /* mov.l @$rm, $rn */
  1674. {
  1675. SH_INSN_MOVL6_COMPACT, "movl6-compact", "mov.l", 16,
  1676. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_LS, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1677. },
  1678. /* mov.l @${rm}+, $rn */
  1679. {
  1680. SH_INSN_MOVL7_COMPACT, "movl7-compact", "mov.l", 16,
  1681. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_LS, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1682. },
  1683. /* mov.l @(r0, $rm), $rn */
  1684. {
  1685. SH_INSN_MOVL8_COMPACT, "movl8-compact", "mov.l", 16,
  1686. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_LS, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1687. },
  1688. /* mov.l @($imm8x4, gbr), r0 */
  1689. {
  1690. SH_INSN_MOVL9_COMPACT, "movl9-compact", "mov.l", 16,
  1691. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_LS, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1692. },
  1693. /* mov.l @($imm8x4, pc), $rn */
  1694. {
  1695. SH_INSN_MOVL10_COMPACT, "movl10-compact", "mov.l", 16,
  1696. { 0|A(ILLSLOT), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_LS, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1697. },
  1698. /* mov.l @($imm4x4, $rm), $rn */
  1699. {
  1700. SH_INSN_MOVL11_COMPACT, "movl11-compact", "mov.l", 16,
  1701. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_LS, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1702. },
  1703. /* mov.l @($imm12x4, $rm), $rn */
  1704. {
  1705. SH_INSN_MOVL12_COMPACT, "movl12-compact", "mov.l", 32,
  1706. { 0|A(32_BIT_INSN), { { { (1<<MACH_SH2A_NOFPU)|(1<<MACH_SH2A_FPU)|(1<<MACH_SH4)|(1<<MACH_SH4_NOFPU)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  1707. },
  1708. /* mov.l $rm, @($imm12x4, $rn) */
  1709. {
  1710. SH_INSN_MOVL13_COMPACT, "movl13-compact", "mov.l", 32,
  1711. { 0|A(32_BIT_INSN), { { { (1<<MACH_SH2A_NOFPU)|(1<<MACH_SH2A_FPU)|(1<<MACH_SH4)|(1<<MACH_SH4_NOFPU)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  1712. },
  1713. /* mov.w $rm, @$rn */
  1714. {
  1715. SH_INSN_MOVW1_COMPACT, "movw1-compact", "mov.w", 16,
  1716. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_LS, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1717. },
  1718. /* mov.w $rm, @-$rn */
  1719. {
  1720. SH_INSN_MOVW2_COMPACT, "movw2-compact", "mov.w", 16,
  1721. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_LS, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1722. },
  1723. /* mov.w $rm, @(r0, $rn) */
  1724. {
  1725. SH_INSN_MOVW3_COMPACT, "movw3-compact", "mov.w", 16,
  1726. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_LS, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1727. },
  1728. /* mov.w r0, @($imm8x2, gbr) */
  1729. {
  1730. SH_INSN_MOVW4_COMPACT, "movw4-compact", "mov.w", 16,
  1731. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_LS, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1732. },
  1733. /* mov.w r0, @($imm4x2, $rm) */
  1734. {
  1735. SH_INSN_MOVW5_COMPACT, "movw5-compact", "mov.w", 16,
  1736. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_LS, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1737. },
  1738. /* mov.w @$rm, $rn */
  1739. {
  1740. SH_INSN_MOVW6_COMPACT, "movw6-compact", "mov.w", 16,
  1741. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_LS, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1742. },
  1743. /* mov.w @${rm}+, $rn */
  1744. {
  1745. SH_INSN_MOVW7_COMPACT, "movw7-compact", "mov.w", 16,
  1746. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_LS, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1747. },
  1748. /* mov.w @(r0, $rm), $rn */
  1749. {
  1750. SH_INSN_MOVW8_COMPACT, "movw8-compact", "mov.w", 16,
  1751. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_LS, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1752. },
  1753. /* mov.w @($imm8x2, gbr), r0 */
  1754. {
  1755. SH_INSN_MOVW9_COMPACT, "movw9-compact", "mov.w", 16,
  1756. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_LS, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1757. },
  1758. /* mov.w @($imm8x2, pc), $rn */
  1759. {
  1760. SH_INSN_MOVW10_COMPACT, "movw10-compact", "mov.w", 16,
  1761. { 0|A(ILLSLOT), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_LS, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1762. },
  1763. /* mov.w @($imm4x2, $rm), r0 */
  1764. {
  1765. SH_INSN_MOVW11_COMPACT, "movw11-compact", "mov.w", 16,
  1766. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_LS, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1767. },
  1768. /* mova @($imm8x4, pc), r0 */
  1769. {
  1770. SH_INSN_MOVA_COMPACT, "mova-compact", "mova", 16,
  1771. { 0|A(ILLSLOT), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_EX, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1772. },
  1773. /* movca.l r0, @$rn */
  1774. {
  1775. SH_INSN_MOVCAL_COMPACT, "movcal-compact", "movca.l", 16,
  1776. { 0, { { { (1<<MACH_SH4_NOFPU)|(1<<MACH_SH4)|(1<<MACH_SH4A_NOFPU)|(1<<MACH_SH4A)|(1<<MACH_SH4AL)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_LS, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1777. },
  1778. /* movco.l r0, @$rn */
  1779. {
  1780. SH_INSN_MOVCOL_COMPACT, "movcol-compact", "movco.l", 16,
  1781. { 0, { { { (1<<MACH_SH4A_NOFPU)|(1<<MACH_SH4A)|(1<<MACH_SH4AL)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_CO, 0 } } } }
  1782. },
  1783. /* movt $rn */
  1784. {
  1785. SH_INSN_MOVT_COMPACT, "movt-compact", "movt", 16,
  1786. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_EX, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  1787. },
  1788. /* movua.l @$rn, r0 */
  1789. {
  1790. SH_INSN_MOVUAL_COMPACT, "movual-compact", "movua.l", 16,
  1791. { 0, { { { (1<<MACH_SH4A_NOFPU)|(1<<MACH_SH4A)|(1<<MACH_SH4AL)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1792. },
  1793. /* movua.l @$rn+, r0 */
  1794. {
  1795. SH_INSN_MOVUAL2_COMPACT, "movual2-compact", "movua.l", 16,
  1796. { 0, { { { (1<<MACH_SH4A_NOFPU)|(1<<MACH_SH4A)|(1<<MACH_SH4AL)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1797. },
  1798. /* mul.l $rm, $rn */
  1799. {
  1800. SH_INSN_MULL_COMPACT, "mull-compact", "mul.l", 16,
  1801. { 0, { { { (1<<MACH_SH2)|(1<<MACH_SH2E)|(1<<MACH_SH2A_FPU)|(1<<MACH_SH2A_NOFPU)|(1<<MACH_SH3)|(1<<MACH_SH3E)|(1<<MACH_SH4_NOFPU)|(1<<MACH_SH4)|(1<<MACH_SH4A_NOFPU)|(1<<MACH_SH4A)|(1<<MACH_SH4AL)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_CO, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  1802. },
  1803. /* muls.w $rm, $rn */
  1804. {
  1805. SH_INSN_MULSW_COMPACT, "mulsw-compact", "muls.w", 16,
  1806. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_CO, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  1807. },
  1808. /* mulu.w $rm, $rn */
  1809. {
  1810. SH_INSN_MULUW_COMPACT, "muluw-compact", "mulu.w", 16,
  1811. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_CO, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  1812. },
  1813. /* neg $rm, $rn */
  1814. {
  1815. SH_INSN_NEG_COMPACT, "neg-compact", "neg", 16,
  1816. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_EX, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  1817. },
  1818. /* negc $rm, $rn */
  1819. {
  1820. SH_INSN_NEGC_COMPACT, "negc-compact", "negc", 16,
  1821. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_EX, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  1822. },
  1823. /* nop */
  1824. {
  1825. SH_INSN_NOP_COMPACT, "nop-compact", "nop", 16,
  1826. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_MT, 0 } }, { { SH4A_GROUP_MT, 0 } } } }
  1827. },
  1828. /* not $rm64, $rn64 */
  1829. {
  1830. SH_INSN_NOT_COMPACT, "not-compact", "not", 16,
  1831. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_EX, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  1832. },
  1833. /* ocbi @$rn */
  1834. {
  1835. SH_INSN_OCBI_COMPACT, "ocbi-compact", "ocbi", 16,
  1836. { 0, { { { (1<<MACH_SH4_NOFPU)|(1<<MACH_SH4)|(1<<MACH_SH4A_NOFPU)|(1<<MACH_SH4A)|(1<<MACH_SH4AL)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_LS, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1837. },
  1838. /* ocbp @$rn */
  1839. {
  1840. SH_INSN_OCBP_COMPACT, "ocbp-compact", "ocbp", 16,
  1841. { 0, { { { (1<<MACH_SH4_NOFPU)|(1<<MACH_SH4)|(1<<MACH_SH4A_NOFPU)|(1<<MACH_SH4A)|(1<<MACH_SH4AL)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_LS, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1842. },
  1843. /* ocbwb @$rn */
  1844. {
  1845. SH_INSN_OCBWB_COMPACT, "ocbwb-compact", "ocbwb", 16,
  1846. { 0, { { { (1<<MACH_SH4_NOFPU)|(1<<MACH_SH4)|(1<<MACH_SH4A_NOFPU)|(1<<MACH_SH4A)|(1<<MACH_SH4AL)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_LS, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1847. },
  1848. /* or $rm64, $rn64 */
  1849. {
  1850. SH_INSN_OR_COMPACT, "or-compact", "or", 16,
  1851. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_EX, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  1852. },
  1853. /* or #$uimm8, r0 */
  1854. {
  1855. SH_INSN_ORI_COMPACT, "ori-compact", "or", 16,
  1856. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_EX, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  1857. },
  1858. /* or.b #$imm8, @(r0, gbr) */
  1859. {
  1860. SH_INSN_ORB_COMPACT, "orb-compact", "or.b", 16,
  1861. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_CO, 0 } }, { { SH4A_GROUP_CO, 0 } } } }
  1862. },
  1863. /* pref @$rn */
  1864. {
  1865. SH_INSN_PREF_COMPACT, "pref-compact", "pref", 16,
  1866. { 0, { { { (1<<MACH_SH3)|(1<<MACH_SH3E)|(1<<MACH_SH4_NOFPU)|(1<<MACH_SH4)|(1<<MACH_SH4A_NOFPU)|(1<<MACH_SH4A)|(1<<MACH_SH4AL)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_LS, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1867. },
  1868. /* rotcl $rn */
  1869. {
  1870. SH_INSN_ROTCL_COMPACT, "rotcl-compact", "rotcl", 16,
  1871. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_EX, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  1872. },
  1873. /* rotcr $rn */
  1874. {
  1875. SH_INSN_ROTCR_COMPACT, "rotcr-compact", "rotcr", 16,
  1876. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_EX, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  1877. },
  1878. /* rotl $rn */
  1879. {
  1880. SH_INSN_ROTL_COMPACT, "rotl-compact", "rotl", 16,
  1881. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_EX, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  1882. },
  1883. /* rotr $rn */
  1884. {
  1885. SH_INSN_ROTR_COMPACT, "rotr-compact", "rotr", 16,
  1886. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_EX, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  1887. },
  1888. /* rts */
  1889. {
  1890. SH_INSN_RTS_COMPACT, "rts-compact", "rts", 16,
  1891. { 0|A(UNCOND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_CO, 0 } }, { { SH4A_GROUP_BR, 0 } } } }
  1892. },
  1893. /* sets */
  1894. {
  1895. SH_INSN_SETS_COMPACT, "sets-compact", "sets", 16,
  1896. { 0, { { { (1<<MACH_SH3)|(1<<MACH_SH3E)|(1<<MACH_SH4_NOFPU)|(1<<MACH_SH4)|(1<<MACH_SH4A_NOFPU)|(1<<MACH_SH4A)|(1<<MACH_SH4AL)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_CO, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  1897. },
  1898. /* sett */
  1899. {
  1900. SH_INSN_SETT_COMPACT, "sett-compact", "sett", 16,
  1901. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_MT, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  1902. },
  1903. /* shad $rm, $rn */
  1904. {
  1905. SH_INSN_SHAD_COMPACT, "shad-compact", "shad", 16,
  1906. { 0, { { { (1<<MACH_SH2A_NOFPU)|(1<<MACH_SH2A_FPU)|(1<<MACH_SH3)|(1<<MACH_SH3E)|(1<<MACH_SH4_NOFPU)|(1<<MACH_SH4)|(1<<MACH_SH4A_NOFPU)|(1<<MACH_SH4A)|(1<<MACH_SH4AL)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_EX, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  1907. },
  1908. /* shal $rn */
  1909. {
  1910. SH_INSN_SHAL_COMPACT, "shal-compact", "shal", 16,
  1911. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_EX, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  1912. },
  1913. /* shar $rn */
  1914. {
  1915. SH_INSN_SHAR_COMPACT, "shar-compact", "shar", 16,
  1916. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_EX, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  1917. },
  1918. /* shld $rm, $rn */
  1919. {
  1920. SH_INSN_SHLD_COMPACT, "shld-compact", "shld", 16,
  1921. { 0, { { { (1<<MACH_SH3)|(1<<MACH_SH3E)|(1<<MACH_SH4_NOFPU)|(1<<MACH_SH4)|(1<<MACH_SH4A_NOFPU)|(1<<MACH_SH4A)|(1<<MACH_SH4AL)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_EX, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  1922. },
  1923. /* shll $rn */
  1924. {
  1925. SH_INSN_SHLL_COMPACT, "shll-compact", "shll", 16,
  1926. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_EX, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  1927. },
  1928. /* shll2 $rn */
  1929. {
  1930. SH_INSN_SHLL2_COMPACT, "shll2-compact", "shll2", 16,
  1931. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_EX, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  1932. },
  1933. /* shll8 $rn */
  1934. {
  1935. SH_INSN_SHLL8_COMPACT, "shll8-compact", "shll8", 16,
  1936. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_EX, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  1937. },
  1938. /* shll16 $rn */
  1939. {
  1940. SH_INSN_SHLL16_COMPACT, "shll16-compact", "shll16", 16,
  1941. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_EX, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  1942. },
  1943. /* shlr $rn */
  1944. {
  1945. SH_INSN_SHLR_COMPACT, "shlr-compact", "shlr", 16,
  1946. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_EX, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  1947. },
  1948. /* shlr2 $rn */
  1949. {
  1950. SH_INSN_SHLR2_COMPACT, "shlr2-compact", "shlr2", 16,
  1951. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_EX, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  1952. },
  1953. /* shlr8 $rn */
  1954. {
  1955. SH_INSN_SHLR8_COMPACT, "shlr8-compact", "shlr8", 16,
  1956. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_EX, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  1957. },
  1958. /* shlr16 $rn */
  1959. {
  1960. SH_INSN_SHLR16_COMPACT, "shlr16-compact", "shlr16", 16,
  1961. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_EX, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  1962. },
  1963. /* stc gbr, $rn */
  1964. {
  1965. SH_INSN_STC_GBR_COMPACT, "stc-gbr-compact", "stc", 16,
  1966. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_CO, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  1967. },
  1968. /* stc vbr, $rn */
  1969. {
  1970. SH_INSN_STC_VBR_COMPACT, "stc-vbr-compact", "stc", 16,
  1971. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_CO, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  1972. },
  1973. /* stc.l gbr, @-$rn */
  1974. {
  1975. SH_INSN_STCL_GBR_COMPACT, "stcl-gbr-compact", "stc.l", 16,
  1976. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_CO, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  1977. },
  1978. /* stc.l vbr, @-$rn */
  1979. {
  1980. SH_INSN_STCL_VBR_COMPACT, "stcl-vbr-compact", "stc.l", 16,
  1981. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_CO, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  1982. },
  1983. /* sts fpscr, $rn */
  1984. {
  1985. SH_INSN_STS_FPSCR_COMPACT, "sts-fpscr-compact", "sts", 16,
  1986. { 0, { { { (1<<MACH_SH2E)|(1<<MACH_SH2A_FPU)|(1<<MACH_SH3E)|(1<<MACH_SH4)|(1<<MACH_SH4A)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_CO, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1987. },
  1988. /* sts.l fpscr, @-$rn */
  1989. {
  1990. SH_INSN_STSL_FPSCR_COMPACT, "stsl-fpscr-compact", "sts.l", 16,
  1991. { 0, { { { (1<<MACH_SH2E)|(1<<MACH_SH2A_FPU)|(1<<MACH_SH3E)|(1<<MACH_SH4)|(1<<MACH_SH4A)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_CO, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1992. },
  1993. /* sts fpul, $rn */
  1994. {
  1995. SH_INSN_STS_FPUL_COMPACT, "sts-fpul-compact", "sts", 16,
  1996. { 0, { { { (1<<MACH_SH2E)|(1<<MACH_SH2A_FPU)|(1<<MACH_SH3E)|(1<<MACH_SH4)|(1<<MACH_SH4A)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_LS, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  1997. },
  1998. /* sts.l fpul, @-$rn */
  1999. {
  2000. SH_INSN_STSL_FPUL_COMPACT, "stsl-fpul-compact", "sts.l", 16,
  2001. { 0, { { { (1<<MACH_SH2E)|(1<<MACH_SH2A_FPU)|(1<<MACH_SH3E)|(1<<MACH_SH4)|(1<<MACH_SH4A)|(1<<MACH_SH5), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_CO, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  2002. },
  2003. /* sts mach, $rn */
  2004. {
  2005. SH_INSN_STS_MACH_COMPACT, "sts-mach-compact", "sts", 16,
  2006. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_CO, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  2007. },
  2008. /* sts.l mach, @-$rn */
  2009. {
  2010. SH_INSN_STSL_MACH_COMPACT, "stsl-mach-compact", "sts.l", 16,
  2011. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_CO, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  2012. },
  2013. /* sts macl, $rn */
  2014. {
  2015. SH_INSN_STS_MACL_COMPACT, "sts-macl-compact", "sts", 16,
  2016. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_CO, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  2017. },
  2018. /* sts.l macl, @-$rn */
  2019. {
  2020. SH_INSN_STSL_MACL_COMPACT, "stsl-macl-compact", "sts.l", 16,
  2021. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_CO, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  2022. },
  2023. /* sts pr, $rn */
  2024. {
  2025. SH_INSN_STS_PR_COMPACT, "sts-pr-compact", "sts", 16,
  2026. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_CO, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  2027. },
  2028. /* sts.l pr, @-$rn */
  2029. {
  2030. SH_INSN_STSL_PR_COMPACT, "stsl-pr-compact", "sts.l", 16,
  2031. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_CO, 0 } }, { { SH4A_GROUP_LS, 0 } } } }
  2032. },
  2033. /* sub $rm, $rn */
  2034. {
  2035. SH_INSN_SUB_COMPACT, "sub-compact", "sub", 16,
  2036. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_EX, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  2037. },
  2038. /* subc $rm, $rn */
  2039. {
  2040. SH_INSN_SUBC_COMPACT, "subc-compact", "subc", 16,
  2041. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_EX, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  2042. },
  2043. /* subv $rm, $rn */
  2044. {
  2045. SH_INSN_SUBV_COMPACT, "subv-compact", "subv", 16,
  2046. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_EX, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  2047. },
  2048. /* swap.b $rm, $rn */
  2049. {
  2050. SH_INSN_SWAPB_COMPACT, "swapb-compact", "swap.b", 16,
  2051. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_EX, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  2052. },
  2053. /* swap.w $rm, $rn */
  2054. {
  2055. SH_INSN_SWAPW_COMPACT, "swapw-compact", "swap.w", 16,
  2056. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_EX, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  2057. },
  2058. /* tas.b @$rn */
  2059. {
  2060. SH_INSN_TASB_COMPACT, "tasb-compact", "tas.b", 16,
  2061. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_CO, 0 } }, { { SH4A_GROUP_CO, 0 } } } }
  2062. },
  2063. /* trapa #$uimm8 */
  2064. {
  2065. SH_INSN_TRAPA_COMPACT, "trapa-compact", "trapa", 16,
  2066. { 0|A(ILLSLOT), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_CO, 0 } }, { { SH4A_GROUP_CO, 0 } } } }
  2067. },
  2068. /* tst $rm, $rn */
  2069. {
  2070. SH_INSN_TST_COMPACT, "tst-compact", "tst", 16,
  2071. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_MT, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  2072. },
  2073. /* tst #$uimm8, r0 */
  2074. {
  2075. SH_INSN_TSTI_COMPACT, "tsti-compact", "tst", 16,
  2076. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_MT, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  2077. },
  2078. /* tst.b #$imm8, @(r0, gbr) */
  2079. {
  2080. SH_INSN_TSTB_COMPACT, "tstb-compact", "tst.b", 16,
  2081. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_CO, 0 } }, { { SH4A_GROUP_CO, 0 } } } }
  2082. },
  2083. /* xor $rm64, $rn64 */
  2084. {
  2085. SH_INSN_XOR_COMPACT, "xor-compact", "xor", 16,
  2086. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_EX, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  2087. },
  2088. /* xor #$uimm8, r0 */
  2089. {
  2090. SH_INSN_XORI_COMPACT, "xori-compact", "xor", 16,
  2091. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_EX, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  2092. },
  2093. /* xor.b #$imm8, @(r0, gbr) */
  2094. {
  2095. SH_INSN_XORB_COMPACT, "xorb-compact", "xor.b", 16,
  2096. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_CO, 0 } }, { { SH4A_GROUP_CO, 0 } } } }
  2097. },
  2098. /* xtrct $rm, $rn */
  2099. {
  2100. SH_INSN_XTRCT_COMPACT, "xtrct-compact", "xtrct", 16,
  2101. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } }, { { SH4_GROUP_EX, 0 } }, { { SH4A_GROUP_EX, 0 } } } }
  2102. },
  2103. /* add $rm, $rn, $rd */
  2104. {
  2105. SH_INSN_ADD, "add", "add", 32,
  2106. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2107. },
  2108. /* add.l $rm, $rn, $rd */
  2109. {
  2110. SH_INSN_ADDL, "addl", "add.l", 32,
  2111. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2112. },
  2113. /* addi $rm, $disp10, $rd */
  2114. {
  2115. SH_INSN_ADDI, "addi", "addi", 32,
  2116. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2117. },
  2118. /* addi.l $rm, $disp10, $rd */
  2119. {
  2120. SH_INSN_ADDIL, "addil", "addi.l", 32,
  2121. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2122. },
  2123. /* addz.l $rm, $rn, $rd */
  2124. {
  2125. SH_INSN_ADDZL, "addzl", "addz.l", 32,
  2126. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2127. },
  2128. /* alloco $rm, $disp6x32 */
  2129. {
  2130. SH_INSN_ALLOCO, "alloco", "alloco", 32,
  2131. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2132. },
  2133. /* and $rm, $rn, $rd */
  2134. {
  2135. SH_INSN_AND, "and", "and", 32,
  2136. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2137. },
  2138. /* andc $rm, $rn, $rd */
  2139. {
  2140. SH_INSN_ANDC, "andc", "andc", 32,
  2141. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2142. },
  2143. /* andi $rm, $disp10, $rd */
  2144. {
  2145. SH_INSN_ANDI, "andi", "andi", 32,
  2146. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2147. },
  2148. /* beq$likely $rm, $rn, $tra */
  2149. {
  2150. SH_INSN_BEQ, "beq", "beq", 32,
  2151. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2152. },
  2153. /* beqi$likely $rm, $imm6, $tra */
  2154. {
  2155. SH_INSN_BEQI, "beqi", "beqi", 32,
  2156. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2157. },
  2158. /* bge$likely $rm, $rn, $tra */
  2159. {
  2160. SH_INSN_BGE, "bge", "bge", 32,
  2161. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2162. },
  2163. /* bgeu$likely $rm, $rn, $tra */
  2164. {
  2165. SH_INSN_BGEU, "bgeu", "bgeu", 32,
  2166. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2167. },
  2168. /* bgt$likely $rm, $rn, $tra */
  2169. {
  2170. SH_INSN_BGT, "bgt", "bgt", 32,
  2171. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2172. },
  2173. /* bgtu$likely $rm, $rn, $tra */
  2174. {
  2175. SH_INSN_BGTU, "bgtu", "bgtu", 32,
  2176. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2177. },
  2178. /* blink $trb, $rd */
  2179. {
  2180. SH_INSN_BLINK, "blink", "blink", 32,
  2181. { 0|A(UNCOND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2182. },
  2183. /* bne$likely $rm, $rn, $tra */
  2184. {
  2185. SH_INSN_BNE, "bne", "bne", 32,
  2186. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2187. },
  2188. /* bnei$likely $rm, $imm6, $tra */
  2189. {
  2190. SH_INSN_BNEI, "bnei", "bnei", 32,
  2191. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2192. },
  2193. /* brk */
  2194. {
  2195. SH_INSN_BRK, "brk", "brk", 32,
  2196. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2197. },
  2198. /* byterev $rm, $rd */
  2199. {
  2200. SH_INSN_BYTEREV, "byterev", "byterev", 32,
  2201. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2202. },
  2203. /* cmpeq $rm, $rn, $rd */
  2204. {
  2205. SH_INSN_CMPEQ, "cmpeq", "cmpeq", 32,
  2206. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2207. },
  2208. /* cmpgt $rm, $rn, $rd */
  2209. {
  2210. SH_INSN_CMPGT, "cmpgt", "cmpgt", 32,
  2211. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2212. },
  2213. /* cmpgtu $rm,$rn, $rd */
  2214. {
  2215. SH_INSN_CMPGTU, "cmpgtu", "cmpgtu", 32,
  2216. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2217. },
  2218. /* cmveq $rm, $rn, $rd */
  2219. {
  2220. SH_INSN_CMVEQ, "cmveq", "cmveq", 32,
  2221. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2222. },
  2223. /* cmvne $rm, $rn, $rd */
  2224. {
  2225. SH_INSN_CMVNE, "cmvne", "cmvne", 32,
  2226. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2227. },
  2228. /* fabs.d $drgh, $drf */
  2229. {
  2230. SH_INSN_FABSD, "fabsd", "fabs.d", 32,
  2231. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2232. },
  2233. /* fabs.s $frgh, $frf */
  2234. {
  2235. SH_INSN_FABSS, "fabss", "fabs.s", 32,
  2236. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2237. },
  2238. /* fadd.d $drg, $drh, $drf */
  2239. {
  2240. SH_INSN_FADDD, "faddd", "fadd.d", 32,
  2241. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2242. },
  2243. /* fadd.s $frg, $frh, $frf */
  2244. {
  2245. SH_INSN_FADDS, "fadds", "fadd.s", 32,
  2246. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2247. },
  2248. /* fcmpeq.d $drg, $drh, $rd */
  2249. {
  2250. SH_INSN_FCMPEQD, "fcmpeqd", "fcmpeq.d", 32,
  2251. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2252. },
  2253. /* fcmpeq.s $frg, $frh, $rd */
  2254. {
  2255. SH_INSN_FCMPEQS, "fcmpeqs", "fcmpeq.s", 32,
  2256. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2257. },
  2258. /* fcmpge.d $drg, $drh, $rd */
  2259. {
  2260. SH_INSN_FCMPGED, "fcmpged", "fcmpge.d", 32,
  2261. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2262. },
  2263. /* fcmpge.s $frg, $frh, $rd */
  2264. {
  2265. SH_INSN_FCMPGES, "fcmpges", "fcmpge.s", 32,
  2266. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2267. },
  2268. /* fcmpgt.d $drg, $drh, $rd */
  2269. {
  2270. SH_INSN_FCMPGTD, "fcmpgtd", "fcmpgt.d", 32,
  2271. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2272. },
  2273. /* fcmpgt.s $frg, $frh, $rd */
  2274. {
  2275. SH_INSN_FCMPGTS, "fcmpgts", "fcmpgt.s", 32,
  2276. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2277. },
  2278. /* fcmpun.d $drg, $drh, $rd */
  2279. {
  2280. SH_INSN_FCMPUND, "fcmpund", "fcmpun.d", 32,
  2281. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2282. },
  2283. /* fcmpun.s $frg, $frh, $rd */
  2284. {
  2285. SH_INSN_FCMPUNS, "fcmpuns", "fcmpun.s", 32,
  2286. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2287. },
  2288. /* fcnv.ds $drgh, $frf */
  2289. {
  2290. SH_INSN_FCNVDS, "fcnvds", "fcnv.ds", 32,
  2291. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2292. },
  2293. /* fcnv.sd $frgh, $drf */
  2294. {
  2295. SH_INSN_FCNVSD, "fcnvsd", "fcnv.sd", 32,
  2296. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2297. },
  2298. /* fdiv.d $drg, $drh, $drf */
  2299. {
  2300. SH_INSN_FDIVD, "fdivd", "fdiv.d", 32,
  2301. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2302. },
  2303. /* fdiv.s $frg, $frh, $frf */
  2304. {
  2305. SH_INSN_FDIVS, "fdivs", "fdiv.s", 32,
  2306. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2307. },
  2308. /* fgetscr $frf */
  2309. {
  2310. SH_INSN_FGETSCR, "fgetscr", "fgetscr", 32,
  2311. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2312. },
  2313. /* fipr.s $fvg, $fvh, $frf */
  2314. {
  2315. SH_INSN_FIPRS, "fiprs", "fipr.s", 32,
  2316. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2317. },
  2318. /* fld.d $rm, $disp10x8, $drf */
  2319. {
  2320. SH_INSN_FLDD, "fldd", "fld.d", 32,
  2321. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2322. },
  2323. /* fld.p $rm, $disp10x8, $fpf */
  2324. {
  2325. SH_INSN_FLDP, "fldp", "fld.p", 32,
  2326. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2327. },
  2328. /* fld.s $rm, $disp10x4, $frf */
  2329. {
  2330. SH_INSN_FLDS, "flds", "fld.s", 32,
  2331. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2332. },
  2333. /* fldx.d $rm, $rn, $drf */
  2334. {
  2335. SH_INSN_FLDXD, "fldxd", "fldx.d", 32,
  2336. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2337. },
  2338. /* fldx.p $rm, $rn, $fpf */
  2339. {
  2340. SH_INSN_FLDXP, "fldxp", "fldx.p", 32,
  2341. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2342. },
  2343. /* fldx.s $rm, $rn, $frf */
  2344. {
  2345. SH_INSN_FLDXS, "fldxs", "fldx.s", 32,
  2346. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2347. },
  2348. /* float.ld $frgh, $drf */
  2349. {
  2350. SH_INSN_FLOATLD, "floatld", "float.ld", 32,
  2351. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2352. },
  2353. /* float.ls $frgh, $frf */
  2354. {
  2355. SH_INSN_FLOATLS, "floatls", "float.ls", 32,
  2356. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2357. },
  2358. /* float.qd $drgh, $drf */
  2359. {
  2360. SH_INSN_FLOATQD, "floatqd", "float.qd", 32,
  2361. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2362. },
  2363. /* float.qs $drgh, $frf */
  2364. {
  2365. SH_INSN_FLOATQS, "floatqs", "float.qs", 32,
  2366. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2367. },
  2368. /* fmac.s $frg, $frh, $frf */
  2369. {
  2370. SH_INSN_FMACS, "fmacs", "fmac.s", 32,
  2371. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2372. },
  2373. /* fmov.d $drgh, $drf */
  2374. {
  2375. SH_INSN_FMOVD, "fmovd", "fmov.d", 32,
  2376. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2377. },
  2378. /* fmov.dq $drgh, $rd */
  2379. {
  2380. SH_INSN_FMOVDQ, "fmovdq", "fmov.dq", 32,
  2381. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2382. },
  2383. /* fmov.ls $rm, $frf */
  2384. {
  2385. SH_INSN_FMOVLS, "fmovls", "fmov.ls", 32,
  2386. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2387. },
  2388. /* fmov.qd $rm, $drf */
  2389. {
  2390. SH_INSN_FMOVQD, "fmovqd", "fmov.qd", 32,
  2391. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2392. },
  2393. /* fmov.s $frgh, $frf */
  2394. {
  2395. SH_INSN_FMOVS, "fmovs", "fmov.s", 32,
  2396. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2397. },
  2398. /* fmov.sl $frgh, $rd */
  2399. {
  2400. SH_INSN_FMOVSL, "fmovsl", "fmov.sl", 32,
  2401. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2402. },
  2403. /* fmul.d $drg, $drh, $drf */
  2404. {
  2405. SH_INSN_FMULD, "fmuld", "fmul.d", 32,
  2406. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2407. },
  2408. /* fmul.s $frg, $frh, $frf */
  2409. {
  2410. SH_INSN_FMULS, "fmuls", "fmul.s", 32,
  2411. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2412. },
  2413. /* fneg.d $drgh, $drf */
  2414. {
  2415. SH_INSN_FNEGD, "fnegd", "fneg.d", 32,
  2416. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2417. },
  2418. /* fneg.s $frgh, $frf */
  2419. {
  2420. SH_INSN_FNEGS, "fnegs", "fneg.s", 32,
  2421. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2422. },
  2423. /* fputscr $frgh */
  2424. {
  2425. SH_INSN_FPUTSCR, "fputscr", "fputscr", 32,
  2426. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2427. },
  2428. /* fsqrt.d $drgh, $drf */
  2429. {
  2430. SH_INSN_FSQRTD, "fsqrtd", "fsqrt.d", 32,
  2431. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2432. },
  2433. /* fsqrt.s $frgh, $frf */
  2434. {
  2435. SH_INSN_FSQRTS, "fsqrts", "fsqrt.s", 32,
  2436. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2437. },
  2438. /* fst.d $rm, $disp10x8, $drf */
  2439. {
  2440. SH_INSN_FSTD, "fstd", "fst.d", 32,
  2441. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2442. },
  2443. /* fst.p $rm, $disp10x8, $fpf */
  2444. {
  2445. SH_INSN_FSTP, "fstp", "fst.p", 32,
  2446. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2447. },
  2448. /* fst.s $rm, $disp10x4, $frf */
  2449. {
  2450. SH_INSN_FSTS, "fsts", "fst.s", 32,
  2451. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2452. },
  2453. /* fstx.d $rm, $rn, $drf */
  2454. {
  2455. SH_INSN_FSTXD, "fstxd", "fstx.d", 32,
  2456. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2457. },
  2458. /* fstx.p $rm, $rn, $fpf */
  2459. {
  2460. SH_INSN_FSTXP, "fstxp", "fstx.p", 32,
  2461. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2462. },
  2463. /* fstx.s $rm, $rn, $frf */
  2464. {
  2465. SH_INSN_FSTXS, "fstxs", "fstx.s", 32,
  2466. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2467. },
  2468. /* fsub.d $drg, $drh, $drf */
  2469. {
  2470. SH_INSN_FSUBD, "fsubd", "fsub.d", 32,
  2471. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2472. },
  2473. /* fsub.s $frg, $frh, $frf */
  2474. {
  2475. SH_INSN_FSUBS, "fsubs", "fsub.s", 32,
  2476. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2477. },
  2478. /* ftrc.dl $drgh, $frf */
  2479. {
  2480. SH_INSN_FTRCDL, "ftrcdl", "ftrc.dl", 32,
  2481. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2482. },
  2483. /* ftrc.sl $frgh, $frf */
  2484. {
  2485. SH_INSN_FTRCSL, "ftrcsl", "ftrc.sl", 32,
  2486. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2487. },
  2488. /* ftrc.dq $drgh, $drf */
  2489. {
  2490. SH_INSN_FTRCDQ, "ftrcdq", "ftrc.dq", 32,
  2491. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2492. },
  2493. /* ftrc.sq $frgh, $drf */
  2494. {
  2495. SH_INSN_FTRCSQ, "ftrcsq", "ftrc.sq", 32,
  2496. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2497. },
  2498. /* ftrv.s $mtrxg, $fvh, $fvf */
  2499. {
  2500. SH_INSN_FTRVS, "ftrvs", "ftrv.s", 32,
  2501. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2502. },
  2503. /* getcfg $rm, $disp6, $rd */
  2504. {
  2505. SH_INSN_GETCFG, "getcfg", "getcfg", 32,
  2506. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2507. },
  2508. /* getcon $crk, $rd */
  2509. {
  2510. SH_INSN_GETCON, "getcon", "getcon", 32,
  2511. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2512. },
  2513. /* gettr $trb, $rd */
  2514. {
  2515. SH_INSN_GETTR, "gettr", "gettr", 32,
  2516. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2517. },
  2518. /* icbi $rm, $disp6x32 */
  2519. {
  2520. SH_INSN_ICBI, "icbi", "icbi", 32,
  2521. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2522. },
  2523. /* ld.b $rm, $disp10, $rd */
  2524. {
  2525. SH_INSN_LDB, "ldb", "ld.b", 32,
  2526. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2527. },
  2528. /* ld.l $rm, $disp10x4, $rd */
  2529. {
  2530. SH_INSN_LDL, "ldl", "ld.l", 32,
  2531. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2532. },
  2533. /* ld.q $rm, $disp10x8, $rd */
  2534. {
  2535. SH_INSN_LDQ, "ldq", "ld.q", 32,
  2536. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2537. },
  2538. /* ld.ub $rm, $disp10, $rd */
  2539. {
  2540. SH_INSN_LDUB, "ldub", "ld.ub", 32,
  2541. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2542. },
  2543. /* ld.uw $rm, $disp10x2, $rd */
  2544. {
  2545. SH_INSN_LDUW, "lduw", "ld.uw", 32,
  2546. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2547. },
  2548. /* ld.w $rm, $disp10x2, $rd */
  2549. {
  2550. SH_INSN_LDW, "ldw", "ld.w", 32,
  2551. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2552. },
  2553. /* ldhi.l $rm, $disp6, $rd */
  2554. {
  2555. SH_INSN_LDHIL, "ldhil", "ldhi.l", 32,
  2556. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2557. },
  2558. /* ldhi.q $rm, $disp6, $rd */
  2559. {
  2560. SH_INSN_LDHIQ, "ldhiq", "ldhi.q", 32,
  2561. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2562. },
  2563. /* ldlo.l $rm, $disp6, $rd */
  2564. {
  2565. SH_INSN_LDLOL, "ldlol", "ldlo.l", 32,
  2566. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2567. },
  2568. /* ldlo.q $rm, $disp6, $rd */
  2569. {
  2570. SH_INSN_LDLOQ, "ldloq", "ldlo.q", 32,
  2571. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2572. },
  2573. /* ldx.b $rm, $rn, $rd */
  2574. {
  2575. SH_INSN_LDXB, "ldxb", "ldx.b", 32,
  2576. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2577. },
  2578. /* ldx.l $rm, $rn, $rd */
  2579. {
  2580. SH_INSN_LDXL, "ldxl", "ldx.l", 32,
  2581. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2582. },
  2583. /* ldx.q $rm, $rn, $rd */
  2584. {
  2585. SH_INSN_LDXQ, "ldxq", "ldx.q", 32,
  2586. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2587. },
  2588. /* ldx.ub $rm, $rn, $rd */
  2589. {
  2590. SH_INSN_LDXUB, "ldxub", "ldx.ub", 32,
  2591. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2592. },
  2593. /* ldx.uw $rm, $rn, $rd */
  2594. {
  2595. SH_INSN_LDXUW, "ldxuw", "ldx.uw", 32,
  2596. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2597. },
  2598. /* ldx.w $rm, $rn, $rd */
  2599. {
  2600. SH_INSN_LDXW, "ldxw", "ldx.w", 32,
  2601. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2602. },
  2603. /* mabs.l $rm, $rd */
  2604. {
  2605. SH_INSN_MABSL, "mabsl", "mabs.l", 32,
  2606. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2607. },
  2608. /* mabs.w $rm, $rd */
  2609. {
  2610. SH_INSN_MABSW, "mabsw", "mabs.w", 32,
  2611. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2612. },
  2613. /* madd.l $rm, $rn, $rd */
  2614. {
  2615. SH_INSN_MADDL, "maddl", "madd.l", 32,
  2616. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2617. },
  2618. /* madd.w $rm, $rn, $rd */
  2619. {
  2620. SH_INSN_MADDW, "maddw", "madd.w", 32,
  2621. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2622. },
  2623. /* madds.l $rm, $rn, $rd */
  2624. {
  2625. SH_INSN_MADDSL, "maddsl", "madds.l", 32,
  2626. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2627. },
  2628. /* madds.ub $rm, $rn, $rd */
  2629. {
  2630. SH_INSN_MADDSUB, "maddsub", "madds.ub", 32,
  2631. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2632. },
  2633. /* madds.w $rm, $rn, $rd */
  2634. {
  2635. SH_INSN_MADDSW, "maddsw", "madds.w", 32,
  2636. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2637. },
  2638. /* mcmpeq.b $rm, $rn, $rd */
  2639. {
  2640. SH_INSN_MCMPEQB, "mcmpeqb", "mcmpeq.b", 32,
  2641. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2642. },
  2643. /* mcmpeq.l $rm, $rn, $rd */
  2644. {
  2645. SH_INSN_MCMPEQL, "mcmpeql", "mcmpeq.l", 32,
  2646. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2647. },
  2648. /* mcmpeq.w $rm, $rn, $rd */
  2649. {
  2650. SH_INSN_MCMPEQW, "mcmpeqw", "mcmpeq.w", 32,
  2651. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2652. },
  2653. /* mcmpgt.l $rm, $rn, $rd */
  2654. {
  2655. SH_INSN_MCMPGTL, "mcmpgtl", "mcmpgt.l", 32,
  2656. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2657. },
  2658. /* mcmpgt.ub $rm, $rn, $rd */
  2659. {
  2660. SH_INSN_MCMPGTUB, "mcmpgtub", "mcmpgt.ub", 32,
  2661. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2662. },
  2663. /* mcmpgt.w $rm, $rn, $rd */
  2664. {
  2665. SH_INSN_MCMPGTW, "mcmpgtw", "mcmpgt.w", 32,
  2666. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2667. },
  2668. /* mcmv $rm, $rn, $rd */
  2669. {
  2670. SH_INSN_MCMV, "mcmv", "mcmv", 32,
  2671. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2672. },
  2673. /* mcnvs.lw $rm, $rn, $rd */
  2674. {
  2675. SH_INSN_MCNVSLW, "mcnvslw", "mcnvs.lw", 32,
  2676. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2677. },
  2678. /* mcnvs.wb $rm, $rn, $rd */
  2679. {
  2680. SH_INSN_MCNVSWB, "mcnvswb", "mcnvs.wb", 32,
  2681. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2682. },
  2683. /* mcnvs.wub $rm, $rn, $rd */
  2684. {
  2685. SH_INSN_MCNVSWUB, "mcnvswub", "mcnvs.wub", 32,
  2686. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2687. },
  2688. /* mextr1 $rm, $rn, $rd */
  2689. {
  2690. SH_INSN_MEXTR1, "mextr1", "mextr1", 32,
  2691. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2692. },
  2693. /* mextr2 $rm, $rn, $rd */
  2694. {
  2695. SH_INSN_MEXTR2, "mextr2", "mextr2", 32,
  2696. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2697. },
  2698. /* mextr3 $rm, $rn, $rd */
  2699. {
  2700. SH_INSN_MEXTR3, "mextr3", "mextr3", 32,
  2701. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2702. },
  2703. /* mextr4 $rm, $rn, $rd */
  2704. {
  2705. SH_INSN_MEXTR4, "mextr4", "mextr4", 32,
  2706. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2707. },
  2708. /* mextr5 $rm, $rn, $rd */
  2709. {
  2710. SH_INSN_MEXTR5, "mextr5", "mextr5", 32,
  2711. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2712. },
  2713. /* mextr6 $rm, $rn, $rd */
  2714. {
  2715. SH_INSN_MEXTR6, "mextr6", "mextr6", 32,
  2716. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2717. },
  2718. /* mextr7 $rm, $rn, $rd */
  2719. {
  2720. SH_INSN_MEXTR7, "mextr7", "mextr7", 32,
  2721. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2722. },
  2723. /* mmacfx.wl $rm, $rn, $rd */
  2724. {
  2725. SH_INSN_MMACFXWL, "mmacfxwl", "mmacfx.wl", 32,
  2726. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2727. },
  2728. /* mmacnfx.wl $rm, $rn, $rd */
  2729. {
  2730. SH_INSN_MMACNFX_WL, "mmacnfx.wl", "mmacnfx.wl", 32,
  2731. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2732. },
  2733. /* mmul.l $rm, $rn, $rd */
  2734. {
  2735. SH_INSN_MMULL, "mmull", "mmul.l", 32,
  2736. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2737. },
  2738. /* mmul.w $rm, $rn, $rd */
  2739. {
  2740. SH_INSN_MMULW, "mmulw", "mmul.w", 32,
  2741. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2742. },
  2743. /* mmulfx.l $rm, $rn, $rd */
  2744. {
  2745. SH_INSN_MMULFXL, "mmulfxl", "mmulfx.l", 32,
  2746. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2747. },
  2748. /* mmulfx.w $rm, $rn, $rd */
  2749. {
  2750. SH_INSN_MMULFXW, "mmulfxw", "mmulfx.w", 32,
  2751. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2752. },
  2753. /* mmulfxrp.w $rm, $rn, $rd */
  2754. {
  2755. SH_INSN_MMULFXRPW, "mmulfxrpw", "mmulfxrp.w", 32,
  2756. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2757. },
  2758. /* mmulhi.wl $rm, $rn, $rd */
  2759. {
  2760. SH_INSN_MMULHIWL, "mmulhiwl", "mmulhi.wl", 32,
  2761. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2762. },
  2763. /* mmullo.wl $rm, $rn, $rd */
  2764. {
  2765. SH_INSN_MMULLOWL, "mmullowl", "mmullo.wl", 32,
  2766. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2767. },
  2768. /* mmulsum.wq $rm, $rn, $rd */
  2769. {
  2770. SH_INSN_MMULSUMWQ, "mmulsumwq", "mmulsum.wq", 32,
  2771. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2772. },
  2773. /* movi $imm16, $rd */
  2774. {
  2775. SH_INSN_MOVI, "movi", "movi", 32,
  2776. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2777. },
  2778. /* mperm.w $rm, $rn, $rd */
  2779. {
  2780. SH_INSN_MPERMW, "mpermw", "mperm.w", 32,
  2781. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2782. },
  2783. /* msad.ubq $rm, $rn, $rd */
  2784. {
  2785. SH_INSN_MSADUBQ, "msadubq", "msad.ubq", 32,
  2786. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2787. },
  2788. /* mshalds.l $rm, $rn, $rd */
  2789. {
  2790. SH_INSN_MSHALDSL, "mshaldsl", "mshalds.l", 32,
  2791. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2792. },
  2793. /* mshalds.w $rm, $rn, $rd */
  2794. {
  2795. SH_INSN_MSHALDSW, "mshaldsw", "mshalds.w", 32,
  2796. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2797. },
  2798. /* mshard.l $rm, $rn, $rd */
  2799. {
  2800. SH_INSN_MSHARDL, "mshardl", "mshard.l", 32,
  2801. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2802. },
  2803. /* mshard.w $rm, $rn, $rd */
  2804. {
  2805. SH_INSN_MSHARDW, "mshardw", "mshard.w", 32,
  2806. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2807. },
  2808. /* mshards.q $rm, $rn, $rd */
  2809. {
  2810. SH_INSN_MSHARDSQ, "mshardsq", "mshards.q", 32,
  2811. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2812. },
  2813. /* mshfhi.b $rm, $rn, $rd */
  2814. {
  2815. SH_INSN_MSHFHIB, "mshfhib", "mshfhi.b", 32,
  2816. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2817. },
  2818. /* mshfhi.l $rm, $rn, $rd */
  2819. {
  2820. SH_INSN_MSHFHIL, "mshfhil", "mshfhi.l", 32,
  2821. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2822. },
  2823. /* mshfhi.w $rm, $rn, $rd */
  2824. {
  2825. SH_INSN_MSHFHIW, "mshfhiw", "mshfhi.w", 32,
  2826. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2827. },
  2828. /* mshflo.b $rm, $rn, $rd */
  2829. {
  2830. SH_INSN_MSHFLOB, "mshflob", "mshflo.b", 32,
  2831. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2832. },
  2833. /* mshflo.l $rm, $rn, $rd */
  2834. {
  2835. SH_INSN_MSHFLOL, "mshflol", "mshflo.l", 32,
  2836. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2837. },
  2838. /* mshflo.w $rm, $rn, $rd */
  2839. {
  2840. SH_INSN_MSHFLOW, "mshflow", "mshflo.w", 32,
  2841. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2842. },
  2843. /* mshlld.l $rm, $rn, $rd */
  2844. {
  2845. SH_INSN_MSHLLDL, "mshlldl", "mshlld.l", 32,
  2846. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2847. },
  2848. /* mshlld.w $rm, $rn, $rd */
  2849. {
  2850. SH_INSN_MSHLLDW, "mshlldw", "mshlld.w", 32,
  2851. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2852. },
  2853. /* mshlrd.l $rm, $rn, $rd */
  2854. {
  2855. SH_INSN_MSHLRDL, "mshlrdl", "mshlrd.l", 32,
  2856. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2857. },
  2858. /* mshlrd.w $rm, $rn, $rd */
  2859. {
  2860. SH_INSN_MSHLRDW, "mshlrdw", "mshlrd.w", 32,
  2861. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2862. },
  2863. /* msub.l $rm, $rn, $rd */
  2864. {
  2865. SH_INSN_MSUBL, "msubl", "msub.l", 32,
  2866. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2867. },
  2868. /* msub.w $rm, $rn, $rd */
  2869. {
  2870. SH_INSN_MSUBW, "msubw", "msub.w", 32,
  2871. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2872. },
  2873. /* msubs.l $rm, $rn, $rd */
  2874. {
  2875. SH_INSN_MSUBSL, "msubsl", "msubs.l", 32,
  2876. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2877. },
  2878. /* msubs.ub $rm, $rn, $rd */
  2879. {
  2880. SH_INSN_MSUBSUB, "msubsub", "msubs.ub", 32,
  2881. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2882. },
  2883. /* msubs.w $rm, $rn, $rd */
  2884. {
  2885. SH_INSN_MSUBSW, "msubsw", "msubs.w", 32,
  2886. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2887. },
  2888. /* muls.l $rm, $rn, $rd */
  2889. {
  2890. SH_INSN_MULSL, "mulsl", "muls.l", 32,
  2891. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2892. },
  2893. /* mulu.l $rm, $rn, $rd */
  2894. {
  2895. SH_INSN_MULUL, "mulul", "mulu.l", 32,
  2896. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2897. },
  2898. /* nop */
  2899. {
  2900. SH_INSN_NOP, "nop", "nop", 32,
  2901. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2902. },
  2903. /* nsb $rm, $rd */
  2904. {
  2905. SH_INSN_NSB, "nsb", "nsb", 32,
  2906. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2907. },
  2908. /* ocbi $rm, $disp6x32 */
  2909. {
  2910. SH_INSN_OCBI, "ocbi", "ocbi", 32,
  2911. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2912. },
  2913. /* ocbp $rm, $disp6x32 */
  2914. {
  2915. SH_INSN_OCBP, "ocbp", "ocbp", 32,
  2916. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2917. },
  2918. /* ocbwb $rm, $disp6x32 */
  2919. {
  2920. SH_INSN_OCBWB, "ocbwb", "ocbwb", 32,
  2921. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2922. },
  2923. /* or $rm, $rn, $rd */
  2924. {
  2925. SH_INSN_OR, "or", "or", 32,
  2926. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2927. },
  2928. /* ori $rm, $imm10, $rd */
  2929. {
  2930. SH_INSN_ORI, "ori", "ori", 32,
  2931. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2932. },
  2933. /* prefi $rm, $disp6x32 */
  2934. {
  2935. SH_INSN_PREFI, "prefi", "prefi", 32,
  2936. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2937. },
  2938. /* pta$likely $disp16, $tra */
  2939. {
  2940. SH_INSN_PTA, "pta", "pta", 32,
  2941. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2942. },
  2943. /* ptabs$likely $rn, $tra */
  2944. {
  2945. SH_INSN_PTABS, "ptabs", "ptabs", 32,
  2946. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2947. },
  2948. /* ptb$likely $disp16, $tra */
  2949. {
  2950. SH_INSN_PTB, "ptb", "ptb", 32,
  2951. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2952. },
  2953. /* ptrel$likely $rn, $tra */
  2954. {
  2955. SH_INSN_PTREL, "ptrel", "ptrel", 32,
  2956. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2957. },
  2958. /* putcfg $rm, $disp6, $rd */
  2959. {
  2960. SH_INSN_PUTCFG, "putcfg", "putcfg", 32,
  2961. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2962. },
  2963. /* putcon $rm, $crj */
  2964. {
  2965. SH_INSN_PUTCON, "putcon", "putcon", 32,
  2966. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2967. },
  2968. /* rte */
  2969. {
  2970. SH_INSN_RTE, "rte", "rte", 32,
  2971. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2972. },
  2973. /* shard $rm, $rn, $rd */
  2974. {
  2975. SH_INSN_SHARD, "shard", "shard", 32,
  2976. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2977. },
  2978. /* shard.l $rm, $rn, $rd */
  2979. {
  2980. SH_INSN_SHARDL, "shardl", "shard.l", 32,
  2981. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2982. },
  2983. /* shari $rm, $uimm6, $rd */
  2984. {
  2985. SH_INSN_SHARI, "shari", "shari", 32,
  2986. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2987. },
  2988. /* shari.l $rm, $uimm6, $rd */
  2989. {
  2990. SH_INSN_SHARIL, "sharil", "shari.l", 32,
  2991. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2992. },
  2993. /* shlld $rm, $rn, $rd */
  2994. {
  2995. SH_INSN_SHLLD, "shlld", "shlld", 32,
  2996. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  2997. },
  2998. /* shlld.l $rm, $rn, $rd */
  2999. {
  3000. SH_INSN_SHLLDL, "shlldl", "shlld.l", 32,
  3001. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  3002. },
  3003. /* shlli $rm, $uimm6, $rd */
  3004. {
  3005. SH_INSN_SHLLI, "shlli", "shlli", 32,
  3006. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  3007. },
  3008. /* shlli.l $rm, $uimm6, $rd */
  3009. {
  3010. SH_INSN_SHLLIL, "shllil", "shlli.l", 32,
  3011. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  3012. },
  3013. /* shlrd $rm, $rn, $rd */
  3014. {
  3015. SH_INSN_SHLRD, "shlrd", "shlrd", 32,
  3016. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  3017. },
  3018. /* shlrd.l $rm, $rn, $rd */
  3019. {
  3020. SH_INSN_SHLRDL, "shlrdl", "shlrd.l", 32,
  3021. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  3022. },
  3023. /* shlri $rm, $uimm6, $rd */
  3024. {
  3025. SH_INSN_SHLRI, "shlri", "shlri", 32,
  3026. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  3027. },
  3028. /* shlri.l $rm, $uimm6, $rd */
  3029. {
  3030. SH_INSN_SHLRIL, "shlril", "shlri.l", 32,
  3031. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  3032. },
  3033. /* shori $uimm16, $rd */
  3034. {
  3035. SH_INSN_SHORI, "shori", "shori", 32,
  3036. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  3037. },
  3038. /* sleep */
  3039. {
  3040. SH_INSN_SLEEP, "sleep", "sleep", 32,
  3041. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  3042. },
  3043. /* st.b $rm, $disp10, $rd */
  3044. {
  3045. SH_INSN_STB, "stb", "st.b", 32,
  3046. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  3047. },
  3048. /* st.l $rm, $disp10x4, $rd */
  3049. {
  3050. SH_INSN_STL, "stl", "st.l", 32,
  3051. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  3052. },
  3053. /* st.q $rm, $disp10x8, $rd */
  3054. {
  3055. SH_INSN_STQ, "stq", "st.q", 32,
  3056. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  3057. },
  3058. /* st.w $rm, $disp10x2, $rd */
  3059. {
  3060. SH_INSN_STW, "stw", "st.w", 32,
  3061. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  3062. },
  3063. /* sthi.l $rm, $disp6, $rd */
  3064. {
  3065. SH_INSN_STHIL, "sthil", "sthi.l", 32,
  3066. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  3067. },
  3068. /* sthi.q $rm, $disp6, $rd */
  3069. {
  3070. SH_INSN_STHIQ, "sthiq", "sthi.q", 32,
  3071. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  3072. },
  3073. /* stlo.l $rm, $disp6, $rd */
  3074. {
  3075. SH_INSN_STLOL, "stlol", "stlo.l", 32,
  3076. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  3077. },
  3078. /* stlo.q $rm, $disp6, $rd */
  3079. {
  3080. SH_INSN_STLOQ, "stloq", "stlo.q", 32,
  3081. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  3082. },
  3083. /* stx.b $rm, $rn, $rd */
  3084. {
  3085. SH_INSN_STXB, "stxb", "stx.b", 32,
  3086. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  3087. },
  3088. /* stx.l $rm, $rn, $rd */
  3089. {
  3090. SH_INSN_STXL, "stxl", "stx.l", 32,
  3091. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  3092. },
  3093. /* stx.q $rm, $rn, $rd */
  3094. {
  3095. SH_INSN_STXQ, "stxq", "stx.q", 32,
  3096. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  3097. },
  3098. /* stx.w $rm, $rn, $rd */
  3099. {
  3100. SH_INSN_STXW, "stxw", "stx.w", 32,
  3101. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  3102. },
  3103. /* sub $rm, $rn, $rd */
  3104. {
  3105. SH_INSN_SUB, "sub", "sub", 32,
  3106. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  3107. },
  3108. /* sub.l $rm, $rn, $rd */
  3109. {
  3110. SH_INSN_SUBL, "subl", "sub.l", 32,
  3111. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  3112. },
  3113. /* swap.q $rm, $rn, $rd */
  3114. {
  3115. SH_INSN_SWAPQ, "swapq", "swap.q", 32,
  3116. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  3117. },
  3118. /* synci */
  3119. {
  3120. SH_INSN_SYNCI, "synci", "synci", 32,
  3121. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  3122. },
  3123. /* synco */
  3124. {
  3125. SH_INSN_SYNCO, "synco", "synco", 32,
  3126. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  3127. },
  3128. /* trapa $rm */
  3129. {
  3130. SH_INSN_TRAPA, "trapa", "trapa", 32,
  3131. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  3132. },
  3133. /* xor $rm, $rn, $rd */
  3134. {
  3135. SH_INSN_XOR, "xor", "xor", 32,
  3136. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  3137. },
  3138. /* xori $rm, $imm6, $rd */
  3139. {
  3140. SH_INSN_XORI, "xori", "xori", 32,
  3141. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x40" } }, { { SH4_GROUP_NONE, 0 } }, { { SH4A_GROUP_NONE, 0 } } } }
  3142. },
  3143. };
  3144. #undef OP
  3145. #undef A
  3146. /* Initialize anything needed to be done once, before any cpu_open call. */
  3147. static void
  3148. init_tables (void)
  3149. {
  3150. }
  3151. static const CGEN_MACH * lookup_mach_via_bfd_name (const CGEN_MACH *, const char *);
  3152. static void build_hw_table (CGEN_CPU_TABLE *);
  3153. static void build_ifield_table (CGEN_CPU_TABLE *);
  3154. static void build_operand_table (CGEN_CPU_TABLE *);
  3155. static void build_insn_table (CGEN_CPU_TABLE *);
  3156. static void sh_cgen_rebuild_tables (CGEN_CPU_TABLE *);
  3157. /* Subroutine of sh_cgen_cpu_open to look up a mach via its bfd name. */
  3158. static const CGEN_MACH *
  3159. lookup_mach_via_bfd_name (const CGEN_MACH *table, const char *name)
  3160. {
  3161. while (table->name)
  3162. {
  3163. if (strcmp (name, table->bfd_name) == 0)
  3164. return table;
  3165. ++table;
  3166. }
  3167. abort ();
  3168. }
  3169. /* Subroutine of sh_cgen_cpu_open to build the hardware table. */
  3170. static void
  3171. build_hw_table (CGEN_CPU_TABLE *cd)
  3172. {
  3173. int i;
  3174. int machs = cd->machs;
  3175. const CGEN_HW_ENTRY *init = & sh_cgen_hw_table[0];
  3176. /* MAX_HW is only an upper bound on the number of selected entries.
  3177. However each entry is indexed by it's enum so there can be holes in
  3178. the table. */
  3179. const CGEN_HW_ENTRY **selected =
  3180. (const CGEN_HW_ENTRY **) xmalloc (MAX_HW * sizeof (CGEN_HW_ENTRY *));
  3181. cd->hw_table.init_entries = init;
  3182. cd->hw_table.entry_size = sizeof (CGEN_HW_ENTRY);
  3183. memset (selected, 0, MAX_HW * sizeof (CGEN_HW_ENTRY *));
  3184. /* ??? For now we just use machs to determine which ones we want. */
  3185. for (i = 0; init[i].name != NULL; ++i)
  3186. if (CGEN_HW_ATTR_VALUE (&init[i], CGEN_HW_MACH)
  3187. & machs)
  3188. selected[init[i].type] = &init[i];
  3189. cd->hw_table.entries = selected;
  3190. cd->hw_table.num_entries = MAX_HW;
  3191. }
  3192. /* Subroutine of sh_cgen_cpu_open to build the hardware table. */
  3193. static void
  3194. build_ifield_table (CGEN_CPU_TABLE *cd)
  3195. {
  3196. cd->ifld_table = & sh_cgen_ifld_table[0];
  3197. }
  3198. /* Subroutine of sh_cgen_cpu_open to build the hardware table. */
  3199. static void
  3200. build_operand_table (CGEN_CPU_TABLE *cd)
  3201. {
  3202. int i;
  3203. int machs = cd->machs;
  3204. const CGEN_OPERAND *init = & sh_cgen_operand_table[0];
  3205. /* MAX_OPERANDS is only an upper bound on the number of selected entries.
  3206. However each entry is indexed by it's enum so there can be holes in
  3207. the table. */
  3208. const CGEN_OPERAND **selected = xmalloc (MAX_OPERANDS * sizeof (* selected));
  3209. cd->operand_table.init_entries = init;
  3210. cd->operand_table.entry_size = sizeof (CGEN_OPERAND);
  3211. memset (selected, 0, MAX_OPERANDS * sizeof (CGEN_OPERAND *));
  3212. /* ??? For now we just use mach to determine which ones we want. */
  3213. for (i = 0; init[i].name != NULL; ++i)
  3214. if (CGEN_OPERAND_ATTR_VALUE (&init[i], CGEN_OPERAND_MACH)
  3215. & machs)
  3216. selected[init[i].type] = &init[i];
  3217. cd->operand_table.entries = selected;
  3218. cd->operand_table.num_entries = MAX_OPERANDS;
  3219. }
  3220. /* Subroutine of sh_cgen_cpu_open to build the hardware table.
  3221. ??? This could leave out insns not supported by the specified mach/isa,
  3222. but that would cause errors like "foo only supported by bar" to become
  3223. "unknown insn", so for now we include all insns and require the app to
  3224. do the checking later.
  3225. ??? On the other hand, parsing of such insns may require their hardware or
  3226. operand elements to be in the table [which they mightn't be]. */
  3227. static void
  3228. build_insn_table (CGEN_CPU_TABLE *cd)
  3229. {
  3230. int i;
  3231. const CGEN_IBASE *ib = & sh_cgen_insn_table[0];
  3232. CGEN_INSN *insns = xmalloc (MAX_INSNS * sizeof (CGEN_INSN));
  3233. memset (insns, 0, MAX_INSNS * sizeof (CGEN_INSN));
  3234. for (i = 0; i < MAX_INSNS; ++i)
  3235. insns[i].base = &ib[i];
  3236. cd->insn_table.init_entries = insns;
  3237. cd->insn_table.entry_size = sizeof (CGEN_IBASE);
  3238. cd->insn_table.num_init_entries = MAX_INSNS;
  3239. }
  3240. /* Subroutine of sh_cgen_cpu_open to rebuild the tables. */
  3241. static void
  3242. sh_cgen_rebuild_tables (CGEN_CPU_TABLE *cd)
  3243. {
  3244. int i;
  3245. CGEN_BITSET *isas = cd->isas;
  3246. unsigned int machs = cd->machs;
  3247. cd->int_insn_p = CGEN_INT_INSN_P;
  3248. /* Data derived from the isa spec. */
  3249. #define UNSET (CGEN_SIZE_UNKNOWN + 1)
  3250. cd->default_insn_bitsize = UNSET;
  3251. cd->base_insn_bitsize = UNSET;
  3252. cd->min_insn_bitsize = 65535; /* Some ridiculously big number. */
  3253. cd->max_insn_bitsize = 0;
  3254. for (i = 0; i < MAX_ISAS; ++i)
  3255. if (cgen_bitset_contains (isas, i))
  3256. {
  3257. const CGEN_ISA *isa = & sh_cgen_isa_table[i];
  3258. /* Default insn sizes of all selected isas must be
  3259. equal or we set the result to 0, meaning "unknown". */
  3260. if (cd->default_insn_bitsize == UNSET)
  3261. cd->default_insn_bitsize = isa->default_insn_bitsize;
  3262. else if (isa->default_insn_bitsize == cd->default_insn_bitsize)
  3263. ; /* This is ok. */
  3264. else
  3265. cd->default_insn_bitsize = CGEN_SIZE_UNKNOWN;
  3266. /* Base insn sizes of all selected isas must be equal
  3267. or we set the result to 0, meaning "unknown". */
  3268. if (cd->base_insn_bitsize == UNSET)
  3269. cd->base_insn_bitsize = isa->base_insn_bitsize;
  3270. else if (isa->base_insn_bitsize == cd->base_insn_bitsize)
  3271. ; /* This is ok. */
  3272. else
  3273. cd->base_insn_bitsize = CGEN_SIZE_UNKNOWN;
  3274. /* Set min,max insn sizes. */
  3275. if (isa->min_insn_bitsize < cd->min_insn_bitsize)
  3276. cd->min_insn_bitsize = isa->min_insn_bitsize;
  3277. if (isa->max_insn_bitsize > cd->max_insn_bitsize)
  3278. cd->max_insn_bitsize = isa->max_insn_bitsize;
  3279. }
  3280. /* Data derived from the mach spec. */
  3281. for (i = 0; i < MAX_MACHS; ++i)
  3282. if (((1 << i) & machs) != 0)
  3283. {
  3284. const CGEN_MACH *mach = & sh_cgen_mach_table[i];
  3285. if (mach->insn_chunk_bitsize != 0)
  3286. {
  3287. if (cd->insn_chunk_bitsize != 0 && cd->insn_chunk_bitsize != mach->insn_chunk_bitsize)
  3288. {
  3289. fprintf (stderr, "sh_cgen_rebuild_tables: conflicting insn-chunk-bitsize values: `%d' vs. `%d'\n",
  3290. cd->insn_chunk_bitsize, mach->insn_chunk_bitsize);
  3291. abort ();
  3292. }
  3293. cd->insn_chunk_bitsize = mach->insn_chunk_bitsize;
  3294. }
  3295. }
  3296. /* Determine which hw elements are used by MACH. */
  3297. build_hw_table (cd);
  3298. /* Build the ifield table. */
  3299. build_ifield_table (cd);
  3300. /* Determine which operands are used by MACH/ISA. */
  3301. build_operand_table (cd);
  3302. /* Build the instruction table. */
  3303. build_insn_table (cd);
  3304. }
  3305. /* Initialize a cpu table and return a descriptor.
  3306. It's much like opening a file, and must be the first function called.
  3307. The arguments are a set of (type/value) pairs, terminated with
  3308. CGEN_CPU_OPEN_END.
  3309. Currently supported values:
  3310. CGEN_CPU_OPEN_ISAS: bitmap of values in enum isa_attr
  3311. CGEN_CPU_OPEN_MACHS: bitmap of values in enum mach_attr
  3312. CGEN_CPU_OPEN_BFDMACH: specify 1 mach using bfd name
  3313. CGEN_CPU_OPEN_ENDIAN: specify endian choice
  3314. CGEN_CPU_OPEN_END: terminates arguments
  3315. ??? Simultaneous multiple isas might not make sense, but it's not (yet)
  3316. precluded. */
  3317. CGEN_CPU_DESC
  3318. sh_cgen_cpu_open (enum cgen_cpu_open_arg arg_type, ...)
  3319. {
  3320. CGEN_CPU_TABLE *cd = (CGEN_CPU_TABLE *) xmalloc (sizeof (CGEN_CPU_TABLE));
  3321. static int init_p;
  3322. CGEN_BITSET *isas = 0; /* 0 = "unspecified" */
  3323. unsigned int machs = 0; /* 0 = "unspecified" */
  3324. enum cgen_endian endian = CGEN_ENDIAN_UNKNOWN;
  3325. va_list ap;
  3326. if (! init_p)
  3327. {
  3328. init_tables ();
  3329. init_p = 1;
  3330. }
  3331. memset (cd, 0, sizeof (*cd));
  3332. va_start (ap, arg_type);
  3333. while (arg_type != CGEN_CPU_OPEN_END)
  3334. {
  3335. switch (arg_type)
  3336. {
  3337. case CGEN_CPU_OPEN_ISAS :
  3338. isas = va_arg (ap, CGEN_BITSET *);
  3339. break;
  3340. case CGEN_CPU_OPEN_MACHS :
  3341. machs = va_arg (ap, unsigned int);
  3342. break;
  3343. case CGEN_CPU_OPEN_BFDMACH :
  3344. {
  3345. const char *name = va_arg (ap, const char *);
  3346. const CGEN_MACH *mach =
  3347. lookup_mach_via_bfd_name (sh_cgen_mach_table, name);
  3348. machs |= 1 << mach->num;
  3349. break;
  3350. }
  3351. case CGEN_CPU_OPEN_ENDIAN :
  3352. endian = va_arg (ap, enum cgen_endian);
  3353. break;
  3354. default :
  3355. fprintf (stderr, "sh_cgen_cpu_open: unsupported argument `%d'\n",
  3356. arg_type);
  3357. abort (); /* ??? return NULL? */
  3358. }
  3359. arg_type = va_arg (ap, enum cgen_cpu_open_arg);
  3360. }
  3361. va_end (ap);
  3362. /* Mach unspecified means "all". */
  3363. if (machs == 0)
  3364. machs = (1 << MAX_MACHS) - 1;
  3365. /* Base mach is always selected. */
  3366. machs |= 1;
  3367. if (endian == CGEN_ENDIAN_UNKNOWN)
  3368. {
  3369. /* ??? If target has only one, could have a default. */
  3370. fprintf (stderr, "sh_cgen_cpu_open: no endianness specified\n");
  3371. abort ();
  3372. }
  3373. cd->isas = cgen_bitset_copy (isas);
  3374. cd->machs = machs;
  3375. cd->endian = endian;
  3376. /* FIXME: for the sparc case we can determine insn-endianness statically.
  3377. The worry here is where both data and insn endian can be independently
  3378. chosen, in which case this function will need another argument.
  3379. Actually, will want to allow for more arguments in the future anyway. */
  3380. cd->insn_endian = endian;
  3381. /* Table (re)builder. */
  3382. cd->rebuild_tables = sh_cgen_rebuild_tables;
  3383. sh_cgen_rebuild_tables (cd);
  3384. /* Default to not allowing signed overflow. */
  3385. cd->signed_overflow_ok_p = 0;
  3386. return (CGEN_CPU_DESC) cd;
  3387. }
  3388. /* Cover fn to sh_cgen_cpu_open to handle the simple case of 1 isa, 1 mach.
  3389. MACH_NAME is the bfd name of the mach. */
  3390. CGEN_CPU_DESC
  3391. sh_cgen_cpu_open_1 (const char *mach_name, enum cgen_endian endian)
  3392. {
  3393. return sh_cgen_cpu_open (CGEN_CPU_OPEN_BFDMACH, mach_name,
  3394. CGEN_CPU_OPEN_ENDIAN, endian,
  3395. CGEN_CPU_OPEN_END);
  3396. }
  3397. /* Close a cpu table.
  3398. ??? This can live in a machine independent file, but there's currently
  3399. no place to put this file (there's no libcgen). libopcodes is the wrong
  3400. place as some simulator ports use this but they don't use libopcodes. */
  3401. void
  3402. sh_cgen_cpu_close (CGEN_CPU_DESC cd)
  3403. {
  3404. unsigned int i;
  3405. const CGEN_INSN *insns;
  3406. if (cd->macro_insn_table.init_entries)
  3407. {
  3408. insns = cd->macro_insn_table.init_entries;
  3409. for (i = 0; i < cd->macro_insn_table.num_init_entries; ++i, ++insns)
  3410. if (CGEN_INSN_RX ((insns)))
  3411. regfree (CGEN_INSN_RX (insns));
  3412. }
  3413. if (cd->insn_table.init_entries)
  3414. {
  3415. insns = cd->insn_table.init_entries;
  3416. for (i = 0; i < cd->insn_table.num_init_entries; ++i, ++insns)
  3417. if (CGEN_INSN_RX (insns))
  3418. regfree (CGEN_INSN_RX (insns));
  3419. }
  3420. if (cd->macro_insn_table.init_entries)
  3421. free ((CGEN_INSN *) cd->macro_insn_table.init_entries);
  3422. if (cd->insn_table.init_entries)
  3423. free ((CGEN_INSN *) cd->insn_table.init_entries);
  3424. if (cd->hw_table.entries)
  3425. free ((CGEN_HW_ENTRY *) cd->hw_table.entries);
  3426. if (cd->operand_table.entries)
  3427. free ((CGEN_HW_ENTRY *) cd->operand_table.entries);
  3428. free (cd);
  3429. }