mn10300.igen 77 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594
  1. // -*- C -*-
  2. :option:::insn-bit-size:8
  3. :option:::insn-specifying-widths:true
  4. :option:::hi-bit-nr:7
  5. :model:::mn10300:mn10300:
  6. :model:::am33:am33:
  7. :model:::am33_2:am33_2:
  8. // What do we do with an illegal instruction?
  9. :internal::::illegal:
  10. {
  11. PC = cia;
  12. program_interrupt(SD, CPU, cia, SIM_SIGILL);
  13. }
  14. // 1000 DnDn imm8....; mov imm8,Dn (imm8 is sign extended)
  15. 4.0x8,2.DM1,2.DN0=DM1+8.IMM8:S0i:::mov
  16. "mov"
  17. *mn10300
  18. *am33
  19. *am33_2
  20. {
  21. /* OP_8000 (); */
  22. signed32 immed = EXTEND8 (IMM8);
  23. State.regs[REG_D0+DN0] = immed;
  24. PC = cia;
  25. }
  26. // 1000 DmDn; mov Dm,Dn (Dm != Dn, see above when Dm == Dn)
  27. 4.0x8,2.DM1,2.DN0!DM1:S0:::mov
  28. "mov"
  29. *mn10300
  30. *am33
  31. *am33_2
  32. {
  33. PC = cia;
  34. /* OP_80 (); */
  35. State.regs[REG_D0+DN0] = State.regs[REG_D0+DM1];
  36. }
  37. // 1111 0001 1110 DmAn; mov Dm,An
  38. 8.0xf1+1110,2.DM1,2.AN0:D0:::mov
  39. "mov"
  40. *mn10300
  41. *am33
  42. *am33_2
  43. {
  44. /* OP_F1E0 (); */
  45. PC = cia;
  46. State.regs[REG_A0 + AN0] = State.regs[REG_D0 + DM1];
  47. }
  48. // 1111 0001 1101 AmDn; mov Am,Dn
  49. 8.0xf1+1101,2.AM1,2.DN0:D0a:::mov
  50. "mov"
  51. *mn10300
  52. *am33
  53. *am33_2
  54. {
  55. /* OP_F1D0 (); */
  56. PC = cia;
  57. State.regs[REG_D0 + DN0] = State.regs[REG_A0 + AM1];
  58. }
  59. // 1001 AnAn imm8....; mov imm8,An (imm8 is zero-extended)
  60. 4.0x9,2.AM1,2.AN0=AM1+8.IMM8:S0ai:::mov
  61. "mov"
  62. *mn10300
  63. *am33
  64. *am33_2
  65. {
  66. PC = cia;
  67. /* OP_9000 (); */
  68. State.regs[REG_A0+AN0] = IMM8;
  69. }
  70. // 1001 AmAn; mov Am,An (Am != An, save above when Am == An)
  71. 4.0x9,2.AM1,2.AN0!AM1:S0a:::mov
  72. "mov"
  73. *mn10300
  74. *am33
  75. *am33_2
  76. {
  77. PC = cia;
  78. /* OP_90 (); */
  79. State.regs[REG_A0+AN0] = State.regs[REG_A0+AM1];
  80. }
  81. // 0011 11An; mov SP,An
  82. 4.0x3,11,2.AN0:S0b:::mov
  83. "mov"
  84. *mn10300
  85. *am33
  86. *am33_2
  87. {
  88. /* OP_3C (); */
  89. PC = cia;
  90. State.regs[REG_A0 + AN0] = State.regs[REG_SP];
  91. }
  92. // 1111 0010 1111 Am00; mov Am,SP
  93. 8.0xf2+4.0xf,2.AM1,00:D0b:::mov
  94. "mov"
  95. *mn10300
  96. *am33
  97. *am33_2
  98. {
  99. /* OP_F2F0 (); */
  100. PC = cia;
  101. State.regs[REG_SP] = State.regs[REG_A0 + AM1];
  102. }
  103. // 1111 0010 1110 01Dn; mov PSW,Dn
  104. 8.0xf2+4.0xe,01,2.DN0:D0c:::mov
  105. "mov"
  106. *mn10300
  107. *am33
  108. *am33_2
  109. {
  110. /* OP_F2E4 (); */
  111. PC = cia;
  112. State.regs[REG_D0 + DN0] = PSW;
  113. }
  114. // 1111 0010 1111 Dm11; mov Dm,PSW
  115. 8.0xf2+4.0xf,2.DM1,11:D0d:::mov
  116. "mov"
  117. *mn10300
  118. *am33
  119. *am33_2
  120. {
  121. /* OP_F2F3 (); */
  122. PC = cia;
  123. PSW = State.regs[REG_D0 + DM1];
  124. }
  125. // 1111 0010 1110 00Dn; mov MDR,Dn
  126. 8.0xf2+4.0xe,00,2.DN0:D0e:::mov
  127. "mov"
  128. *mn10300
  129. *am33
  130. *am33_2
  131. {
  132. /* OP_F2E0 (); */
  133. PC = cia;
  134. State.regs[REG_D0 + DN0] = State.regs[REG_MDR];
  135. }
  136. // 1111 0010 1111 Dm10; mov Dm,MDR
  137. 8.0xf2+4.0xf,2.DM1,10:D0f:::mov
  138. "mov"
  139. *mn10300
  140. *am33
  141. *am33_2
  142. {
  143. /* OP_F2F2 (); */
  144. PC = cia;
  145. State.regs[REG_MDR] = State.regs[REG_D0 + DM1];
  146. }
  147. // 0111 DnAm; mov (Am),Dn
  148. 4.0x7,2.DN1,2.AM0:S0c:::mov
  149. "mov"
  150. *mn10300
  151. *am33
  152. *am33_2
  153. {
  154. /* OP_70 (); */
  155. PC = cia;
  156. State.regs[REG_D0 + DN1] = load_word (State.regs[REG_A0 + AM0]);
  157. }
  158. // 1111 1000 0000 DnAm d8......; mov (d8,Am),Dn (d8 is sign-extended)
  159. 8.0xf8+4.0x0,2.DN1,2.AM0+8.D8:D1:::mov
  160. "mov"
  161. *mn10300
  162. *am33
  163. *am33_2
  164. {
  165. /* OP_F80000 (); */
  166. PC = cia;
  167. State.regs[REG_D0 + DN1]
  168. = load_word ((State.regs[REG_A0 + AM0] + EXTEND8 (D8)));
  169. }
  170. // 1111 1010 0000 DnAm d16.....; mov (d16,Am),Dn (d16 is sign-extended.)
  171. 8.0xfa+4.0x0,2.DN1,2.AM0+8.D16A+8.D16B:D2:::mov
  172. "mov"
  173. *mn10300
  174. *am33
  175. *am33_2
  176. {
  177. /* OP_FA000000 (); */
  178. PC = cia;
  179. State.regs[REG_D0 + DN1]
  180. = load_word ((State.regs[REG_A0 + AM0] + EXTEND16 (FETCH16(D16A, D16B))));
  181. }
  182. // 1111 1100 0000 DnAm d32.....; mov (d32,Am),Dn
  183. 8.0xfc+4.0x0,2.DN1,2.AM0+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4:::mov
  184. "mov"
  185. *mn10300
  186. *am33
  187. *am33_2
  188. {
  189. /* OP_FC000000 (); */
  190. PC = cia;
  191. State.regs[REG_D0 + DN1]
  192. = load_word ((State.regs[REG_A0 + AM0]
  193. + FETCH32(IMM32A, IMM32B, IMM32C, IMM32D)));
  194. }
  195. // 0101 10Dn d8......; mov (d8,SP),Dn (d8 is zero-extended)
  196. 4.0x5,10,2.DN0+8.D8:S1:::mov
  197. "mov"
  198. *mn10300
  199. *am33
  200. *am33_2
  201. {
  202. /* OP_5800 (); */
  203. PC = cia;
  204. State.regs[REG_D0 + DN0] = load_word (State.regs[REG_SP] + D8);
  205. }
  206. // 1111 1010 1011 01Dn d16.....; mov (d16,SP),Dn (d16 is zero-extended.)
  207. 8.0xfa+4.0xb,01,2.DN0+8.IMM16A+8.IMM16B:D2a:::mov
  208. "mov"
  209. *mn10300
  210. *am33
  211. *am33_2
  212. {
  213. /* OP_FAB40000 (); */
  214. PC = cia;
  215. State.regs[REG_D0 + DN0]
  216. = load_word (State.regs[REG_SP] + FETCH16(IMM16A, IMM16B));
  217. }
  218. // 1111 1010 1011 01Dn d32.....; mov (d32,SP),Dn
  219. 8.0xfc+4.0xb,01,2.DN0+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4a:::mov
  220. "mov"
  221. *mn10300
  222. *am33
  223. *am33_2
  224. {
  225. /* OP_FCB40000 (); */
  226. PC = cia;
  227. State.regs[REG_D0 + DN0]
  228. = load_word (State.regs[REG_SP] + FETCH32(IMM32A, IMM32B, IMM32C, IMM32D));
  229. }
  230. // 1111 0011 00Dn DiAm; mov (Di,Am),Dn
  231. 8.0xf3+00,2.DN2,2.DI,2.AM0:D0g:::mov
  232. "mov"
  233. *mn10300
  234. *am33
  235. *am33_2
  236. {
  237. /* OP_F300 (); */
  238. PC = cia;
  239. State.regs[REG_D0 + DN2]
  240. = load_word ((State.regs[REG_A0 + AM0] + State.regs[REG_D0 + DI]));
  241. }
  242. // 0011 00Dn abs16...; mov (abs16),Dn (abs16 is zero-extended)
  243. 4.0x3,00,2.DN0+8.IMM16A+8.IMM16B:S2:::mov
  244. "mov"
  245. *mn10300
  246. *am33
  247. *am33_2
  248. {
  249. /* OP_300000 (); */
  250. PC = cia;
  251. State.regs[REG_D0 + DN0] = load_word (FETCH16(IMM16A, IMM16B));
  252. }
  253. // 1111 1100 1010 01Dn abs32...; mov (abs32),Dn
  254. 8.0xfc+4.0xa,01,2.DN0+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4b:::mov
  255. "mov"
  256. *mn10300
  257. *am33
  258. *am33_2
  259. {
  260. /* OP_FCA40000 (); */
  261. PC = cia;
  262. State.regs[REG_D0 + DN0] = load_word (FETCH32(IMM32A, IMM32B, IMM32C, IMM32D));
  263. }
  264. // 1111 0000 0000 AnAm; mov (Am),An
  265. 8.0xf0+4.0x0,2.AN1,2.AM0:D0h:::mov
  266. "mov"
  267. *mn10300
  268. *am33
  269. *am33_2
  270. {
  271. /* OP_F000 (); */
  272. PC = cia;
  273. State.regs[REG_A0 + AN1] = load_word (State.regs[REG_A0 + AM0]);
  274. }
  275. // 1111 1000 0010 AnAm d8......; mov (d8,Am),An (d8 is sign-extended)
  276. 8.0xf8+4.0x2,2.AN1,2.AM0+8.D8:D1a:::mov
  277. "mov"
  278. *mn10300
  279. *am33
  280. *am33_2
  281. {
  282. /* OP_F82000 (); */
  283. PC = cia;
  284. State.regs[REG_A0 + AN1]
  285. = load_word ((State.regs[REG_A0 + AM0] + EXTEND8 (D8)));
  286. }
  287. // 1111 1010 0010 AnAm d16.....; mov (d16,Am),An (d16 is sign-extended.)
  288. 8.0xfa+4.0x2,2.AN1,2.AM0+8.D16A+8.D16B:D2b:::mov
  289. "mov"
  290. *mn10300
  291. *am33
  292. *am33_2
  293. {
  294. /* OP_FA200000 (); */
  295. PC = cia;
  296. State.regs[REG_A0 + AN1]
  297. = load_word ((State.regs[REG_A0 + AM0]
  298. + EXTEND16 (FETCH16(D16A, D16B))));
  299. }
  300. // 1111 1100 0010 AnAm d32.....; mov (d32,Am),An
  301. 8.0xfc+4.0x2,2.AN1,2.AM0+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4c:::mov
  302. "mov"
  303. *mn10300
  304. *am33
  305. *am33_2
  306. {
  307. /* OP_FC200000 (); */
  308. PC = cia;
  309. State.regs[REG_A0 + AN1]
  310. = load_word ((State.regs[REG_A0 + AM0]
  311. + FETCH32(IMM32A, IMM32B, IMM32C, IMM32D)));
  312. }
  313. // 0101 11An d8......; mov (d8,SP),An (d8 is zero-extended)
  314. 4.0x5,11,2.AN0+8.D8:S1a:::mov
  315. "mov"
  316. *mn10300
  317. *am33
  318. *am33_2
  319. {
  320. /* OP_5C00 (); */
  321. PC = cia;
  322. State.regs[REG_A0 + AN0]
  323. = load_word (State.regs[REG_SP] + D8);
  324. }
  325. // 1111 1010 1011 00An d16.....; mov (d16,SP),An (d16 is zero-extended.)
  326. 8.0xfa+4.0xb,00,2.AN0+8.IMM16A+8.IMM16B:D2c:::mov
  327. "mov"
  328. *mn10300
  329. *am33
  330. *am33_2
  331. {
  332. /* OP_FAB00000 (); */
  333. PC = cia;
  334. State.regs[REG_A0 + AN0]
  335. = load_word (State.regs[REG_SP] + FETCH16(IMM16A, IMM16B));
  336. }
  337. // 1111 1100 1011 00An d32.....; mov (d32,SP),An
  338. 8.0xfc+4.0xb,00,2.AN0+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4d:::mov
  339. "mov"
  340. *mn10300
  341. *am33
  342. *am33_2
  343. {
  344. /* OP_FCB00000 (); */
  345. PC = cia;
  346. State.regs[REG_A0 + AN0]
  347. = load_word (State.regs[REG_SP]
  348. + FETCH32(IMM32A, IMM32B, IMM32C, IMM32D));
  349. }
  350. // 1111 0011 10An DiAm; mov (Di,Am),An
  351. 8.0xf3+10,2.AN2,2.DI,2.AM0:D0i:::mov
  352. "mov"
  353. *mn10300
  354. *am33
  355. *am33_2
  356. {
  357. /* OP_F380 (); */
  358. PC = cia;
  359. State.regs[REG_A0 + AN2]
  360. = load_word ((State.regs[REG_A0 + AM0]
  361. + State.regs[REG_D0 + DI]));
  362. }
  363. // 1111 1010 1010 00An abs16...; mov (abs16),An (abs16 is zero-extended)
  364. 8.0xfa+4.0xa,00,2.AN0+8.IMM16A+8.IMM16B:D2d:::mov
  365. "mov"
  366. *mn10300
  367. *am33
  368. *am33_2
  369. {
  370. /* OP_FAA00000 (); */
  371. PC = cia;
  372. State.regs[REG_A0 + AN0] = load_word (FETCH16(IMM16A, IMM16B));
  373. }
  374. // 1111 1100 1010 00An abs32...; mov (abs32),An
  375. 8.0xfc+4.0xa,00,2.AN0+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4e:::mov
  376. "mov"
  377. *mn10300
  378. *am33
  379. *am33_2
  380. {
  381. /* OP_FCA00000 (); */
  382. PC = cia;
  383. State.regs[REG_A0 + AN0]
  384. = load_word (FETCH32(IMM32A, IMM32B, IMM32C, IMM32D));
  385. }
  386. // 1111 1000 1111 00Am d8......; mov (d8,Am),SP (d8 is sign-extended)
  387. 8.0xf8+4.0xf,00,2.AM0+8.D8:D1b:::mov
  388. "mov"
  389. *mn10300
  390. *am33
  391. *am33_2
  392. {
  393. /* OP_F8F000 (); */
  394. PC = cia;
  395. State.regs[REG_SP]
  396. = load_word ((State.regs[REG_A0 + AM0] + EXTEND8 (D8)));
  397. }
  398. // 0110 DmAn; mov Dm,(An)
  399. 4.0x6,2.DM1,2.AN0:S0d:::mov
  400. "mov"
  401. *mn10300
  402. *am33
  403. *am33_2
  404. {
  405. /* OP_60 (); */
  406. PC = cia;
  407. store_word (State.regs[REG_A0 + AN0], State.regs[REG_D0 + DM1]);
  408. }
  409. // 1111 1000 0001 DmAn d8......; mov Dm,(d8,An) (d8 is sign-extended)
  410. 8.0xf8+4.0x1,2.DM1,2.AN0+8.D8:D1c:::mov
  411. "mov"
  412. *mn10300
  413. *am33
  414. *am33_2
  415. {
  416. /* OP_F81000 (); */
  417. PC = cia;
  418. store_word ((State.regs[REG_A0 + AN0] + EXTEND8 (D8)),
  419. State.regs[REG_D0 + DM1]);
  420. }
  421. // 1111 1010 0001 DmAn d16.....; mov Dm,(d16,An) (d16 is sign-extended.)
  422. 8.0xfa+4.0x1,2.DM1,2.AN0+8.D16A+8.D16B:D2e:::mov
  423. "mov"
  424. *mn10300
  425. *am33
  426. *am33_2
  427. {
  428. /* OP_FA100000 (); */
  429. PC = cia;
  430. store_word ((State.regs[REG_A0 + AN0] + EXTEND16 (FETCH16(D16A, D16B))),
  431. State.regs[REG_D0 + DM1]);
  432. }
  433. // 1111 1100 0001 DmAn d32.....; mov Dm,(d32,An)
  434. 8.0xfc+4.0x1,2.DM1,2.AN0+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4f:::mov
  435. "mov"
  436. *mn10300
  437. *am33
  438. *am33_2
  439. {
  440. /* OP_FC100000 (); */
  441. PC = cia;
  442. store_word ((State.regs[REG_A0 + AN0]
  443. + FETCH32(IMM32A, IMM32B, IMM32C, IMM32D)),
  444. State.regs[REG_D0 + DM1]);
  445. }
  446. // 0100 Dm10 d8......; mov Dm,(d8,SP) (d8 is zero-extended)
  447. 4.0x4,2.DM1,10+8.D8:S1b:::mov
  448. "mov"
  449. *mn10300
  450. *am33
  451. *am33_2
  452. {
  453. /* OP_4200 (); */
  454. PC = cia;
  455. store_word (State.regs[REG_SP] + D8, State.regs[REG_D0 + DM1]);
  456. }
  457. // 1111 1010 1001 Dm01 d16.....; mov Dm,(d16,SP) (d16 is zero-extended.)
  458. 8.0xfa+4.0x9,2.DM1,01+8.IMM16A+8.IMM16B:D2f:::mov
  459. "mov"
  460. *mn10300
  461. *am33
  462. *am33_2
  463. {
  464. /* OP_FA910000 (); */
  465. PC = cia;
  466. store_word (State.regs[REG_SP] + FETCH16(IMM16A, IMM16B),
  467. State.regs[REG_D0 + DM1]);
  468. }
  469. // 1111 1100 1001 Dm01 d32.....; mov Dm,(d32,SP)
  470. 8.0xfc+4.0x9,2.DM1,01+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4g:::mov
  471. "mov"
  472. *mn10300
  473. *am33
  474. *am33_2
  475. {
  476. /* OP_FC910000 (); */
  477. PC = cia;
  478. store_word (State.regs[REG_SP] + FETCH32(IMM32A, IMM32B, IMM32C, IMM32D),
  479. State.regs[REG_D0 + DM1]);
  480. }
  481. // 1111 0011 01Dm DiAn; mov Dm,(Di,An)
  482. 8.0xf3+01,2.DM2,2.DI,2.AN0:D0j:::mov
  483. "mov"
  484. *mn10300
  485. *am33
  486. *am33_2
  487. {
  488. /* OP_F340 (); */
  489. PC = cia;
  490. store_word ((State.regs[REG_A0 + AN0] + State.regs[REG_D0 + DI]),
  491. State.regs[REG_D0 + DM2]);
  492. }
  493. // 0000 Dm01 abs16..., mov Dm,(abs16) (abs16 is zero-extended).
  494. 4.0x0,2.DM1,01+8.IMM16A+8.IMM16B:S2a:::mov
  495. "mov"
  496. *mn10300
  497. *am33
  498. *am33_2
  499. {
  500. /* OP_10000 (); */
  501. PC = cia;
  502. store_word (FETCH16(IMM16A, IMM16B), State.regs[REG_D0 + DM1]);
  503. }
  504. // 1111 1100 1000 Dm01 abs32...; mov Dm,(abs32)
  505. 8.0xfc+4.0x8,2.DM1,01+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4h:::mov
  506. "mov"
  507. *mn10300
  508. *am33
  509. *am33_2
  510. {
  511. /* OP_FC810000 (); */
  512. PC = cia;
  513. store_word (FETCH32(IMM32A, IMM32B, IMM32C, IMM32D),
  514. State.regs[REG_D0 + DM1]);
  515. }
  516. // 1111 0000 0001 AmAn; mov Am,(An)
  517. 8.0xf0+4.0x1,2.AM1,2.AN0:D0k:::mov
  518. "mov"
  519. *mn10300
  520. *am33
  521. *am33_2
  522. {
  523. /* OP_F010 (); */
  524. PC = cia;
  525. store_word (State.regs[REG_A0 + AN0], State.regs[REG_A0 + AM1]);
  526. }
  527. // 1111 1000 0011 AmAn d8......; mov Am,(d8,An) (d8 is sign-extended)
  528. 8.0xf8+4.0x3,2.AM1,2.AN0+8.D8:D1d:::mov
  529. "mov"
  530. *mn10300
  531. *am33
  532. *am33_2
  533. {
  534. /* OP_F83000 (); */
  535. PC = cia;
  536. store_word ((State.regs[REG_A0 + AN0] + EXTEND8 (D8)),
  537. State.regs[REG_A0 + AM1]);
  538. }
  539. // 1111 1010 0011 AmAn d16.....; mov Am,(d16,An) (d16 is sign-extended.)
  540. 8.0xfa+4.0x3,2.AM1,2.AN0+8.D16A+8.D16B:D2g:::mov
  541. "mov"
  542. *mn10300
  543. *am33
  544. *am33_2
  545. {
  546. /* OP_FA300000 (); */
  547. PC = cia;
  548. store_word ((State.regs[REG_A0 + AN0] + EXTEND16 (FETCH16(D16A, D16B))),
  549. State.regs[REG_A0 + AM1]);
  550. }
  551. // 1111 1100 0011 AmAn d32.....; mov Am,(d32,An)
  552. 8.0xfc+4.0x3,2.AM1,2.AN0+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4i:::mov
  553. "mov"
  554. *mn10300
  555. *am33
  556. *am33_2
  557. {
  558. /* OP_FC300000 (); */
  559. PC = cia;
  560. store_word ((State.regs[REG_A0 + AN0]
  561. + FETCH32(IMM32A, IMM32B, IMM32C, IMM32D)),
  562. State.regs[REG_A0 + AM1]);
  563. }
  564. // 0100 Am11 d8......; mov Am,(d8,SP) (d8 is zero-extended)
  565. 4.0x4,2.AM1,11+8.D8:S1c:::mov
  566. "mov"
  567. *mn10300
  568. *am33
  569. *am33_2
  570. {
  571. /* OP_4300 (); */
  572. PC = cia;
  573. store_word (State.regs[REG_SP] + (D8), State.regs[REG_A0 + (AM1)]);
  574. }
  575. // 1111 1010 1001 Am00 d16.....; mov Am,(d16,SP) (d16 is zero-extended.)
  576. 8.0xfa+4.0x9,2.AM1,00+8.IMM16A+8.IMM16B:D2h:::mov
  577. "mov"
  578. *mn10300
  579. *am33
  580. *am33_2
  581. {
  582. /* OP_FA900000 (); */
  583. PC = cia;
  584. store_word (State.regs[REG_SP] + FETCH16(IMM16A, IMM16B),
  585. State.regs[REG_A0 + AM1]);
  586. }
  587. // 1111 1100 1001 Am00 d32.....; mov Am,(d32,SP)
  588. 8.0xfc+4.0x9,2.AM1,00+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4j:::mov
  589. "mov"
  590. *mn10300
  591. *am33
  592. *am33_2
  593. {
  594. /* OP_FC900000 (); */
  595. PC = cia;
  596. store_word (State.regs[REG_SP] + FETCH32(IMM32A, IMM32B, IMM32C, IMM32D),
  597. State.regs[REG_A0 + AM1]);
  598. }
  599. // 1111 0011 11Am DiAn; mov Am,(Di,An)
  600. 8.0xf3+11,2.AM2,2.DI,2.AN0:D0l:::mov
  601. "mov"
  602. *mn10300
  603. *am33
  604. *am33_2
  605. {
  606. /* OP_F3C0 (); */
  607. PC = cia;
  608. store_word ((State.regs[REG_A0 + AN0] + State.regs[REG_D0 + DI]),
  609. State.regs[REG_A0 + AM2]);
  610. }
  611. // 1111 1010 1000 Am00 abs16...; mov Am,(abs16) (abs16 is zero-extended)
  612. 8.0xfa+4.0x8,2.AM1,00+8.IMM16A+8.IMM16B:D2i:::mov
  613. "mov"
  614. *mn10300
  615. *am33
  616. *am33_2
  617. {
  618. /* OP_FA800000 (); */
  619. PC = cia;
  620. store_word (FETCH16(IMM16A, IMM16B),
  621. State.regs[REG_A0 + AM1]);
  622. }
  623. // 1111 1100 1000 Am00 abs32...; mov Am,(abs32)
  624. 8.0xfc+4.0x8,2.AM1,00+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4k:::mov
  625. "mov"
  626. *mn10300
  627. *am33
  628. *am33_2
  629. {
  630. /* OP_FC800000 (); */
  631. PC = cia;
  632. store_word (FETCH32(IMM32A, IMM32B, IMM32C, IMM32D),
  633. State.regs[REG_A0 + AM1]);
  634. }
  635. // 1111 1000 1111 01An d8......; mov SP,(d8,An) (d8 is sign-extended)
  636. 8.0xf8+4.0xf,01,2.AN0+8.D8:D1e:::mov
  637. "mov"
  638. *mn10300
  639. *am33
  640. *am33_2
  641. {
  642. /* OP_F8F400 (); */
  643. PC = cia;
  644. store_word (State.regs[REG_A0 + AN0] + EXTEND8 (D8),
  645. State.regs[REG_SP]);
  646. }
  647. // 0010 11Dn imm16...; mov imm16,Dn (imm16 is sign-extended)
  648. 4.0x2,11,2.DN0+8.IMM16A+8.IMM16B:S2b:::mov
  649. "mov"
  650. *mn10300
  651. *am33
  652. *am33_2
  653. {
  654. /* OP_2C0000 (); */
  655. unsigned32 value;
  656. PC = cia;
  657. value = EXTEND16 (FETCH16(IMM16A, IMM16B));
  658. State.regs[REG_D0 + DN0] = value;
  659. }
  660. // 1111 1100 1100 11Dn imm32...; mov imm32,Dn
  661. 8.0xfc+4.0xc,11,2.DN0+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4l:::mov
  662. "mov"
  663. *mn10300
  664. *am33
  665. *am33_2
  666. {
  667. /* OP_FCCC0000 (); */
  668. unsigned32 value;
  669. PC = cia;
  670. value = FETCH32(IMM32A, IMM32B, IMM32C, IMM32D);
  671. State.regs[REG_D0 + DN0] = value;
  672. }
  673. // 0010 01An imm16...; mov imm16,An (imm16 is zero-extended)
  674. 4.0x2,01,2.AN0+8.IMM16A+8.IMM16B:S2c:::mov
  675. "mov"
  676. *mn10300
  677. *am33
  678. *am33_2
  679. {
  680. /* OP_240000 (); */
  681. unsigned32 value;
  682. PC = cia;
  683. value = FETCH16(IMM16A, IMM16B);
  684. State.regs[REG_A0 + AN0] = value;
  685. }
  686. // 1111 1100 1101 11An imm32...; mov imm32,An
  687. 8.0xfc+4.0xd,11,2.AN0+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4m:::mov
  688. "mov"
  689. *mn10300
  690. *am33
  691. *am33_2
  692. {
  693. /* OP_FCDC0000 (); */
  694. PC = cia;
  695. State.regs[REG_A0 + AN0] = FETCH32(IMM32A, IMM32B, IMM32C, IMM32D);
  696. }
  697. // 1111 0000 0100 DnAm; movbu (Am),Dn
  698. 8.0xf0+4.0x4,2.DN1,2.AM0:D0:::movbu
  699. "movbu"
  700. *mn10300
  701. *am33
  702. *am33_2
  703. {
  704. /* OP_F040 (); */
  705. PC = cia;
  706. State.regs[REG_D0 + DN1]
  707. = load_byte (State.regs[REG_A0 + AM0]);
  708. }
  709. // 1111 1000 0100 DnAm d8......; movbu (d8,Am),Dn (d8 is sign-extended)
  710. 8.0xf8+4.0x4,2.DN1,2.AM0+8.D8:D1f:::movbu
  711. "movbu"
  712. *mn10300
  713. *am33
  714. *am33_2
  715. {
  716. /* OP_F84000 (); */
  717. PC = cia;
  718. State.regs[REG_D0 + DN1]
  719. = load_byte ((State.regs[REG_A0 + AM0] + EXTEND8 (D8)));
  720. }
  721. // 1111 1010 0100 DnAm d16.....; movbu (d16,Am),Dn (d16 is sign-extended.)
  722. 8.0xfa+4.0x4,2.DN1,2.AM0+8.D16A+8.D16B:D2:::movbu
  723. "movbu"
  724. *mn10300
  725. *am33
  726. *am33_2
  727. {
  728. /* OP_FA400000 (); */
  729. PC = cia;
  730. State.regs[REG_D0 + DN1]
  731. = load_byte ((State.regs[REG_A0 + AM0]
  732. + EXTEND16 (FETCH16(D16A, D16B))));
  733. }
  734. // 1111 1100 0100 DnAm d32.....; movbu (d32,Am),Dn
  735. 8.0xfc+4.0x4,2.DN1,2.AM0+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4:::movbu
  736. "movbu"
  737. *mn10300
  738. *am33
  739. *am33_2
  740. {
  741. /* OP_FC400000 (); */
  742. PC = cia;
  743. State.regs[REG_D0 + DN1]
  744. = load_byte ((State.regs[REG_A0 + AM0]
  745. + FETCH32(IMM32A, IMM32B, IMM32C, IMM32D)));
  746. }
  747. // 1111 1000 1011 10Dn d8......; movbu (d8,SP),Dn (d8 is zero-extended)
  748. 8.0xf8+4.0xb,10,2.DN0+8.D8:D1a:::movbu
  749. "movbu"
  750. *mn10300
  751. *am33
  752. *am33_2
  753. {
  754. /* OP_F8B800 (); */
  755. PC = cia;
  756. State.regs[REG_D0 + DN0]
  757. = load_byte ((State.regs[REG_SP] + (D8)));
  758. }
  759. // 1111 1010 1011 10Dn d16.....; movbu (d16,SP),Dn (d16 is zero-extended.)
  760. 8.0xfa+4.0xb,10,2.DN0+8.IMM16A+8.IMM16B:D2a:::movbu
  761. "movbu"
  762. *mn10300
  763. *am33
  764. *am33_2
  765. {
  766. /* OP_FAB80000 (); */
  767. PC = cia;
  768. State.regs[REG_D0 + DN0]
  769. = load_byte ((State.regs[REG_SP]
  770. + FETCH16(IMM16A, IMM16B)));
  771. }
  772. // 1111 1100 1011 10Dn d32.....; movbu (d32,SP),Dn
  773. 8.0xfc+4.0xb,10,2.DN0+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4a:::movbu
  774. "movbu"
  775. *mn10300
  776. *am33
  777. *am33_2
  778. {
  779. /* OP_FCB80000 (); */
  780. PC = cia;
  781. State.regs[REG_D0 + DN0]
  782. = load_byte (State.regs[REG_SP]
  783. + FETCH32(IMM32A, IMM32B, IMM32C, IMM32D));
  784. }
  785. // 1111 0100 00Dn DiAm; movbu (Di,Am),Dn
  786. 8.0xf4+00,2.DN2,2.DI,2.AM0:D0a:::movbu
  787. "movbu"
  788. *mn10300
  789. *am33
  790. *am33_2
  791. {
  792. /* OP_F400 (); */
  793. PC = cia;
  794. State.regs[REG_D0 + DN2]
  795. = load_byte ((State.regs[REG_A0 + AM0]
  796. + State.regs[REG_D0 + DI]));
  797. }
  798. // 0011 01Dn abs16...; movbu (abs16),Dn (abs16 is zero-extended)
  799. 4.0x3,01,2.DN0+8.IMM16A+8.IMM16B:S2:::movbu
  800. "movbu"
  801. *mn10300
  802. *am33
  803. *am33_2
  804. {
  805. /* OP_340000 (); */
  806. PC = cia;
  807. State.regs[REG_D0 + DN0] = load_byte (FETCH16(IMM16A, IMM16B));
  808. }
  809. // 1111 1100 1010 10Dn abs32...; movbu (abs32),Dn
  810. 8.0xfc+4.0xa,10,2.DN0+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4b:::movbu
  811. "movbu"
  812. *mn10300
  813. *am33
  814. *am33_2
  815. {
  816. /* OP_FCA80000 (); */
  817. PC = cia;
  818. State.regs[REG_D0 + DN0]
  819. = load_byte (FETCH32(IMM32A, IMM32B, IMM32C, IMM32D));
  820. }
  821. // 1111 0000 0101 DmAn; movbu Dm,(An)
  822. 8.0xf0+4.0x5,2.DM1,2.AN0:D0b:::movbu
  823. "movbu"
  824. *mn10300
  825. *am33
  826. *am33_2
  827. {
  828. /* OP_F050 (); */
  829. PC = cia;
  830. store_byte (State.regs[REG_A0 + AN0], State.regs[REG_D0 + DM1]);
  831. }
  832. // 1111 1000 0101 DmAn d8......; movbu Dm,(d8,An) (d8 is sign-extended)
  833. 8.0xf8+4.0x5,2.DM1,2.AN0+8.D8:D1b:::movbu
  834. "movbu"
  835. *mn10300
  836. *am33
  837. *am33_2
  838. {
  839. /* OP_F85000 (); */
  840. PC = cia;
  841. store_byte ((State.regs[REG_A0 + AN0] + EXTEND8 (D8)),
  842. State.regs[REG_D0 + DM1]);
  843. }
  844. // 1111 1010 0101 DmAn d16.....; movbu Dm,(d16,An) (d16 is sign-extended.)
  845. 8.0xfa+4.0x5,2.DM1,2.AN0+8.D16A+8.D16B:D2b:::movbu
  846. "movbu"
  847. *mn10300
  848. *am33
  849. *am33_2
  850. {
  851. /* OP_FA500000 (); */
  852. PC = cia;
  853. store_byte ((State.regs[REG_A0 + AN0] + EXTEND16 (FETCH16(D16A, D16B))),
  854. State.regs[REG_D0 + DM1]);
  855. }
  856. // 1111 1100 0101 DmAn d32.....; movbu Dm,(d32,An)
  857. 8.0xfc+4.0x5,2.DM1,2.AN0+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4c:::movbu
  858. "movbu"
  859. *mn10300
  860. *am33
  861. *am33_2
  862. {
  863. /* OP_FC500000 (); */
  864. PC = cia;
  865. store_byte ((State.regs[REG_A0 + AN0]
  866. + FETCH32(IMM32A, IMM32B, IMM32C, IMM32D)),
  867. State.regs[REG_D0 + DM1]);
  868. }
  869. // 1111 1000 1001 Dm10 d8......; movbu Dm,(d8,SP) (d8 is zero-extended)
  870. 8.0xf8+4.0x9,2.DM1,10+8.D8:D1c:::movbu
  871. "movbu"
  872. *mn10300
  873. *am33
  874. *am33_2
  875. {
  876. /* OP_F89200 (); */
  877. PC = cia;
  878. store_byte (State.regs[REG_SP] + (D8), State.regs[REG_D0 + DM1]);
  879. }
  880. // 1111 1010 1001 Dm10 d16.....; movbu Dm,(d16,SP) (d16 is zero-extended.)
  881. 8.0xfa+4.0x9,2.DM1,10+8.IMM16A+8.IMM16B:D2c:::movbu
  882. "movbu"
  883. *mn10300
  884. *am33
  885. *am33_2
  886. {
  887. /* OP_FA920000 (); */
  888. PC = cia;
  889. store_byte (State.regs[REG_SP] + FETCH16(IMM16A, IMM16B),
  890. State.regs[REG_D0 + DM1]);
  891. }
  892. // 1111 1100 1001 Dm10 d32.....; movbu Dm,(d32,SP)
  893. 8.0xfc+4.0x9,2.DM1,10+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4d:::movbu
  894. "movbu"
  895. *mn10300
  896. *am33
  897. *am33_2
  898. {
  899. /* OP_FC920000 (); */
  900. PC = cia;
  901. store_byte (State.regs[REG_SP] + FETCH32(IMM32A, IMM32B, IMM32C, IMM32D),
  902. State.regs[REG_D0 + DM1]);
  903. }
  904. // 1111 0100 01Dm DiAn; movbu Dm,(Di,An)
  905. 8.0xf4+01,2.DM2,2.DI,2.AN0:D0c:::movbu
  906. "movbu"
  907. *mn10300
  908. *am33
  909. *am33_2
  910. {
  911. /* OP_F440 (); */
  912. PC = cia;
  913. store_byte ((State.regs[REG_A0 + AN0] + State.regs[REG_D0 + DI]),
  914. State.regs[REG_D0 + DM2]);
  915. }
  916. // 0000 Dm10 abs16...; movbu Dm,(abs16) (abs16 is zero-extended)
  917. 4.0x0,2.DM1,10+8.IMM16A+8.IMM16B:S2a:::movbu
  918. "movbu"
  919. *mn10300
  920. *am33
  921. *am33_2
  922. {
  923. /* OP_20000 (); */
  924. PC = cia;
  925. store_byte (FETCH16(IMM16A, IMM16B),
  926. State.regs[REG_D0 + DM1]);
  927. }
  928. // 1111 1100 1000 Dm10 abs32...; movbu Dm,(abs32)
  929. 8.0xfc+4.0x8,2.DM1,10+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4e:::movbu
  930. "movbu"
  931. *mn10300
  932. *am33
  933. *am33_2
  934. {
  935. /* OP_FC820000 (); */
  936. PC = cia;
  937. store_byte (FETCH32(IMM32A, IMM32B, IMM32C, IMM32D),
  938. State.regs[REG_D0 + DM1]);
  939. }
  940. // 1111 0000 0110 DnAm; movhu (Am),Dn
  941. 8.0xf0+4.0x6,2.DN1,2.AM0:D0:::movhu
  942. "movhu"
  943. *mn10300
  944. *am33
  945. *am33_2
  946. {
  947. /* OP_F060 (); */
  948. PC = cia;
  949. State.regs[REG_D0 + DN1]
  950. = load_half (State.regs[REG_A0 + AM0]);
  951. }
  952. // 1111 1000 0110 DnAm d8......; movhu (d8,Am),Dn (d8 is sign-extended)
  953. 8.0xf8+4.0x6,2.DN1,2.AM0+8.D8:D1d:::movhu
  954. "movhu"
  955. *mn10300
  956. *am33
  957. *am33_2
  958. {
  959. /* OP_F86000 (); */
  960. PC = cia;
  961. State.regs[REG_D0 + DN1]
  962. = load_half ((State.regs[REG_A0 + AM0] + EXTEND8 (D8)));
  963. }
  964. // 1111 1010 0110 DnAm d16.....; movhu (d16,Am),Dn (d16 is sign-extended.)
  965. 8.0xfa+4.0x6,2.DN1,2.AM0+8.D16A+8.D16B:D2:::movhu
  966. "movhu"
  967. *mn10300
  968. *am33
  969. *am33_2
  970. {
  971. /* OP_FA600000 (); */
  972. PC = cia;
  973. State.regs[REG_D0 + DN1]
  974. = load_half ((State.regs[REG_A0 + AM0]
  975. + EXTEND16 (FETCH16(D16A, D16B))));
  976. }
  977. // 1111 1100 0110 DnAm d32.....; movhu (d32,Am),Dn
  978. 8.0xfc+4.0x6,2.DN1,2.AM0+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4:::movhu
  979. "movhu"
  980. *mn10300
  981. *am33
  982. *am33_2
  983. {
  984. /* OP_FC600000 (); */
  985. PC = cia;
  986. State.regs[REG_D0 + DN1]
  987. = load_half ((State.regs[REG_A0 + AM0]
  988. + FETCH32(IMM32A, IMM32B, IMM32C, IMM32D)));
  989. }
  990. // 1111 1000 1011 11Dn d8.....; movhu (d8,SP),Dn (d8 is zero-extended)
  991. 8.0xf8+4.0xb,11,2.DN0+8.D8:D1a:::movhu
  992. "movhu"
  993. *mn10300
  994. *am33
  995. *am33_2
  996. {
  997. /* OP_F8BC00 (); */
  998. PC = cia;
  999. State.regs[REG_D0 + DN0]
  1000. = load_half ((State.regs[REG_SP] + (D8)));
  1001. }
  1002. // 1111 1010 1011 11Dn d16.....; movhu (d16,SP),Dn (d16 is zero-extended.)
  1003. 8.0xfa+4.0xb,11,2.DN0+8.IMM16A+8.IMM16B:D2a:::movhu
  1004. "movhu"
  1005. *mn10300
  1006. *am33
  1007. *am33_2
  1008. {
  1009. /* OP_FABC0000 (); */
  1010. PC = cia;
  1011. State.regs[REG_D0 + DN0]
  1012. = load_half ((State.regs[REG_SP] + FETCH16(IMM16A, IMM16B)));
  1013. }
  1014. // 1111 1100 1011 11Dn d32.....; movhu (d32,SP),Dn
  1015. 8.0xfc+4.0xb,11,2.DN0+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4a:::movhu
  1016. "movhu"
  1017. *mn10300
  1018. *am33
  1019. *am33_2
  1020. {
  1021. /* OP_FCBC0000 (); */
  1022. PC = cia;
  1023. State.regs[REG_D0 + DN0]
  1024. = load_half (State.regs[REG_SP] + FETCH32(IMM32A, IMM32B, IMM32C, IMM32D));
  1025. }
  1026. // 1111 0100 10Dn DiAm; movhu (Di,Am),Dn
  1027. 8.0xf4+10,2.DN2,2.DI,2.AM0:D0a:::movhu
  1028. "movhu"
  1029. *mn10300
  1030. *am33
  1031. *am33_2
  1032. {
  1033. /* OP_F480 (); */
  1034. PC = cia;
  1035. State.regs[REG_D0 + DN2]
  1036. = load_half ((State.regs[REG_A0 + AM0] + State.regs[REG_D0 + DI]));
  1037. }
  1038. // 0011 10Dn abs16...; movhu (abs16),Dn (abs16 is zero-extended)
  1039. 4.0x3,10,2.DN0+8.IMM16A+8.IMM16B:S2:::movhu
  1040. "movhu"
  1041. *mn10300
  1042. *am33
  1043. *am33_2
  1044. {
  1045. /* OP_380000 (); */
  1046. PC = cia;
  1047. State.regs[REG_D0 + DN0] = load_half (FETCH16(IMM16A, IMM16B));
  1048. }
  1049. // 1111 1100 1010 11Dn abs32...; movhu (abs32),Dn
  1050. 8.0xfc+4.0xa,11,2.DN0+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4b:::movhu
  1051. "movhu"
  1052. *mn10300
  1053. *am33
  1054. *am33_2
  1055. {
  1056. /* OP_FCAC0000 (); */
  1057. PC = cia;
  1058. State.regs[REG_D0 + DN0]
  1059. = load_half (FETCH32(IMM32A, IMM32B, IMM32C, IMM32D));
  1060. }
  1061. // 1111 0000 0111 DmAn; movhu Dm,(An)
  1062. 8.0xf0+4.0x7,2.DM1,2.AN0:D0b:::movhu
  1063. "movhu"
  1064. *mn10300
  1065. *am33
  1066. *am33_2
  1067. {
  1068. /* OP_F070 (); */
  1069. PC = cia;
  1070. store_half (State.regs[REG_A0 + AN0],
  1071. State.regs[REG_D0 + DM1]);
  1072. }
  1073. // 1111 1000 0111 DmAn d8......; movhu Dm,(d8,An) (d8 is sign-extended)
  1074. 8.0xf8+4.0x7,2.DM1,2.AN0+8.D8:D1b:::movhu
  1075. "movhu"
  1076. *mn10300
  1077. *am33
  1078. *am33_2
  1079. {
  1080. /* OP_F87000 (); */
  1081. PC = cia;
  1082. store_half ((State.regs[REG_A0 + AN0] + EXTEND8 (D8)),
  1083. State.regs[REG_D0 + DM1]);
  1084. }
  1085. // 1111 1010 0111 DnAm d16.....; movhu Dm,(d16,An) (d16 is sign-extended.)
  1086. 8.0xfa+4.0x7,2.DM1,2.AN0+8.D16A+8.D16B:D2b:::movhu
  1087. "movhu"
  1088. *mn10300
  1089. *am33
  1090. *am33_2
  1091. {
  1092. /* OP_FA700000 (); */
  1093. PC = cia;
  1094. store_half ((State.regs[REG_A0 + AN0] + EXTEND16 (FETCH16(D16A, D16B))),
  1095. State.regs[REG_D0 + DM1]);
  1096. }
  1097. // 1111 1100 0111 DmAn d32.....; movhu Dm,(d32,An)
  1098. 8.0xfc+4.0x7,2.DM1,2.AN0+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4c:::movhu
  1099. "movhu"
  1100. *mn10300
  1101. *am33
  1102. *am33_2
  1103. {
  1104. /* OP_FC700000 (); */
  1105. PC = cia;
  1106. store_half ((State.regs[REG_A0 + AN0]
  1107. + FETCH32(IMM32A, IMM32B, IMM32C, IMM32D)),
  1108. State.regs[REG_D0 + DM1]);
  1109. }
  1110. // 1111 1000 1001 Dm11 d8....; movhu Dm,(d8,SP) (d8 is zero-extended)
  1111. 8.0xf8+4.0x9,2.DM1,11+8.D8:D1c:::movhu
  1112. "movhu"
  1113. *mn10300
  1114. *am33
  1115. *am33_2
  1116. {
  1117. /* OP_F89300 (); */
  1118. PC = cia;
  1119. store_half (State.regs[REG_SP] + (D8),
  1120. State.regs[REG_D0 + DM1]);
  1121. }
  1122. // 1111 1010 1001 Dm11 d16.....; movhu Dm,(d16,SP) (d16 is zero-extended.)
  1123. 8.0xfa+4.0x9,2.DM1,11+8.IMM16A+8.IMM16B:D2c:::movhu
  1124. "movhu"
  1125. *mn10300
  1126. *am33
  1127. *am33_2
  1128. {
  1129. /* OP_FA930000 (); */
  1130. PC = cia;
  1131. store_half (State.regs[REG_SP] + FETCH16(IMM16A, IMM16B),
  1132. State.regs[REG_D0 + DM1]);
  1133. }
  1134. // 1111 1100 1001 Dm11 d32.....; movhu Dm,(d32,SP)
  1135. 8.0xfc+4.0x9,2.DM1,11+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4d:::movhu
  1136. "movhu"
  1137. *mn10300
  1138. *am33
  1139. *am33_2
  1140. {
  1141. /* OP_FC930000 (); */
  1142. PC = cia;
  1143. store_half (State.regs[REG_SP] + FETCH32(IMM32A, IMM32B, IMM32C, IMM32D),
  1144. State.regs[REG_D0 + DM1]);
  1145. }
  1146. // 1111 0100 11Dm DiAn; movhu Dm,(Di,An)
  1147. 8.0xf4+11,2.DM2,2.DI,2.AN0:D0c:::movhu
  1148. "movhu"
  1149. *mn10300
  1150. *am33
  1151. *am33_2
  1152. {
  1153. /* OP_F4C0 (); */
  1154. PC = cia;
  1155. store_half ((State.regs[REG_A0 + AN0] + State.regs[REG_D0 + DI]),
  1156. State.regs[REG_D0 + DM2]);
  1157. }
  1158. // 0000 Dm11 abs16...; movhu Dm,(abs16) (abs16 is zero-extended)
  1159. 4.0x0,2.DM1,11+8.IMM16A+8.IMM16B:S2a:::movhu
  1160. "movhu"
  1161. *mn10300
  1162. *am33
  1163. *am33_2
  1164. {
  1165. /* OP_30000 (); */
  1166. PC = cia;
  1167. store_half (FETCH16(IMM16A, IMM16B), State.regs[REG_D0 + DM1]);
  1168. }
  1169. // 1111 1100 1000 Dm11 abs32...; movhu Dm,(abs32)
  1170. 8.0xfc+4.0x8,2.DM1,11+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4e:::movhu
  1171. "movhu"
  1172. *mn10300
  1173. *am33
  1174. *am33_2
  1175. {
  1176. /* OP_FC830000 (); */
  1177. PC = cia;
  1178. store_half (FETCH32(IMM32A, IMM32B, IMM32C, IMM32D),
  1179. State.regs[REG_D0 + DM1]);
  1180. }
  1181. // 1111 0010 1101 00Dn; ext Dn
  1182. 8.0xf2+4.0xd,00,2.DN0:D0:::ext
  1183. "ext"
  1184. *mn10300
  1185. *am33
  1186. *am33_2
  1187. {
  1188. /* OP_F2D0 (); */
  1189. PC = cia;
  1190. if (State.regs[REG_D0 + DN0] & 0x80000000)
  1191. State.regs[REG_MDR] = -1;
  1192. else
  1193. State.regs[REG_MDR] = 0;
  1194. }
  1195. // 0001 00Dn; extb Dn
  1196. 4.0x1,00,2.DN0:S0:::extb
  1197. "extb"
  1198. *mn10300
  1199. *am33
  1200. *am33_2
  1201. {
  1202. /* OP_10 (); */
  1203. PC = cia;
  1204. State.regs[REG_D0 + DN0] = EXTEND8 (State.regs[REG_D0 + DN0]);
  1205. }
  1206. // 0001 01Dn; extbu Dn
  1207. 4.0x1,01,2.DN0:S0:::extbu
  1208. "extbu"
  1209. *mn10300
  1210. *am33
  1211. *am33_2
  1212. {
  1213. /* OP_14 (); */
  1214. PC = cia;
  1215. State.regs[REG_D0 + DN0] &= 0xff;
  1216. }
  1217. // 0001 10Dn; exth Dn
  1218. 4.0x1,10,2.DN0:S0:::exth
  1219. "exth"
  1220. *mn10300
  1221. *am33
  1222. *am33_2
  1223. {
  1224. /* OP_18 (); */
  1225. PC = cia;
  1226. State.regs[REG_D0 + DN0] = EXTEND16 (State.regs[REG_D0 + DN0]);
  1227. }
  1228. // 0001 11Dn; exthu Dn
  1229. 4.0x1,11,2.DN0:S0:::exthu
  1230. "exthu"
  1231. *mn10300
  1232. *am33
  1233. *am33_2
  1234. {
  1235. /* OP_1C (); */
  1236. PC = cia;
  1237. State.regs[REG_D0 + DN0] &= 0xffff;
  1238. }
  1239. // 0000 Dn00; clr Dn
  1240. 4.0x0,2.DN1,00:S0:::clr
  1241. "clr"
  1242. *mn10300
  1243. *am33
  1244. *am33_2
  1245. {
  1246. /* OP_0 (); */
  1247. PC = cia;
  1248. State.regs[REG_D0 + DN1] = 0;
  1249. PSW |= PSW_Z;
  1250. PSW &= ~(PSW_V | PSW_C | PSW_N);
  1251. }
  1252. // 1110 DmDn; add Dm,Dn
  1253. 4.0xe,2.DM1,2.DN0:S0:::add
  1254. "add"
  1255. *mn10300
  1256. *am33
  1257. *am33_2
  1258. {
  1259. /* OP_E0 (); */
  1260. PC = cia;
  1261. genericAdd(State.regs[REG_D0 + DM1], REG_D0 + DN0);
  1262. }
  1263. // 1111 0001 0110 DmAn; add Dm,An
  1264. 8.0xf1+4.0x6,2.DM1,2.AN0:D0:::add
  1265. "add"
  1266. *mn10300
  1267. *am33
  1268. *am33_2
  1269. {
  1270. /* OP_F160 (); */
  1271. PC = cia;
  1272. genericAdd(State.regs[REG_D0 + DM1], REG_A0 + AN0);
  1273. }
  1274. // 1111 0001 0101 AmDn; add Am,Dn
  1275. 8.0xf1+4.0x5,2.AM1,2.DN0:D0a:::add
  1276. "add"
  1277. *mn10300
  1278. *am33
  1279. *am33_2
  1280. {
  1281. /* OP_F150 (); */
  1282. PC = cia;
  1283. genericAdd(State.regs[REG_A0 + AM1], REG_D0 + DN0);
  1284. }
  1285. // 1111 0001 0111 AmAn; add Am,An
  1286. 8.0xf1+4.0x7,2.AM1,2.AN0:D0b:::add
  1287. "add"
  1288. *mn10300
  1289. *am33
  1290. *am33_2
  1291. {
  1292. /* OP_F170 (); */
  1293. PC = cia;
  1294. genericAdd(State.regs[REG_A0 + AM1], REG_A0 + AN0);
  1295. }
  1296. // 0010 10Dn imm8....; add imm8,Dn (imm8 is sign-extended)
  1297. 4.0x2,10,2.DN0+8.IMM8:S1:::add
  1298. "add"
  1299. *mn10300
  1300. *am33
  1301. *am33_2
  1302. {
  1303. /* OP_2800 (); */
  1304. PC = cia;
  1305. genericAdd(EXTEND8(IMM8), REG_D0 + DN0);
  1306. }
  1307. // 1111 1010 1100 00Dn imm16...; add imm16,Dn
  1308. 8.0xfa+4.0xc,00,2.DN0+8.IMM16A+8.IMM16B:D2:::add
  1309. "add"
  1310. *mn10300
  1311. *am33
  1312. *am33_2
  1313. {
  1314. /* OP_FAC00000 (); */
  1315. PC = cia;
  1316. genericAdd(EXTEND16(FETCH16(IMM16A, IMM16B)), REG_D0 + DN0);
  1317. }
  1318. // 1111 1100 1100 00Dn imm32...; add imm32,Dn
  1319. 8.0xfc+4.0xc,00,2.DN0+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4:::add
  1320. "add"
  1321. *mn10300
  1322. *am33
  1323. *am33_2
  1324. {
  1325. /* OP_FCC00000 (); */
  1326. PC = cia;
  1327. genericAdd(FETCH32(IMM32A, IMM32B, IMM32C, IMM32D), REG_D0 + DN0);
  1328. }
  1329. // 0010 00An imm8....; add imm8,An (imm8 is sign-extended)
  1330. 4.0x2,00,2.AN0+8.IMM8:S1a:::add
  1331. "add"
  1332. *mn10300
  1333. *am33
  1334. *am33_2
  1335. {
  1336. /* OP_2000 (); */
  1337. PC = cia;
  1338. genericAdd(EXTEND8(IMM8), REG_A0 + AN0);
  1339. }
  1340. // 1111 1010 1101 00An imm16...; add imm16,An (imm16 is sign-extended.)
  1341. 8.0xfa+4.0xd,00,2.AN0+8.IMM16A+8.IMM16B:D2a:::add
  1342. "add"
  1343. *mn10300
  1344. *am33
  1345. *am33_2
  1346. {
  1347. /* OP_FAD00000 (); */
  1348. PC = cia;
  1349. genericAdd(EXTEND16(FETCH16(IMM16A, IMM16B)), REG_A0 + AN0);
  1350. }
  1351. // 1111 1100 1101 00An imm32...; add imm32,An
  1352. 8.0xfc+4.0xd,00,2.AN0+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4a:::add
  1353. "add"
  1354. *mn10300
  1355. *am33
  1356. *am33_2
  1357. {
  1358. /* OP_FCD00000 (); */
  1359. PC = cia;
  1360. genericAdd(FETCH32(IMM32A, IMM32B, IMM32C, IMM32D), REG_A0 + AN0);
  1361. }
  1362. // 1111 1000 1111 1110 imm8....; add imm8,SP (imm8 is sign-extended.)
  1363. 8.0xf8+8.0xfe+8.IMM8:D1:::add
  1364. "add"
  1365. *mn10300
  1366. *am33
  1367. *am33_2
  1368. {
  1369. /* OP_F8FE00 (); */
  1370. unsigned32 imm;
  1371. /* Note: no PSW changes. */
  1372. PC = cia;
  1373. imm = EXTEND8 (IMM8);
  1374. State.regs[REG_SP] += imm;
  1375. }
  1376. // 1111 1010 1111 1110 imm16...; add imm16,SP (imm16 is sign-extended.)
  1377. 8.0xfa+8.0xfe+8.IMM16A+8.IMM16B:D2b:::add
  1378. "add"
  1379. *mn10300
  1380. *am33
  1381. *am33_2
  1382. {
  1383. /* OP_FAFE0000 (); */
  1384. unsigned32 imm;
  1385. /* Note: no PSW changes. */
  1386. PC = cia;
  1387. imm = EXTEND16 (FETCH16(IMM16A, IMM16B));
  1388. State.regs[REG_SP] += imm;
  1389. }
  1390. // 1111 1100 1111 1110 imm32...; add imm32,SP
  1391. 8.0xfc+8.0xfe+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4b:::add
  1392. "add"
  1393. *mn10300
  1394. *am33
  1395. *am33_2
  1396. {
  1397. /* OP_FCFE0000 (); */
  1398. unsigned32 imm;
  1399. /* Note: no PSW changes. */
  1400. PC = cia;
  1401. imm = FETCH32(IMM32A, IMM32B, IMM32C, IMM32D);
  1402. State.regs[REG_SP] += imm;
  1403. }
  1404. // 1111 0001 0100 DmDn; addc Dm,Dn
  1405. 8.0xf1+4.0x4,2.DM1,2.DN0:D0:::addc
  1406. "addc"
  1407. *mn10300
  1408. *am33
  1409. *am33_2
  1410. {
  1411. /* OP_F140 (); */
  1412. int z, c, n, v;
  1413. unsigned32 reg1, reg2, sum;
  1414. PC = cia;
  1415. reg1 = State.regs[REG_D0 + DM1];
  1416. reg2 = State.regs[REG_D0 + DN0];
  1417. sum = reg1 + reg2 + ((PSW & PSW_C) != 0);
  1418. State.regs[REG_D0 + DN0] = sum;
  1419. z = ((PSW & PSW_Z) != 0) && (sum == 0);
  1420. n = (sum & 0x80000000);
  1421. c = (sum < reg1) || (sum < reg2);
  1422. v = ((reg2 & 0x80000000) == (reg1 & 0x80000000)
  1423. && (reg2 & 0x80000000) != (sum & 0x80000000));
  1424. PSW &= ~(PSW_Z | PSW_N | PSW_C | PSW_V);
  1425. PSW |= ((z ? PSW_Z : 0) | ( n ? PSW_N : 0)
  1426. | (c ? PSW_C : 0) | (v ? PSW_V : 0));
  1427. }
  1428. // 1111 0001 0000 DmDn; sub Dm,Dn
  1429. 8.0xf1+4.0x0,2.DM1,2.DN0:D0:::sub
  1430. "sub"
  1431. *mn10300
  1432. *am33
  1433. *am33_2
  1434. {
  1435. /* OP_F100 (); */
  1436. PC = cia;
  1437. genericSub(State.regs[REG_D0 + DM1], REG_D0 + DN0);
  1438. }
  1439. // 1111 0001 0010 DmAn; sub DmAn
  1440. 8.0xf1+4.0x2,2.DM1,2.AN0:D0a:::sub
  1441. "sub"
  1442. *mn10300
  1443. *am33
  1444. *am33_2
  1445. {
  1446. /* OP_F120 (); */
  1447. PC = cia;
  1448. genericSub(State.regs[REG_D0 + DM1], REG_A0 + AN0);
  1449. }
  1450. // 1111 0001 0001 AmDn; sub AmDn
  1451. 8.0xf1+4.0x1,2.AM1,2.DN0:D0b:::sub
  1452. "sub"
  1453. *mn10300
  1454. *am33
  1455. *am33_2
  1456. {
  1457. /* OP_F110 (); */
  1458. PC = cia;
  1459. genericSub(State.regs[REG_A0 + AM1], REG_D0 + DN0);
  1460. }
  1461. // 1111 0001 0011 AmAn; sub Am,An
  1462. 8.0xf1+4.0x3,2.AM1,2.AN0:D0c:::sub
  1463. "sub"
  1464. *mn10300
  1465. *am33
  1466. *am33_2
  1467. {
  1468. /* OP_F130 (); */
  1469. PC = cia;
  1470. genericSub(State.regs[REG_A0 + AM1], REG_A0 + AN0);
  1471. }
  1472. // 1111 1100 1100 01Dn imm32...; sub imm32,Dn
  1473. 8.0xfc+4.0xc,01,2.DN0+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4:::sub
  1474. "sub"
  1475. *mn10300
  1476. *am33
  1477. *am33_2
  1478. {
  1479. /* OP_FCC40000 (); */
  1480. PC = cia;
  1481. genericSub(FETCH32(IMM32A, IMM32B, IMM32C, IMM32D), REG_D0 + DN0);
  1482. }
  1483. // 1111 1100 1101 01An imm32...; sub imm32,An
  1484. 8.0xfc+4.0xd,01,2.AN0+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4a:::sub
  1485. "sub"
  1486. *mn10300
  1487. *am33
  1488. *am33_2
  1489. {
  1490. /* OP_FCD40000 (); */
  1491. PC = cia;
  1492. genericSub(FETCH32(IMM32A, IMM32B, IMM32C, IMM32D), REG_A0 + AN0);
  1493. }
  1494. // 1111 0001 1000 DmDn; subc Dm,Dn
  1495. 8.0xf1+4.0x8,2.DM1,2.DN0:D0:::subc
  1496. "subc"
  1497. *mn10300
  1498. *am33
  1499. *am33_2
  1500. {
  1501. /* OP_F180 (); */
  1502. int z, c, n, v;
  1503. unsigned32 reg1, reg2, difference;
  1504. PC = cia;
  1505. reg1 = State.regs[REG_D0 + DM1];
  1506. reg2 = State.regs[REG_D0 + DN0];
  1507. difference = reg2 - reg1 - ((PSW & PSW_C) != 0);
  1508. State.regs[REG_D0 + DN0] = difference;
  1509. z = ((PSW & PSW_Z) != 0) && (difference == 0);
  1510. n = (difference & 0x80000000);
  1511. c = (reg1 > reg2);
  1512. v = ((reg2 & 0x80000000) != (reg1 & 0x80000000)
  1513. && (reg2 & 0x80000000) != (difference & 0x80000000));
  1514. PSW &= ~(PSW_Z | PSW_N | PSW_C | PSW_V);
  1515. PSW |= ((z ? PSW_Z : 0) | ( n ? PSW_N : 0)
  1516. | (c ? PSW_C : 0) | (v ? PSW_V : 0));
  1517. }
  1518. // 1111 0010 0100 DmDn; mul Dm,Dn
  1519. 8.0xf2+4.0x4,2.DM1,2.DN0:D0:::mul
  1520. "mul"
  1521. *mn10300
  1522. *am33
  1523. *am33_2
  1524. {
  1525. /* OP_F240 (); */
  1526. unsigned64 temp;
  1527. int n, z;
  1528. PC = cia;
  1529. temp = ((signed64)(signed32)State.regs[REG_D0 + DN0]
  1530. * (signed64)(signed32)State.regs[REG_D0 + DM1]);
  1531. State.regs[REG_D0 + DN0] = temp & 0xffffffff;
  1532. State.regs[REG_MDR] = (temp & 0xffffffff00000000LL) >> 32;;
  1533. z = (State.regs[REG_D0 + DN0] == 0);
  1534. n = (State.regs[REG_D0 + DN0] & 0x80000000) != 0;
  1535. PSW &= ~(PSW_Z | PSW_N | PSW_C | PSW_V);
  1536. PSW |= ((z ? PSW_Z : 0) | (n ? PSW_N : 0));
  1537. }
  1538. // 1111 0010 0101 DmDn; mulu Dm,Dn
  1539. 8.0xf2+4.0x5,2.DM1,2.DN0:D0:::mulu
  1540. "mulu"
  1541. *mn10300
  1542. *am33
  1543. *am33_2
  1544. {
  1545. /* OP_F250 (); */
  1546. unsigned64 temp;
  1547. int n, z;
  1548. PC = cia;
  1549. temp = ((unsigned64)State.regs[REG_D0 + DN0]
  1550. * (unsigned64)State.regs[REG_D0 + DM1]);
  1551. State.regs[REG_D0 + DN0] = temp & 0xffffffff;
  1552. State.regs[REG_MDR] = (temp & 0xffffffff00000000LL) >> 32;
  1553. z = (State.regs[REG_D0 + DN0] == 0);
  1554. n = (State.regs[REG_D0 + DN0] & 0x80000000) != 0;
  1555. PSW &= ~(PSW_Z | PSW_N | PSW_C | PSW_V);
  1556. PSW |= ((z ? PSW_Z : 0) | (n ? PSW_N : 0));
  1557. }
  1558. // 1111 0010 0110 DmDn; div Dm,Dn
  1559. 8.0xf2+4.0x6,2.DM1,2.DN0:D0:::div
  1560. "div"
  1561. *mn10300
  1562. *am33
  1563. *am33_2
  1564. {
  1565. /* OP_F260 (); */
  1566. signed64 temp;
  1567. signed32 denom;
  1568. int n, z, v;
  1569. PC = cia;
  1570. denom = (signed32)State.regs[REG_D0 + DM1];
  1571. temp = State.regs[REG_MDR];
  1572. temp <<= 32;
  1573. temp |= State.regs[REG_D0 + DN0];
  1574. if ( !(v = (0 == denom)) )
  1575. {
  1576. State.regs[REG_MDR] = temp % (signed32)State.regs[REG_D0 + DM1];
  1577. temp /= (signed32)State.regs[REG_D0 + DM1];
  1578. State.regs[REG_D0 + DN0] = temp & 0xffffffff;
  1579. }
  1580. else
  1581. {
  1582. State.regs[REG_MDR] = temp;
  1583. State.regs[REG_D0 + DN0] = 0xff;
  1584. }
  1585. z = (State.regs[REG_D0 + DN0] == 0);
  1586. n = (State.regs[REG_D0 + DN0] & 0x80000000) != 0;
  1587. PSW &= ~(PSW_Z | PSW_N | PSW_C | PSW_V);
  1588. PSW |= ((z ? PSW_Z : 0) | (n ? PSW_N : 0) | (v ? PSW_V : 0));
  1589. }
  1590. // 1111 0010 0111 DmDn; divu Dm,Dn
  1591. 8.0xf2+4.0x7,2.DM1,2.DN0:D0:::divu
  1592. "divu"
  1593. *mn10300
  1594. *am33
  1595. *am33_2
  1596. {
  1597. /* OP_F270 (); */
  1598. unsigned64 temp;
  1599. unsigned32 denom;
  1600. int n, z, v;
  1601. PC = cia;
  1602. denom = (unsigned32)State.regs[REG_D0 + DM1];
  1603. temp = State.regs[REG_MDR];
  1604. temp <<= 32;
  1605. temp |= State.regs[REG_D0 + DN0];
  1606. if ( !(v = (0 == denom)) )
  1607. {
  1608. State.regs[REG_MDR] = temp % State.regs[REG_D0 + DM1];
  1609. temp /= State.regs[REG_D0 + DM1];
  1610. State.regs[REG_D0 + DN0] = temp & 0xffffffff;
  1611. }
  1612. else
  1613. {
  1614. State.regs[REG_MDR] = temp;
  1615. State.regs[REG_D0 + DN0] = 0xff;
  1616. }
  1617. z = (State.regs[REG_D0 + DN0] == 0);
  1618. n = (State.regs[REG_D0 + DN0] & 0x80000000) != 0;
  1619. PSW &= ~(PSW_Z | PSW_N | PSW_C | PSW_V);
  1620. PSW |= ((z ? PSW_Z : 0) | (n ? PSW_N : 0) | (v ? PSW_V : 0));
  1621. }
  1622. // 0100 Dn00; inc Dn
  1623. 4.0x4,2.DN1,00:S0:::inc
  1624. "inc"
  1625. *mn10300
  1626. *am33
  1627. *am33_2
  1628. {
  1629. /* OP_40 (); */
  1630. unsigned32 imm;
  1631. PC = cia;
  1632. imm = 1;
  1633. genericAdd(imm, REG_D0 + DN1);
  1634. }
  1635. // 0100 An01
  1636. 4.0x4,2.AN1,01:S0a:::inc
  1637. "inc"
  1638. *mn10300
  1639. *am33
  1640. *am33_2
  1641. {
  1642. /* OP_41 (); */
  1643. PC = cia;
  1644. State.regs[REG_A0 + AN1] += 1;
  1645. }
  1646. // 0101 00An; inc4 An
  1647. 4.0x5,00,2.AN0:S0:::inc4
  1648. "inc4"
  1649. *mn10300
  1650. *am33
  1651. *am33_2
  1652. {
  1653. /* OP_50 (); */
  1654. PC = cia;
  1655. State.regs[REG_A0 + AN0] += 4;
  1656. }
  1657. // 1010 DnDn imm8....; cmp imm8,Dn (imm8 is sign-extended.)
  1658. 4.0xa,2.DM1,2.DN0=DM1+IMM8:S0i:::cmp
  1659. "cmp"
  1660. *mn10300
  1661. *am33
  1662. *am33_2
  1663. {
  1664. PC = cia;
  1665. /* OP_A000 (); */
  1666. genericCmp(EXTEND8 (IMM8), State.regs[REG_D0 + DN0]);
  1667. }
  1668. // 1010 DmDn; cmp Dm,Dn (Dm != Dn, see above when Dm == Dn)
  1669. 4.0xa,2.DM1,2.DN0!DM1:S0:::cmp
  1670. "cmp"
  1671. *mn10300
  1672. *am33
  1673. *am33_2
  1674. {
  1675. PC = cia;
  1676. /* OP_A0 (); */
  1677. genericCmp(State.regs[REG_D0 + DM1], State.regs[REG_D0 + DN0]);
  1678. }
  1679. // 1111 0001 1010 DmAn; cmp Dm,An
  1680. 8.0xf1+4.0xa,2.DM1,2.AN0:D0:::cmp
  1681. "cmp"
  1682. *mn10300
  1683. *am33
  1684. *am33_2
  1685. {
  1686. /* OP_F1A0 (); */
  1687. PC = cia;
  1688. genericCmp(State.regs[REG_D0 + DM1], State.regs[REG_A0 + AN0]);
  1689. }
  1690. // 1111 0001 1001 AmDn; cmp Am,Dn
  1691. 8.0xf1+4.0x9,2.AM1,2.DN0:D0a:::cmp
  1692. "cmp"
  1693. *mn10300
  1694. *am33
  1695. *am33_2
  1696. {
  1697. /* OP_F190 (); */
  1698. PC = cia;
  1699. genericCmp(State.regs[REG_A0 + AM1], State.regs[REG_D0 + DN0]);
  1700. }
  1701. // 1011 AnAn imm8....; cmp imm8,An (imm8 is zero-extended.)
  1702. 4.0xb,2.AM1,2.AN0=AM1+IMM8:S0ai:::cmp
  1703. "cmp"
  1704. *mn10300
  1705. *am33
  1706. *am33_2
  1707. {
  1708. PC = cia;
  1709. /* OP_B000 (); */
  1710. genericCmp(IMM8,
  1711. State.regs[REG_A0 + AN0]);
  1712. }
  1713. // 1011 AmAn; cmp Am,An (Dm != Dn, see above when Dm == Dn)
  1714. 4.0xb,2.AM1,2.AN0!AM1:S0a:::cmp
  1715. "cmp"
  1716. *mn10300
  1717. *am33
  1718. *am33_2
  1719. {
  1720. PC = cia;
  1721. /* OP_B0 (); */
  1722. genericCmp(State.regs[REG_A0 + AM1], State.regs[REG_A0 + AN0]);
  1723. }
  1724. // 1111 1010 1100 10Dn imm16...; cmp imm16,Dn (imm16 is sign-extended.)
  1725. 8.0xfa+4.0xc,10,2.DN0+8.IMM16A+8.IMM16B:D2:::cmp
  1726. "cmp"
  1727. *mn10300
  1728. *am33
  1729. *am33_2
  1730. {
  1731. /* OP_FAC80000 (); */
  1732. PC = cia;
  1733. genericCmp(EXTEND16(FETCH16(IMM16A, IMM16B)),
  1734. State.regs[REG_D0 + DN0]);
  1735. }
  1736. // 1111 1100 1100 10Dn imm32...; cmp imm32,Dn
  1737. 8.0xfc+4.0xc,10,2.DN0+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4:::cmp
  1738. "cmp"
  1739. *mn10300
  1740. *am33
  1741. *am33_2
  1742. {
  1743. /* OP_FCC80000 (); */
  1744. PC = cia;
  1745. genericCmp(FETCH32(IMM32A, IMM32B, IMM32C, IMM32D),
  1746. State.regs[REG_D0 + DN0]);
  1747. }
  1748. // 1111 1010 1101 10An imm16...; cmp imm16,An (imm16 is zero-extended.)
  1749. 8.0xfa+4.0xd,10,2.AN0+8.IMM16A+8.IMM16B:D2a:::cmp
  1750. "cmp"
  1751. *mn10300
  1752. *am33
  1753. *am33_2
  1754. {
  1755. /* OP_FAD80000 (); */
  1756. PC = cia;
  1757. genericCmp(FETCH16(IMM16A, IMM16B),
  1758. State.regs[REG_A0 + AN0]);
  1759. }
  1760. // 1111 1100 1101 10An imm32...; cmp imm32,An
  1761. 8.0xfc+4.0xd,10,2.AN0+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4a:::cmp
  1762. "cmp"
  1763. *mn10300
  1764. *am33
  1765. *am33_2
  1766. {
  1767. /* OP_FCD80000 (); */
  1768. PC = cia;
  1769. genericCmp(FETCH32(IMM32A, IMM32B, IMM32C, IMM32D),
  1770. State.regs[REG_A0 + AN0]);
  1771. }
  1772. // 1111 0010 0000 DmDn; and Dm,Dn
  1773. 8.0xf2+4.0x0,2.DM1,2.DN0:D0:::and
  1774. "and"
  1775. *mn10300
  1776. *am33
  1777. *am33_2
  1778. {
  1779. /* OP_F200 (); */
  1780. int n, z;
  1781. PC = cia;
  1782. State.regs[REG_D0 + DN0] &= State.regs[REG_D0 + DM1];
  1783. z = (State.regs[REG_D0 + DN0] == 0);
  1784. n = (State.regs[REG_D0 + DN0] & 0x80000000) != 0;
  1785. PSW &= ~(PSW_Z | PSW_N | PSW_C | PSW_V);
  1786. PSW |= ((z ? PSW_Z : 0) | (n ? PSW_N : 0));
  1787. }
  1788. // 1111 1000 1110 00Dn imm8....; and imm8,Dn (imm8 is zero-extended.)
  1789. 8.0xf8+4.0xe,00,2.DN0+8.IMM8:D1:::and
  1790. "and"
  1791. *mn10300
  1792. *am33
  1793. *am33_2
  1794. {
  1795. /* OP_F8E000 (); */
  1796. int n, z;
  1797. PC = cia;
  1798. State.regs[REG_D0 + DN0] &= IMM8;
  1799. z = (State.regs[REG_D0 + DN0] == 0);
  1800. n = (State.regs[REG_D0 + DN0] & 0x80000000) != 0;
  1801. PSW &= ~(PSW_Z | PSW_N | PSW_C | PSW_V);
  1802. PSW |= ((z ? PSW_Z : 0) | (n ? PSW_N : 0));
  1803. }
  1804. // 1111 1010 1110 00Dn imm16...; and imm16,Dn (imm16 is zero-extended.)
  1805. 8.0xfa+4.0xe,00,2.DN0+8.IMM16A+8.IMM16B:D2:::and
  1806. "and"
  1807. *mn10300
  1808. *am33
  1809. *am33_2
  1810. {
  1811. /* OP_FAE00000 (); */
  1812. int n, z;
  1813. PC = cia;
  1814. State.regs[REG_D0 + DN0] &= FETCH16(IMM16A, IMM16B);
  1815. z = (State.regs[REG_D0 + DN0] == 0);
  1816. n = (State.regs[REG_D0 + DN0] & 0x80000000) != 0;
  1817. PSW &= ~(PSW_Z | PSW_N | PSW_C | PSW_V);
  1818. PSW |= ((z ? PSW_Z : 0) | (n ? PSW_N : 0));
  1819. }
  1820. // 1111 1100 1110 00Dn imm32...; and imm32,Dn
  1821. 8.0xfc+4.0xe,00,2.DN0+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4:::and
  1822. "and"
  1823. *mn10300
  1824. *am33
  1825. *am33_2
  1826. {
  1827. /* OP_FCE00000 (); */
  1828. int n, z;
  1829. PC = cia;
  1830. State.regs[REG_D0 + DN0]
  1831. &= FETCH32(IMM32A, IMM32B, IMM32C, IMM32D);
  1832. z = (State.regs[REG_D0 + DN0] == 0);
  1833. n = (State.regs[REG_D0 + DN0] & 0x80000000) != 0;
  1834. PSW &= ~(PSW_Z | PSW_N | PSW_C | PSW_V);
  1835. PSW |= ((z ? PSW_Z : 0) | (n ? PSW_N : 0));
  1836. }
  1837. // 1111 1010 1111 1100 imm16...; and imm16,PSW (imm16 is zero-extended.)
  1838. 8.0xfa+8.0xfc+8.IMM16A+8.IMM16B:D2a:::and
  1839. "and"
  1840. *mn10300
  1841. *am33
  1842. *am33_2
  1843. {
  1844. /* OP_FAFC0000 (); */
  1845. PC = cia;
  1846. PSW &= FETCH16(IMM16A, IMM16B);
  1847. }
  1848. // 1111 0010 0001 DmDn; or DmDn
  1849. 8.0xf2+4.0x1,2.DM1,2.DN0:D0:::or
  1850. "or"
  1851. *mn10300
  1852. *am33
  1853. *am33_2
  1854. {
  1855. /* OP_F210 (); */
  1856. PC = cia;
  1857. genericOr(State.regs[REG_D0 + DM1], REG_D0 + DN0);
  1858. }
  1859. // 1111 1000 1110 01Dn imm8....; or imm8,Dn (imm8 is zero-extended.)n
  1860. 8.0xf8+4.0xe,01,2.DN0+8.IMM8:D1:::or
  1861. "or"
  1862. *mn10300
  1863. *am33
  1864. *am33_2
  1865. {
  1866. /* OP_F8E400 (); */
  1867. PC = cia;
  1868. genericOr(IMM8, REG_D0 + DN0);
  1869. }
  1870. // 1111 1010 1110 01Dn imm16...; or imm16,DN (imm16 is zero-extended.)
  1871. 8.0xfa+4.0xe,01,2.DN0+8.IMM16A+8.IMM16B:D2:::or
  1872. "or"
  1873. *mn10300
  1874. *am33
  1875. *am33_2
  1876. {
  1877. /* OP_FAE40000 (); */
  1878. PC = cia;
  1879. genericOr(FETCH16(IMM16A, IMM16B), REG_D0 + DN0);
  1880. }
  1881. // 1111 1100 1110 01Dn imm32...; or imm32,Dn
  1882. 8.0xfc+4.0xe,01,2.DN0+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4:::or
  1883. "or"
  1884. *mn10300
  1885. *am33
  1886. *am33_2
  1887. {
  1888. /* OP_FCE40000 (); */
  1889. PC = cia;
  1890. genericOr(FETCH32(IMM32A, IMM32B, IMM32C, IMM32D), REG_D0 + DN0);
  1891. }
  1892. // 1111 1010 1111 1101 imm16...; or imm16,PSW (imm16 is zero-extended.)
  1893. 8.0xfa+8.0xfd+8.IMM16A+8.IMM16B:D2a:::or
  1894. "or"
  1895. *mn10300
  1896. *am33
  1897. *am33_2
  1898. {
  1899. /* OP_FAFD0000 (); */
  1900. PC = cia;
  1901. PSW |= FETCH16(IMM16A, IMM16B);
  1902. }
  1903. // 1111 0010 0010 DmDn; xor Dm,Dn
  1904. 8.0xf2+4.0x2,2.DM1,2.DN0:D0:::xor
  1905. "xor"
  1906. *mn10300
  1907. *am33
  1908. *am33_2
  1909. {
  1910. /* OP_F220 (); */
  1911. PC = cia;
  1912. genericXor(State.regs[REG_D0 + DM1], REG_D0 + DN0);
  1913. }
  1914. // 1111 1010 1110 10Dn imm16...; xor imm16,Dn (imm16 is zero-extended.)
  1915. 8.0xfa+4.0xe,10,2.DN0+8.IMM16A+8.IMM16B:D2:::xor
  1916. "xor"
  1917. *mn10300
  1918. *am33
  1919. *am33_2
  1920. {
  1921. /* OP_FAE80000 (); */
  1922. PC = cia;
  1923. genericXor(FETCH16(IMM16A, IMM16B), REG_D0 + DN0);
  1924. }
  1925. // 1111 1100 1110 10Dn imm32...; xor imm32,Dn
  1926. 8.0xfc+4.0xe,10,2.DN0+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4:::xor
  1927. "xor"
  1928. *mn10300
  1929. *am33
  1930. *am33_2
  1931. {
  1932. /* OP_FCE80000 (); */
  1933. PC = cia;
  1934. genericXor(FETCH32(IMM32A, IMM32B, IMM32C, IMM32D), REG_D0 + DN0);
  1935. }
  1936. // 1111 0010 0011 00Dn; not Dn
  1937. 8.0xf2+4.0x3,00,2.DN0:D0:::not
  1938. "not"
  1939. *mn10300
  1940. *am33
  1941. *am33_2
  1942. {
  1943. /* OP_F230 (); */
  1944. int n, z;
  1945. PC = cia;
  1946. State.regs[REG_D0 + DN0] = ~State.regs[REG_D0 + DN0];
  1947. z = (State.regs[REG_D0 + DN0] == 0);
  1948. n = (State.regs[REG_D0 + DN0] & 0x80000000) != 0;
  1949. PSW &= ~(PSW_Z | PSW_N | PSW_C | PSW_V);
  1950. PSW |= ((z ? PSW_Z : 0) | (n ? PSW_N : 0));
  1951. }
  1952. // 1111 1000 1110 11Dn imm8....; btst imm8,Dn (imm8 is zero-extended.)
  1953. 8.0xf8+4.0xe,11,2.DN0+8.IMM8:D1:::btst
  1954. "btst"
  1955. *mn10300
  1956. *am33
  1957. *am33_2
  1958. {
  1959. /* OP_F8EC00 (); */
  1960. PC = cia;
  1961. genericBtst(IMM8, State.regs[REG_D0 + DN0]);
  1962. }
  1963. // 1111 1010 1110 11Dn imm16.....; btst imm16,Dn (imm16 is zero-extended.)
  1964. 8.0xfa+4.0xe,11,2.DN0+8.IMM16A+8.IMM16B:D2:::btst
  1965. "btst"
  1966. *mn10300
  1967. *am33
  1968. *am33_2
  1969. {
  1970. /* OP_FAEC0000 (); */
  1971. PC = cia;
  1972. genericBtst(FETCH16(IMM16A, IMM16B), State.regs[REG_D0 + DN0]);
  1973. }
  1974. // 1111 1100 1110 11Dn imm32...; btst imm32,Dn
  1975. 8.0xfc+4.0xe,11,2.DN0+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4:::btst
  1976. "btst"
  1977. *mn10300
  1978. *am33
  1979. *am33_2
  1980. {
  1981. /* OP_FCEC0000 (); */
  1982. PC = cia;
  1983. genericBtst(FETCH32(IMM32A, IMM32B, IMM32C, IMM32D),
  1984. State.regs[REG_D0 + DN0]);
  1985. }
  1986. // 1111 1110 0000 0010 abs32... imm8....; btst imm8,(abs32) (imm8 is zero-extended., processing unit: byte)
  1987. 8.0xfe+8.0x02+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D+8.IMM8:D5:::btst
  1988. "btst"
  1989. *mn10300
  1990. *am33
  1991. *am33_2
  1992. {
  1993. /* OP_FE020000 (); */
  1994. PC = cia;
  1995. genericBtst(IMM8,
  1996. load_byte(FETCH32(IMM32A, IMM32B, IMM32C, IMM32D)));
  1997. }
  1998. // 1111 1010 1111 10An d8...... imm8....;
  1999. // btst imm8,(d8,An) (d8 is sign-extended,imm8 is zero-extended., processing unit: byte)
  2000. 8.0xfa+4.0xf,10,2.AN0+8.D8+8.IMM8:D2a:::btst
  2001. "btst"
  2002. *mn10300
  2003. *am33
  2004. *am33_2
  2005. {
  2006. /* OP_FAF80000 (); */
  2007. PC = cia;
  2008. genericBtst(IMM8,
  2009. load_byte(State.regs[REG_A0 + AN0] + EXTEND8(D8)));
  2010. }
  2011. // 1111 0000 1000 DmAn; bset Dm,(An) (Processing unit byte)
  2012. 8.0xf0+4.8,2.DM1,2.AN0:D0:::bset
  2013. "bset"
  2014. *mn10300
  2015. *am33
  2016. *am33_2
  2017. {
  2018. /* OP_F080 (); */
  2019. unsigned32 temp;
  2020. int z;
  2021. PC = cia;
  2022. temp = load_byte (State.regs[REG_A0 + AN0]);
  2023. z = (temp & State.regs[REG_D0 + DM1]) == 0;
  2024. temp |= State.regs[REG_D0 + DM1];
  2025. store_byte (State.regs[REG_A0 + AN0], temp);
  2026. PSW &= ~(PSW_Z | PSW_N | PSW_C | PSW_V);
  2027. PSW |= (z ? PSW_Z : 0);
  2028. }
  2029. // 1111 1110 0000 0000 abs32... imm8....;
  2030. // bset imm8,(abs32) (imm8 is zero-extended., processing unit: byte)
  2031. 8.0xfe+8.0x00+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D+8.IMM8:D5:::bset
  2032. "bset"
  2033. *mn10300
  2034. *am33
  2035. *am33_2
  2036. {
  2037. /* OP_FE000000 (); */
  2038. unsigned32 temp;
  2039. int z;
  2040. PC = cia;
  2041. temp = load_byte (FETCH32(IMM32A, IMM32B, IMM32C, IMM32D));
  2042. z = (temp & IMM8) == 0;
  2043. temp |= IMM8;
  2044. store_byte (FETCH32(IMM32A, IMM32B, IMM32C, IMM32D), temp);
  2045. PSW &= ~(PSW_Z | PSW_N | PSW_C | PSW_V);
  2046. PSW |= (z ? PSW_Z : 0);
  2047. }
  2048. // 1111 1010 1111 00AnAn d8...... imm8....;
  2049. // bset imm8,(d8,An) (d8 is sign-extended, imm8 is zero-extended., processing unit: byte)
  2050. 8.0xfa+4.0xf,00,2.AN0+8.D8+8.IMM8:D2:::bset
  2051. "bset"
  2052. *mn10300
  2053. *am33
  2054. *am33_2
  2055. {
  2056. /* OP_FAF00000 (); */
  2057. unsigned32 temp;
  2058. int z;
  2059. PC = cia;
  2060. temp = load_byte ((State.regs[REG_A0 + AN0] + EXTEND8 (D8)));
  2061. z = (temp & (IMM8)) == 0;
  2062. temp |= (IMM8);
  2063. store_byte ((State.regs[REG_A0 + AN0] + EXTEND8 (D8)), temp);
  2064. PSW &= ~(PSW_Z | PSW_N | PSW_C | PSW_V);
  2065. PSW |= (z ? PSW_Z : 0);
  2066. }
  2067. // 1111 0000 1001 DmAn; bclr Dm,(An) (Processing unit byte)
  2068. 8.0xf0+4.0x9,2.DM1,2.AN0:D0:::bclr
  2069. "bclr"
  2070. *mn10300
  2071. *am33
  2072. *am33_2
  2073. {
  2074. /* OP_F090 (); */
  2075. unsigned32 temp;
  2076. int z;
  2077. PC = cia;
  2078. temp = load_byte (State.regs[REG_A0 + AN0]);
  2079. z = (temp & State.regs[REG_D0 + DM1]) == 0;
  2080. temp = temp & ~State.regs[REG_D0 + DM1];
  2081. store_byte (State.regs[REG_A0 + AN0], temp);
  2082. PSW &= ~(PSW_Z | PSW_N | PSW_C | PSW_V);
  2083. PSW |= (z ? PSW_Z : 0);
  2084. }
  2085. // 1111 1110 0000 0001 abs32... imm8....;
  2086. // bclr imm8,(abs32) (imm8 is zero-extended., processing unit: byte)
  2087. 8.0xfe+8.0x01+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D+8.IMM8:D5:::bclr
  2088. "bclr"
  2089. *mn10300
  2090. *am33
  2091. *am33_2
  2092. {
  2093. /* OP_FE010000 (); */
  2094. unsigned32 temp;
  2095. int z;
  2096. PC = cia;
  2097. temp = load_byte (FETCH32(IMM32A, IMM32B, IMM32C, IMM32D));
  2098. z = (temp & IMM8) == 0;
  2099. temp = temp & ~(IMM8);
  2100. store_byte (FETCH32(IMM32A, IMM32B, IMM32C, IMM32D), temp);
  2101. PSW &= ~(PSW_Z | PSW_N | PSW_C | PSW_V);
  2102. PSW |= (z ? PSW_Z : 0);
  2103. }
  2104. // 1111 1010 1111 01An d8...... imm8....;
  2105. // bclr imm8,(d8,An) (d8 is sign-extended, imm8 is zero-extended., processing unit: byte)
  2106. 8.0xfa+4.0xf,01,2.AN0+8.D8+8.IMM8:D2:::bclr
  2107. "bclr"
  2108. *mn10300
  2109. *am33
  2110. *am33_2
  2111. {
  2112. /* OP_FAF40000 (); */
  2113. unsigned32 temp;
  2114. int z;
  2115. PC = cia;
  2116. temp = load_byte ((State.regs[REG_A0 + AN0] + EXTEND8 (D8)));
  2117. z = (temp & (IMM8)) == 0;
  2118. temp = temp & ~(IMM8);
  2119. store_byte ((State.regs[REG_A0 + AN0] + EXTEND8 (D8)), temp);
  2120. PSW &= ~(PSW_Z | PSW_N | PSW_C | PSW_V);
  2121. PSW |= (z ? PSW_Z : 0);
  2122. }
  2123. // 1111 0010 1011 DmDn; asr Dm,Dn
  2124. 8.0xf2+4.0xb,2.DM1,2.DN0:D0:::asr
  2125. "asr"
  2126. *mn10300
  2127. *am33
  2128. *am33_2
  2129. {
  2130. /* OP_F2B0 (); */
  2131. signed32 temp;
  2132. int z, n, c;
  2133. PC = cia;
  2134. temp = State.regs[REG_D0 + DN0];
  2135. c = temp & 1;
  2136. temp >>= State.regs[REG_D0 + DM1];
  2137. State.regs[REG_D0 + DN0] = temp;
  2138. z = (State.regs[REG_D0 + DN0] == 0);
  2139. n = (State.regs[REG_D0 + DN0] & 0x80000000) != 0;
  2140. PSW &= ~(PSW_Z | PSW_N | PSW_C);
  2141. PSW |= ((z ? PSW_Z : 0) | (n ? PSW_N : 0) | (c ? PSW_C : 0));
  2142. }
  2143. // 1111 1000 1100 10Dn imm8...; asr imm8,Dn (imm8 is zero-extended.)
  2144. 8.0xf8+4.0xc,10,2.DN0+8.IMM8:D1:::asr
  2145. "asr"
  2146. *mn10300
  2147. *am33
  2148. *am33_2
  2149. {
  2150. /* OP_F8C800 (); */
  2151. signed32 temp;
  2152. int z, n, c;
  2153. PC = cia;
  2154. temp = State.regs[REG_D0 + DN0];
  2155. c = temp & 1;
  2156. temp >>= IMM8;
  2157. State.regs[REG_D0 + DN0] = temp;
  2158. z = (State.regs[REG_D0 + DN0] == 0);
  2159. n = (State.regs[REG_D0 + DN0] & 0x80000000) != 0;
  2160. PSW &= ~(PSW_Z | PSW_N | PSW_C);
  2161. PSW |= ((z ? PSW_Z : 0) | (n ? PSW_N : 0) | (c ? PSW_C : 0));
  2162. }
  2163. // 1111 0010 1010 DmDn; lsr Dm,Dn
  2164. 8.0xf2+4.0xa,2.DM1,2.DN0:D0:::lsr
  2165. "lsr"
  2166. *mn10300
  2167. *am33
  2168. *am33_2
  2169. {
  2170. /* OP_F2A0 (); */
  2171. int z, n, c;
  2172. PC = cia;
  2173. c = State.regs[REG_D0 + DN0] & 1;
  2174. State.regs[REG_D0 + DN0]
  2175. >>= State.regs[REG_D0 + DM1];
  2176. z = (State.regs[REG_D0 + DN0] == 0);
  2177. n = (State.regs[REG_D0 + DN0] & 0x80000000) != 0;
  2178. PSW &= ~(PSW_Z | PSW_N | PSW_C);
  2179. PSW |= ((z ? PSW_Z : 0) | (n ? PSW_N : 0) | (c ? PSW_C : 0));
  2180. }
  2181. // 1111 1000 1100 01Dn imm8...; lsr imm8,Dn (imm8 is zero-extended.)
  2182. 8.0xf8+4.0xc,01,2.DN0+8.IMM8:D1:::lsr
  2183. "lsr"
  2184. *mn10300
  2185. *am33
  2186. *am33_2
  2187. {
  2188. /* OP_F8C400 (); */
  2189. int z, n, c;
  2190. PC = cia;
  2191. c = State.regs[REG_D0 + DN0] & 1;
  2192. State.regs[REG_D0 + DN0] >>= IMM8;
  2193. z = (State.regs[REG_D0 + DN0] == 0);
  2194. n = (State.regs[REG_D0 + DN0] & 0x80000000) != 0;
  2195. PSW &= ~(PSW_Z | PSW_N | PSW_C);
  2196. PSW |= ((z ? PSW_Z : 0) | (n ? PSW_N : 0) | (c ? PSW_C : 0));
  2197. }
  2198. // 1111 0010 1001 DmDn; asl Dm,Dn
  2199. 8.0xf2+4.0x9,2.DM1,2.DN0:D0:::asl
  2200. "asl"
  2201. *mn10300
  2202. *am33
  2203. *am33_2
  2204. {
  2205. /* OP_F290 (); */
  2206. int n, z;
  2207. PC = cia;
  2208. State.regs[REG_D0 + DN0]
  2209. <<= State.regs[REG_D0 + DM1];
  2210. z = (State.regs[REG_D0 + DN0] == 0);
  2211. n = (State.regs[REG_D0 + DN0] & 0x80000000) != 0;
  2212. PSW &= ~(PSW_Z | PSW_N);
  2213. PSW |= ((z ? PSW_Z : 0) | (n ? PSW_N : 0));
  2214. }
  2215. // 1111 1000 1100 00Dn imm8...; asl imm8,Dn (imm8 is zero-extended.)
  2216. 8.0xf8+4.0xc,00,2.DN0+8.IMM8:D1:::asl
  2217. "asl"
  2218. *mn10300
  2219. *am33
  2220. *am33_2
  2221. {
  2222. /* OP_F8C000 (); */
  2223. int n, z;
  2224. PC = cia;
  2225. State.regs[REG_D0 + DN0] <<= IMM8;
  2226. z = (State.regs[REG_D0 + DN0] == 0);
  2227. n = (State.regs[REG_D0 + DN0] & 0x80000000) != 0;
  2228. PSW &= ~(PSW_Z | PSW_N);
  2229. PSW |= ((z ? PSW_Z : 0) | (n ? PSW_N : 0));
  2230. }
  2231. // 0101 01Dn; als2 Dn
  2232. 4.0x5,01,2.DN0:S0:::asl2
  2233. "asl2"
  2234. *mn10300
  2235. *am33
  2236. *am33_2
  2237. {
  2238. /* OP_54 (); */
  2239. int n, z;
  2240. PC = cia;
  2241. State.regs[REG_D0 + DN0] <<= 2;
  2242. z = (State.regs[REG_D0 + DN0] == 0);
  2243. n = (State.regs[REG_D0 + DN0] & 0x80000000) != 0;
  2244. PSW &= ~(PSW_Z | PSW_N);
  2245. PSW |= ((z ? PSW_Z : 0) | (n ? PSW_N : 0));
  2246. }
  2247. // 1111 0010 1000 01Dn; ror Dn
  2248. 8.0xf2+4.0x8,01,2.DN0:D0:::ror
  2249. "ror"
  2250. *mn10300
  2251. *am33
  2252. *am33_2
  2253. {
  2254. /* OP_F284 (); */
  2255. unsigned32 value;
  2256. int c,n,z;
  2257. PC = cia;
  2258. value = State.regs[REG_D0 + DN0];
  2259. c = (value & 0x1);
  2260. value >>= 1;
  2261. value |= ((PSW & PSW_C) != 0) ? 0x80000000 : 0;
  2262. State.regs[REG_D0 + DN0] = value;
  2263. z = (value == 0);
  2264. n = (value & 0x80000000) != 0;
  2265. PSW &= ~(PSW_Z | PSW_N | PSW_C | PSW_V);
  2266. PSW |= ((z ? PSW_Z : 0) | (n ? PSW_N : 0) | (c ? PSW_C : 0));
  2267. }
  2268. // 1111 0010 1000 00Dn; rol Dn
  2269. 8.0xf2+4.0x8,00,2.DN0:D0:::rol
  2270. "rol"
  2271. *mn10300
  2272. *am33
  2273. *am33_2
  2274. {
  2275. /* OP_F280 (); */
  2276. unsigned32 value;
  2277. int c,n,z;
  2278. PC = cia;
  2279. value = State.regs[REG_D0 + DN0];
  2280. c = (value & 0x80000000) ? 1 : 0;
  2281. value <<= 1;
  2282. value |= ((PSW & PSW_C) != 0);
  2283. State.regs[REG_D0 + DN0] = value;
  2284. z = (value == 0);
  2285. n = (value & 0x80000000) != 0;
  2286. PSW &= ~(PSW_Z | PSW_N | PSW_C | PSW_V);
  2287. PSW |= ((z ? PSW_Z : 0) | (n ? PSW_N : 0) | (c ? PSW_C : 0));
  2288. }
  2289. // 1100 1000 d8......; beq (d8,PC) (d8 is sign-extended)
  2290. 8.0xc8+8.D8:S1:::beq
  2291. "beq"
  2292. *mn10300
  2293. *am33
  2294. *am33_2
  2295. {
  2296. /* OP_C800 (); */
  2297. PC = cia;
  2298. if ((PSW & PSW_Z))
  2299. {
  2300. State.regs[REG_PC] += EXTEND8 (D8);
  2301. nia = PC;
  2302. }
  2303. }
  2304. // 1100 1001 d8......; bne (d8,PC) (d8 is sign-extended)
  2305. 8.0xc9+8.D8:S1:::bne
  2306. "bne"
  2307. *mn10300
  2308. *am33
  2309. *am33_2
  2310. {
  2311. /* OP_C900 (); */
  2312. PC = cia;
  2313. if (!(PSW & PSW_Z))
  2314. {
  2315. State.regs[REG_PC] += EXTEND8 (D8);
  2316. nia = PC;
  2317. }
  2318. }
  2319. // 1100 0001 d8......; bgt (d8,PC) (d8 is sign-extended)
  2320. 8.0xc1+8.D8:S1:::bgt
  2321. "bgt"
  2322. *mn10300
  2323. *am33
  2324. *am33_2
  2325. {
  2326. /* OP_C100 (); */
  2327. PC = cia;
  2328. if (!((PSW & PSW_Z)
  2329. || (((PSW & PSW_N) != 0) ^ ((PSW & PSW_V) != 0))))
  2330. {
  2331. State.regs[REG_PC] += EXTEND8 (D8);
  2332. nia = PC;
  2333. }
  2334. }
  2335. // 1100 0010 d8......; bge (d8,PC) (d8 is sign-extended)
  2336. 8.0xc2+8.D8:S1:::bge
  2337. "bge"
  2338. *mn10300
  2339. *am33
  2340. *am33_2
  2341. {
  2342. /* OP_C200 (); */
  2343. PC = cia;
  2344. if (!(((PSW & PSW_N) != 0) ^ ((PSW & PSW_V) != 0)))
  2345. {
  2346. State.regs[REG_PC] += EXTEND8 (D8);
  2347. nia = PC;
  2348. }
  2349. }
  2350. // 1100 0011 d8......; ble (d8,PC) (d8 is sign-extended)
  2351. 8.0xc3+8.D8:S1:::ble
  2352. "ble"
  2353. *mn10300
  2354. *am33
  2355. *am33_2
  2356. {
  2357. /* OP_C300 (); */
  2358. PC = cia;
  2359. if ((PSW & PSW_Z)
  2360. || (((PSW & PSW_N) != 0) ^ ((PSW & PSW_V) != 0)))
  2361. {
  2362. State.regs[REG_PC] += EXTEND8 (D8);
  2363. nia = PC;
  2364. }
  2365. }
  2366. // 1100 0000 d8......; blt (d8,PC) (d8 is sign-extended)
  2367. 8.0xc0+8.D8:S1:::blt
  2368. "blt"
  2369. *mn10300
  2370. *am33
  2371. *am33_2
  2372. {
  2373. /* OP_C000 (); */
  2374. PC = cia;
  2375. if (((PSW & PSW_N) != 0) ^ ((PSW & PSW_V) != 0))
  2376. {
  2377. State.regs[REG_PC] += EXTEND8 (D8);
  2378. nia = PC;
  2379. }
  2380. }
  2381. // 1100 0101 d8......; bhi (d8,PC) (d8 is sign-extended)
  2382. 8.0xc5+8.D8:S1:::bhi
  2383. "bhi"
  2384. *mn10300
  2385. *am33
  2386. *am33_2
  2387. {
  2388. /* OP_C500 (); */
  2389. PC = cia;
  2390. if (!(((PSW & PSW_C) != 0) || (PSW & PSW_Z) != 0))
  2391. {
  2392. State.regs[REG_PC] += EXTEND8 (D8);
  2393. nia = PC;
  2394. }
  2395. }
  2396. // 1100 0110 d8......; bcc (d8,PC) (d8 is sign-extended)
  2397. 8.0xc6+8.D8:S1:::bcc
  2398. "bcc"
  2399. *mn10300
  2400. *am33
  2401. *am33_2
  2402. {
  2403. /* OP_C600 (); */
  2404. PC = cia;
  2405. if (!(PSW & PSW_C))
  2406. {
  2407. State.regs[REG_PC] += EXTEND8 (D8);
  2408. nia = PC;
  2409. }
  2410. }
  2411. // 1100 0101 d8......; bls (d8,PC) (d8 is sign-extended)
  2412. 8.0xc7+8.D8:S1:::bls
  2413. "bls"
  2414. *mn10300
  2415. *am33
  2416. *am33_2
  2417. {
  2418. /* OP_C700 (); */
  2419. PC = cia;
  2420. if (((PSW & PSW_C) != 0) || (PSW & PSW_Z) != 0)
  2421. {
  2422. State.regs[REG_PC] += EXTEND8 (D8);
  2423. nia = PC;
  2424. }
  2425. }
  2426. // 1100 0100 d8......; bcs (d8,PC) (d8 is sign-extended)
  2427. 8.0xc4+8.D8:S1:::bcs
  2428. "bcs"
  2429. *mn10300
  2430. *am33
  2431. *am33_2
  2432. {
  2433. /* OP_C400 (); */
  2434. PC = cia;
  2435. if (PSW & PSW_C)
  2436. {
  2437. State.regs[REG_PC] += EXTEND8 (D8);
  2438. nia = PC;
  2439. }
  2440. }
  2441. // 1111 1000 1110 1000 d8......; bvc (d8,PC) (d8 is sign-extended)
  2442. 8.0xf8+8.0xe8+8.D8:D1:::bvc
  2443. "bvc"
  2444. *mn10300
  2445. *am33
  2446. *am33_2
  2447. {
  2448. /* OP_F8E800 (); */
  2449. PC = cia;
  2450. if (!(PSW & PSW_V))
  2451. {
  2452. State.regs[REG_PC] += EXTEND8 (D8);
  2453. nia = PC;
  2454. }
  2455. }
  2456. // 1111 1000 1110 1001 d8......; bvs (d8,PC) (d8 is sign-extended)
  2457. 8.0xf8+8.0xe9+8.D8:D1:::bvs
  2458. "bvs"
  2459. *mn10300
  2460. *am33
  2461. *am33_2
  2462. {
  2463. /* OP_F8E900 (); */
  2464. PC = cia;
  2465. if (PSW & PSW_V)
  2466. {
  2467. State.regs[REG_PC] += EXTEND8 (D8);
  2468. nia = PC;
  2469. }
  2470. }
  2471. // 1111 1000 1110 1010 d8......; bnc (d8,PC) (d8 is sign-extended)
  2472. 8.0xf8+8.0xea+8.D8:D1:::bnc
  2473. "bnc"
  2474. *mn10300
  2475. *am33
  2476. *am33_2
  2477. {
  2478. /* OP_F8EA00 (); */
  2479. PC = cia;
  2480. if (!(PSW & PSW_N))
  2481. {
  2482. State.regs[REG_PC] += EXTEND8 (D8);
  2483. nia = PC;
  2484. }
  2485. }
  2486. // 1111 1000 1110 1010 d8......; bns (d8,PC) (d8 is sign-extended)
  2487. 8.0xf8+8.0xeb+8.D8:D1:::bns
  2488. "bns"
  2489. *mn10300
  2490. *am33
  2491. *am33_2
  2492. {
  2493. /* OP_F8EB00 (); */
  2494. PC = cia;
  2495. if (PSW & PSW_N)
  2496. {
  2497. State.regs[REG_PC] += EXTEND8 (D8);
  2498. nia = PC;
  2499. }
  2500. }
  2501. // 1100 1010 d8......; bra (d8,PC) (d8 is sign-extended)
  2502. 8.0xca+8.D8:S1:::bra
  2503. "bra"
  2504. *mn10300
  2505. *am33
  2506. *am33_2
  2507. {
  2508. /* OP_CA00 (); */
  2509. PC = cia;
  2510. State.regs[REG_PC] += EXTEND8 (D8);
  2511. nia = PC;
  2512. }
  2513. // 1101 1000; leq
  2514. 8.0xd8:S0:::leq
  2515. "leq"
  2516. *mn10300
  2517. *am33
  2518. *am33_2
  2519. {
  2520. /* OP_D8 (); */
  2521. PC = cia;
  2522. if (PSW & PSW_Z)
  2523. {
  2524. State.regs[REG_PC] = State.regs[REG_LAR] - 4;
  2525. nia = PC;
  2526. }
  2527. }
  2528. // 1101 1001; lne
  2529. 8.0xd9:S0:::lne
  2530. "lne"
  2531. *mn10300
  2532. *am33
  2533. *am33_2
  2534. {
  2535. /* OP_D9 (); */
  2536. PC = cia;
  2537. if (!(PSW & PSW_Z))
  2538. {
  2539. State.regs[REG_PC] = State.regs[REG_LAR] - 4;
  2540. nia = PC;
  2541. }
  2542. }
  2543. // 1101 0001; lgt
  2544. 8.0xd1:S0:::lgt
  2545. "lgt"
  2546. *mn10300
  2547. *am33
  2548. *am33_2
  2549. {
  2550. /* OP_D1 (); */
  2551. PC = cia;
  2552. if (!((PSW & PSW_Z)
  2553. || (((PSW & PSW_N) != 0) ^ ((PSW & PSW_V) != 0))))
  2554. {
  2555. State.regs[REG_PC] = State.regs[REG_LAR] - 4;
  2556. nia = PC;
  2557. }
  2558. }
  2559. // 1101 0010; lge
  2560. 8.0xd2:S0:::lge
  2561. "lge"
  2562. *mn10300
  2563. *am33
  2564. *am33_2
  2565. {
  2566. /* OP_D2 (); */
  2567. PC = cia;
  2568. if (!(((PSW & PSW_N) != 0) ^ ((PSW & PSW_V) != 0)))
  2569. {
  2570. State.regs[REG_PC] = State.regs[REG_LAR] - 4;
  2571. nia = PC;
  2572. }
  2573. }
  2574. // 1101 0011; lle
  2575. 8.0xd3:S0:::lle
  2576. "lle"
  2577. *mn10300
  2578. *am33
  2579. *am33_2
  2580. {
  2581. /* OP_D3 (); */
  2582. PC = cia;
  2583. if ((PSW & PSW_Z)
  2584. || (((PSW & PSW_N) != 0) ^ ((PSW & PSW_V) != 0)))
  2585. {
  2586. State.regs[REG_PC] = State.regs[REG_LAR] - 4;
  2587. nia = PC;
  2588. }
  2589. }
  2590. // 1101 0000; llt
  2591. 8.0xd0:S0:::llt
  2592. "llt"
  2593. *mn10300
  2594. *am33
  2595. *am33_2
  2596. {
  2597. /* OP_D0 (); */
  2598. PC = cia;
  2599. if (((PSW & PSW_N) != 0) ^ ((PSW & PSW_V) != 0))
  2600. {
  2601. State.regs[REG_PC] = State.regs[REG_LAR] - 4;
  2602. nia = PC;
  2603. }
  2604. }
  2605. // 1101 0101; lhi
  2606. 8.0xd5:S0:::lhi
  2607. "lhi"
  2608. *mn10300
  2609. *am33
  2610. *am33_2
  2611. {
  2612. /* OP_D5 (); */
  2613. PC = cia;
  2614. if (!(((PSW & PSW_C) != 0) || (PSW & PSW_Z) != 0))
  2615. {
  2616. State.regs[REG_PC] = State.regs[REG_LAR] - 4;
  2617. nia = PC;
  2618. }
  2619. }
  2620. // 1101 0110; lcc
  2621. 8.0xd6:S0:::lcc
  2622. "lcc"
  2623. *mn10300
  2624. *am33
  2625. *am33_2
  2626. {
  2627. /* OP_D6 (); */
  2628. PC = cia;
  2629. if (!(PSW & PSW_C))
  2630. {
  2631. State.regs[REG_PC] = State.regs[REG_LAR] - 4;
  2632. nia = PC;
  2633. }
  2634. }
  2635. // 1101 0111; lls
  2636. 8.0xd7:S0:::lls
  2637. "lls"
  2638. *mn10300
  2639. *am33
  2640. *am33_2
  2641. {
  2642. /* OP_D7 (); */
  2643. PC = cia;
  2644. if (((PSW & PSW_C) != 0) || (PSW & PSW_Z) != 0)
  2645. {
  2646. State.regs[REG_PC] = State.regs[REG_LAR] - 4;
  2647. nia = PC;
  2648. }
  2649. }
  2650. // 1101 0100; lcs
  2651. 8.0xd4:S0:::lcs
  2652. "lcs"
  2653. *mn10300
  2654. *am33
  2655. *am33_2
  2656. {
  2657. /* OP_D4 (); */
  2658. PC = cia;
  2659. if (PSW & PSW_C)
  2660. {
  2661. State.regs[REG_PC] = State.regs[REG_LAR] - 4;
  2662. nia = PC;
  2663. }
  2664. }
  2665. // 1101 1010; lra
  2666. 8.0xda:S0:::lra
  2667. "lra"
  2668. *mn10300
  2669. *am33
  2670. *am33_2
  2671. {
  2672. /* OP_DA (); */
  2673. PC = cia;
  2674. State.regs[REG_PC] = State.regs[REG_LAR] - 4;
  2675. nia = PC;
  2676. }
  2677. // 1101 1010; setlb
  2678. 8.0xdb:S0:::setlb
  2679. "setlb"
  2680. *mn10300
  2681. *am33
  2682. *am33_2
  2683. {
  2684. /* OP_DB (); */
  2685. PC = cia;
  2686. State.regs[REG_LIR] = load_word (State.regs[REG_PC] + 1);
  2687. State.regs[REG_LAR] = State.regs[REG_PC] + 5;
  2688. }
  2689. // 1111 0000 1111 01An; jmp (An)
  2690. 8.0xf0+4.0xf,01,2.AN0:D0:::jmp
  2691. "jmp"
  2692. *mn10300
  2693. *am33
  2694. *am33_2
  2695. {
  2696. /* OP_F0F4 (); */
  2697. PC = State.regs[REG_A0 + AN0];
  2698. nia = PC;
  2699. }
  2700. // 1100 1100 d16.....; jmp (d16,PC) (d16 is sign-extended.)
  2701. 8.0xcc+8.D16A+8.D16B:S2:::jmp
  2702. "jmp"
  2703. *mn10300
  2704. *am33
  2705. *am33_2
  2706. {
  2707. /* OP_CC0000 (); */
  2708. PC = cia + EXTEND16(FETCH16(D16A, D16B));
  2709. nia = PC;
  2710. }
  2711. // 1101 1100 d32........; jmp (d32, PC)
  2712. 8.0xdc+8.D32A+8.D32B+8.D32C+8.D32D:S4:::jmp
  2713. "jmp"
  2714. *mn10300
  2715. *am33
  2716. *am33_2
  2717. {
  2718. /* OP_DC000000 (); */
  2719. PC = cia + FETCH32(D32A, D32B, D32C, D32D);
  2720. nia = PC;
  2721. }
  2722. // 1111 0000 1111 00An; calls (An)
  2723. 8.0xf0+4.0xf,00,2.AN0:D0:::calls
  2724. "calls"
  2725. *mn10300
  2726. *am33
  2727. *am33_2
  2728. {
  2729. /* OP_F0F0 (); */
  2730. unsigned32 next_pc, sp;
  2731. PC = cia;
  2732. sp = State.regs[REG_SP];
  2733. next_pc = State.regs[REG_PC] + 2;
  2734. store_word(sp, next_pc);
  2735. State.regs[REG_MDR] = next_pc;
  2736. State.regs[REG_PC] = State.regs[REG_A0 + AN0];
  2737. nia = PC;
  2738. }
  2739. // 1111 1010 1111 1111 d16.....; calls (d16,PC) (d16 is sign-extended.)
  2740. 8.0xfa+8.0xff+8.D16A+8.D16B:D2:::calls
  2741. "calls"
  2742. *mn10300
  2743. *am33
  2744. *am33_2
  2745. {
  2746. /* OP_FAFF0000 (); */
  2747. unsigned32 next_pc, sp;
  2748. PC = cia;
  2749. sp = State.regs[REG_SP];
  2750. next_pc = State.regs[REG_PC] + 4;
  2751. store_word(sp, next_pc);
  2752. State.regs[REG_MDR] = next_pc;
  2753. State.regs[REG_PC] += EXTEND16 (FETCH16(D16A, D16B));
  2754. nia = PC;
  2755. }
  2756. // 1111 1100 1111 1111 d32.....; calls (d32,PC)
  2757. 8.0xfc+8.0xff+8.D32A+8.D32B+8.D32C+8.D32D:D4:::calls
  2758. "calls"
  2759. *mn10300
  2760. *am33
  2761. *am33_2
  2762. {
  2763. /* OP_FCFF0000 (); */
  2764. unsigned32 next_pc, sp;
  2765. PC = cia;
  2766. sp = State.regs[REG_SP];
  2767. next_pc = State.regs[REG_PC] + 6;
  2768. store_word(sp, next_pc);
  2769. State.regs[REG_MDR] = next_pc;
  2770. State.regs[REG_PC] += FETCH32(D32A, D32B, D32C, D32D);
  2771. nia = PC;
  2772. }
  2773. // 1111 0000 1111 1100; rets
  2774. 8.0xf0+8.0xfc:D0:::rets
  2775. "rets"
  2776. *mn10300
  2777. *am33
  2778. *am33_2
  2779. {
  2780. /* OP_F0FC (); */
  2781. unsigned32 sp;
  2782. sp = State.regs[REG_SP];
  2783. State.regs[REG_PC] = load_word(sp);
  2784. nia = PC;
  2785. }
  2786. // 1111 0000 1111 1101; rti
  2787. 8.0xf0+8.0xfd:D0:::rti
  2788. "rti"
  2789. *mn10300
  2790. *am33
  2791. *am33_2
  2792. {
  2793. /* OP_F0FD (); */
  2794. unsigned32 sp;
  2795. sp = State.regs[REG_SP];
  2796. PSW = load_half(sp);
  2797. State.regs[REG_PC] = load_word(sp+4);
  2798. State.regs[REG_SP] +=8;
  2799. nia = PC;
  2800. }
  2801. // 1111 0000 1111 1110; trap
  2802. 8.0xf0+8.0xfe:D0:::trap
  2803. "trap"
  2804. *mn10300
  2805. *am33
  2806. *am33_2
  2807. {
  2808. /* OP_F0FE (); */
  2809. unsigned32 sp, next_pc;
  2810. PC = cia;
  2811. sp = State.regs[REG_SP];
  2812. next_pc = State.regs[REG_PC] + 2;
  2813. store_word(sp, next_pc);
  2814. nia = PC;
  2815. }
  2816. // 1111 0000 1111 1111; rtm
  2817. 8.0xf0+8.0xff:D0:::rtm
  2818. "rtm"
  2819. *mn10300
  2820. *am33
  2821. *am33_2
  2822. {
  2823. /* OP_F0FF (); */
  2824. PC = cia;
  2825. abort ();
  2826. }
  2827. // 1100 1011; nop
  2828. 8.0xcb:S0:::nop
  2829. "nop"
  2830. *mn10300
  2831. *am33
  2832. *am33_2
  2833. {
  2834. /* OP_CB (); */
  2835. PC = cia;
  2836. }
  2837. // 1111 0101 0000 DmDn; udf20 Dm,Dn
  2838. 8.0xf5+4.0x0,2.DM1,2.DN0:D0:::putx
  2839. "putx"
  2840. *mn10300
  2841. {
  2842. /* OP_F500 (); */
  2843. PC = cia;
  2844. State.regs[REG_MDRQ] = State.regs[REG_D0 + DN0];
  2845. }
  2846. // 1111 0110 1111 DmDn; udf15 Dm,Dn
  2847. 8.0xf6+4.0xf,2.DM1,2.DN0:D0:::getx
  2848. "getx"
  2849. *mn10300
  2850. *am33
  2851. *am33_2
  2852. {
  2853. /* OP_F6F0 (); */
  2854. int z, n;
  2855. PC = cia;
  2856. z = (State.regs[REG_MDRQ] == 0);
  2857. n = ((State.regs[REG_MDRQ] & 0x80000000) != 0);
  2858. State.regs[REG_D0 + DN0] = State.regs[REG_MDRQ];
  2859. PSW &= ~(PSW_Z | PSW_N | PSW_C | PSW_V);
  2860. PSW |= (z ? PSW_Z : 0) | (n ? PSW_N : 0);
  2861. }
  2862. // 1111 0110 0000 DmDn; udf00 Dm,Dn
  2863. 8.0xf6+4.0x0,2.DM1,2.DN0:D0:::mulq
  2864. "mulq"
  2865. *mn10300
  2866. *am33
  2867. *am33_2
  2868. {
  2869. /* OP_F600 (); */
  2870. unsigned64 temp;
  2871. int n, z;
  2872. PC = cia;
  2873. temp = ((signed64)(signed32)State.regs[REG_D0 + DN0]
  2874. * (signed64)(signed32)State.regs[REG_D0 + DM1]);
  2875. State.regs[REG_D0 + DN0] = temp & 0xffffffff;
  2876. State.regs[REG_MDRQ] = (temp & 0xffffffff00000000LL) >> 32;;
  2877. z = (State.regs[REG_D0 + DN0] == 0);
  2878. n = (State.regs[REG_D0 + DN0] & 0x80000000) != 0;
  2879. PSW &= ~(PSW_Z | PSW_N | PSW_C | PSW_V);
  2880. PSW |= ((z ? PSW_Z : 0) | (n ? PSW_N : 0));
  2881. }
  2882. // 1111 1001 0000 00Dn imm8....; udf00 imm8,Dn (imm8 is sign-extended.)
  2883. 8.0xf9+4.0x,00,2.DN0+8.IMM8:D1:::mulq
  2884. "mulq"
  2885. *mn10300
  2886. *am33
  2887. *am33_2
  2888. {
  2889. /* OP_F90000 (); */
  2890. unsigned64 temp;
  2891. int n, z;
  2892. PC = cia;
  2893. temp = ((signed64)(signed32)State.regs[REG_D0 + DN0]
  2894. * (signed64)(signed32)EXTEND8 (IMM8));
  2895. State.regs[REG_D0 + DN0] = temp & 0xffffffff;
  2896. State.regs[REG_MDRQ] = (temp & 0xffffffff00000000LL) >> 32;;
  2897. z = (State.regs[REG_D0 + DN0] == 0);
  2898. n = (State.regs[REG_D0 + DN0] & 0x80000000) != 0;
  2899. PSW &= ~(PSW_Z | PSW_N | PSW_C | PSW_V);
  2900. PSW |= ((z ? PSW_Z : 0) | (n ? PSW_N : 0));
  2901. }
  2902. // 1111 1011 0000 00Dn imm16...; udf00 imm16,Dn (imm16 is sign-extended.)
  2903. 8.0xfb+4.0x0,00,2.DN0+8.IMM16A+8.IMM16B:D2:::mulq
  2904. "mulq"
  2905. *mn10300
  2906. *am33
  2907. *am33_2
  2908. {
  2909. /* OP_FB000000 (); */
  2910. unsigned64 temp;
  2911. int n, z;
  2912. PC = cia;
  2913. temp = ((signed64)(signed32)State.regs[REG_D0 + DN0]
  2914. * (signed64)(signed32)EXTEND16 (FETCH16(IMM16A, IMM16B)));
  2915. State.regs[REG_D0 + DN0] = temp & 0xffffffff;
  2916. State.regs[REG_MDRQ] = (temp & 0xffffffff00000000LL) >> 32;;
  2917. z = (State.regs[REG_D0 + DN0] == 0);
  2918. n = (State.regs[REG_D0 + DN0] & 0x80000000) != 0;
  2919. PSW &= ~(PSW_Z | PSW_N | PSW_C | PSW_V);
  2920. PSW |= ((z ? PSW_Z : 0) | (n ? PSW_N : 0));
  2921. }
  2922. // 1111 1101 0000 00Dn imm32...; udf00 imm32,Dn
  2923. 8.0xfd+4.0x0,00,2.DN0+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4:::mulq
  2924. "mulq"
  2925. *mn10300
  2926. *am33
  2927. *am33_2
  2928. {
  2929. /* OP_FD000000 (); */
  2930. unsigned64 temp;
  2931. int n, z;
  2932. PC = cia;
  2933. temp = ((signed64)(signed32)State.regs[REG_D0 + DN0]
  2934. * (signed64)(signed32)(FETCH32(IMM32A, IMM32B, IMM32C, IMM32D)));
  2935. State.regs[REG_D0 + DN0] = temp & 0xffffffff;
  2936. State.regs[REG_MDRQ] = (temp & 0xffffffff00000000LL) >> 32;;
  2937. z = (State.regs[REG_D0 + DN0] == 0);
  2938. n = (State.regs[REG_D0 + DN0] & 0x80000000) != 0;
  2939. PSW &= ~(PSW_Z | PSW_N | PSW_C | PSW_V);
  2940. PSW |= ((z ? PSW_Z : 0) | (n ? PSW_N : 0));
  2941. }
  2942. // 1111 0110 0001 DmDn; udf01 Dm,Dn
  2943. 8.0xf6+4.0x1,2.DM1,2.DN0:D0:::mulqu
  2944. "mulqu"
  2945. *mn10300
  2946. *am33
  2947. *am33_2
  2948. {
  2949. /* OP_F610 (); */
  2950. unsigned64 temp;
  2951. int n, z;
  2952. PC = cia;
  2953. temp = ((unsigned64) State.regs[REG_D0 + DN0]
  2954. * (unsigned64) State.regs[REG_D0 + DM1]);
  2955. State.regs[REG_D0 + DN0] = temp & 0xffffffff;
  2956. State.regs[REG_MDRQ] = (temp & 0xffffffff00000000LL) >> 32;;
  2957. z = (State.regs[REG_D0 + DN0] == 0);
  2958. n = (State.regs[REG_D0 + DN0] & 0x80000000) != 0;
  2959. PSW &= ~(PSW_Z | PSW_N | PSW_C | PSW_V);
  2960. PSW |= ((z ? PSW_Z : 0) | (n ? PSW_N : 0));
  2961. }
  2962. // 1111 1001 0001 01Dn imm8....; udfu01 imm8,Dn (imm8 is zero-extended.)
  2963. 8.0xf9+4.0x1,01,2.DN0+8.IMM8:D1:::mulqu
  2964. "mulqu"
  2965. *mn10300
  2966. *am33
  2967. *am33_2
  2968. {
  2969. /* OP_F91400 (); */
  2970. unsigned64 temp;
  2971. int n, z;
  2972. PC = cia;
  2973. temp = ((unsigned64)State.regs[REG_D0 + DN0]
  2974. * (unsigned64)EXTEND8 (IMM8));
  2975. State.regs[REG_D0 + DN0] = temp & 0xffffffff;
  2976. State.regs[REG_MDRQ] = (temp & 0xffffffff00000000LL) >> 32;;
  2977. z = (State.regs[REG_D0 + DN0] == 0);
  2978. n = (State.regs[REG_D0 + DN0] & 0x80000000) != 0;
  2979. PSW &= ~(PSW_Z | PSW_N | PSW_C | PSW_V);
  2980. PSW |= ((z ? PSW_Z : 0) | (n ? PSW_N : 0));
  2981. }
  2982. // 1111 1011 0001 01Dn imm16...; udfu01 imm16,Dn (imm16 is zero-extended.)
  2983. 8.0xfb+4.0x1,01,2.DN0+8.IMM16A+8.IMM16B:D2:::mulqu
  2984. "mulqu"
  2985. *mn10300
  2986. *am33
  2987. *am33_2
  2988. {
  2989. /* OP_FB140000 (); */
  2990. unsigned64 temp;
  2991. int n, z;
  2992. PC = cia;
  2993. temp = ((unsigned64)State.regs[REG_D0 + DN0]
  2994. * (unsigned64) EXTEND16 (FETCH16(IMM16A, IMM16B)));
  2995. State.regs[REG_D0 + DN0] = temp & 0xffffffff;
  2996. State.regs[REG_MDRQ] = (temp & 0xffffffff00000000LL) >> 32;;
  2997. z = (State.regs[REG_D0 + DN0] == 0);
  2998. n = (State.regs[REG_D0 + DN0] & 0x80000000) != 0;
  2999. PSW &= ~(PSW_Z | PSW_N | PSW_C | PSW_V);
  3000. PSW |= ((z ? PSW_Z : 0) | (n ? PSW_N : 0));
  3001. }
  3002. // 1111 1101 0001 01Dn imm32...; udfu01 imm32,Dn
  3003. 8.0xfd+4.0x1,01,2.DN0+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4:::mulqu
  3004. "mulqu"
  3005. *mn10300
  3006. *am33
  3007. *am33_2
  3008. {
  3009. /* OP_FD140000 (); */
  3010. unsigned64 temp;
  3011. int n, z;
  3012. PC = cia;
  3013. temp = ((unsigned64)State.regs[REG_D0 + DN0]
  3014. * (unsigned64)(FETCH32(IMM32A, IMM32B, IMM32C, IMM32D)));
  3015. State.regs[REG_D0 + DN0] = temp & 0xffffffff;
  3016. State.regs[REG_MDRQ] = (temp & 0xffffffff00000000LL) >> 32;;
  3017. z = (State.regs[REG_D0 + DN0] == 0);
  3018. n = (State.regs[REG_D0 + DN0] & 0x80000000) != 0;
  3019. PSW &= ~(PSW_Z | PSW_N | PSW_C | PSW_V);
  3020. PSW |= ((z ? PSW_Z : 0) | (n ? PSW_N : 0));
  3021. }
  3022. // 1111 0110 0100 DmDn; udf04 Dm,Dn
  3023. 8.0xf6+4.0x4,2.DM1,2.DN0:D0:::sat16
  3024. "sat16"
  3025. *mn10300
  3026. *am33
  3027. *am33_2
  3028. {
  3029. /* OP_F640 (); */
  3030. int temp;
  3031. PC = cia;
  3032. temp = State.regs[REG_D0 + DM1];
  3033. temp = (temp > 0x7fff ? 0x7fff : temp);
  3034. temp = (temp < -0x8000 ? -0x8000 : temp);
  3035. State.regs[REG_D0 + DN0] = temp;
  3036. }
  3037. // 1111 0110 0101 DmDn; udf05 Dm,Dn
  3038. 8.0xf6+4.0x5,2.DM1,2.DN0:D0:::sat24
  3039. "sat24"
  3040. *mn10300
  3041. *am33
  3042. *am33_2
  3043. {
  3044. /* OP_F650 (); */
  3045. int temp;
  3046. PC = cia;
  3047. temp = State.regs[REG_D0 + DM1];
  3048. temp = (temp > 0x7fffff ? 0x7fffff : temp);
  3049. temp = (temp < -0x800000 ? -0x800000 : temp);
  3050. State.regs[REG_D0 + DN0] = temp;
  3051. }
  3052. // 1111 0110 0111 DmDn; udf07 Dm,Dn
  3053. 8.0xf6+4.0x7,2.DM1,2.DN0:D0:::bsch
  3054. "bsch"
  3055. *mn10300
  3056. *am33
  3057. *am33_2
  3058. {
  3059. /* OP_F670 (); */
  3060. int temp, c;
  3061. PC = cia;
  3062. temp = State.regs[REG_D0 + DM1];
  3063. temp <<= (State.regs[REG_D0 + DN0] & 0x1f);
  3064. c = (temp != 0 ? 1 : 0);
  3065. PSW &= ~(PSW_C);
  3066. PSW |= (c ? PSW_C : 0);
  3067. }
  3068. // 1111 0000 1100 0000; syscall
  3069. 8.0xf0+8.0xc0:D0:::syscall
  3070. "syscall"
  3071. *mn10300
  3072. *am33
  3073. *am33_2
  3074. {
  3075. /* OP_F0C0 (); */
  3076. PC = cia;
  3077. do_syscall ();
  3078. }
  3079. // 1111 1111; break
  3080. 8.0xff:S0:::break
  3081. "break"
  3082. *mn10300
  3083. *am33
  3084. *am33_2
  3085. {
  3086. /* OP_FF (); */
  3087. PC = cia;
  3088. program_interrupt(SD, CPU, cia, SIM_SIGTRAP);
  3089. }
  3090. // 1100 1110 regs....; movm (SP),regs
  3091. 8.0xce+8.REGS:S1:::movm
  3092. "movm"
  3093. *mn10300
  3094. *am33
  3095. *am33_2
  3096. {
  3097. /* OP_CE00 (); */
  3098. unsigned32 sp = State.regs[REG_SP];
  3099. unsigned32 mask;
  3100. PC = cia;
  3101. mask = REGS;
  3102. if (mask & 0x8)
  3103. {
  3104. sp += 4;
  3105. State.regs[REG_LAR] = load_word (sp);
  3106. sp += 4;
  3107. State.regs[REG_LIR] = load_word (sp);
  3108. sp += 4;
  3109. State.regs[REG_MDR] = load_word (sp);
  3110. sp += 4;
  3111. State.regs[REG_A0 + 1] = load_word (sp);
  3112. sp += 4;
  3113. State.regs[REG_A0] = load_word (sp);
  3114. sp += 4;
  3115. State.regs[REG_D0 + 1] = load_word (sp);
  3116. sp += 4;
  3117. State.regs[REG_D0] = load_word (sp);
  3118. sp += 4;
  3119. }
  3120. if (mask & 0x10)
  3121. {
  3122. State.regs[REG_A0 + 3] = load_word (sp);
  3123. sp += 4;
  3124. }
  3125. if (mask & 0x20)
  3126. {
  3127. State.regs[REG_A0 + 2] = load_word (sp);
  3128. sp += 4;
  3129. }
  3130. if (mask & 0x40)
  3131. {
  3132. State.regs[REG_D0 + 3] = load_word (sp);
  3133. sp += 4;
  3134. }
  3135. if (mask & 0x80)
  3136. {
  3137. State.regs[REG_D0 + 2] = load_word (sp);
  3138. sp += 4;
  3139. }
  3140. if (STATE_ARCHITECTURE (sd)->mach == bfd_mach_am33
  3141. || STATE_ARCHITECTURE (sd)->mach == bfd_mach_am33_2
  3142. )
  3143. {
  3144. if (mask & 0x1)
  3145. {
  3146. /* Need to restore MDRQ, MCRH, MCRL, and MCVF */
  3147. sp += 16;
  3148. State.regs[REG_E0 + 1] = load_word (sp);
  3149. sp += 4;
  3150. State.regs[REG_E0 + 0] = load_word (sp);
  3151. sp += 4;
  3152. }
  3153. if (mask & 0x2)
  3154. {
  3155. State.regs[REG_E0 + 7] = load_word (sp);
  3156. sp += 4;
  3157. State.regs[REG_E0 + 6] = load_word (sp);
  3158. sp += 4;
  3159. State.regs[REG_E0 + 5] = load_word (sp);
  3160. sp += 4;
  3161. State.regs[REG_E0 + 4] = load_word (sp);
  3162. sp += 4;
  3163. }
  3164. if (mask & 0x4)
  3165. {
  3166. State.regs[REG_E0 + 3] = load_word (sp);
  3167. sp += 4;
  3168. State.regs[REG_E0 + 2] = load_word (sp);
  3169. sp += 4;
  3170. }
  3171. }
  3172. /* And make sure to update the stack pointer. */
  3173. State.regs[REG_SP] = sp;
  3174. }
  3175. // 1100 1111 regs....; movm regs,(SP)
  3176. 8.0xcf+8.REGS:S1a:::movm
  3177. "movm"
  3178. *mn10300
  3179. *am33
  3180. *am33_2
  3181. {
  3182. /* OP_CF00 (); */
  3183. unsigned32 sp = State.regs[REG_SP];
  3184. unsigned32 mask;
  3185. PC = cia;
  3186. mask = REGS;
  3187. if (STATE_ARCHITECTURE (sd)->mach == bfd_mach_am33
  3188. || STATE_ARCHITECTURE (sd)->mach == bfd_mach_am33_2
  3189. )
  3190. {
  3191. if (mask & 0x4)
  3192. {
  3193. sp -= 4;
  3194. store_word (sp, State.regs[REG_E0 + 2]);
  3195. sp -= 4;
  3196. store_word (sp, State.regs[REG_E0 + 3]);
  3197. }
  3198. if (mask & 0x2)
  3199. {
  3200. sp -= 4;
  3201. store_word (sp, State.regs[REG_E0 + 4]);
  3202. sp -= 4;
  3203. store_word (sp, State.regs[REG_E0 + 5]);
  3204. sp -= 4;
  3205. store_word (sp, State.regs[REG_E0 + 6]);
  3206. sp -= 4;
  3207. store_word (sp, State.regs[REG_E0 + 7]);
  3208. }
  3209. if (mask & 0x1)
  3210. {
  3211. sp -= 4;
  3212. store_word (sp, State.regs[REG_E0 + 0]);
  3213. sp -= 4;
  3214. store_word (sp, State.regs[REG_E0 + 1]);
  3215. sp -= 16;
  3216. /* Need to save MDRQ, MCRH, MCRL, and MCVF */
  3217. }
  3218. }
  3219. if (mask & 0x80)
  3220. {
  3221. sp -= 4;
  3222. store_word (sp, State.regs[REG_D0 + 2]);
  3223. }
  3224. if (mask & 0x40)
  3225. {
  3226. sp -= 4;
  3227. store_word (sp, State.regs[REG_D0 + 3]);
  3228. }
  3229. if (mask & 0x20)
  3230. {
  3231. sp -= 4;
  3232. store_word (sp, State.regs[REG_A0 + 2]);
  3233. }
  3234. if (mask & 0x10)
  3235. {
  3236. sp -= 4;
  3237. store_word (sp, State.regs[REG_A0 + 3]);
  3238. }
  3239. if (mask & 0x8)
  3240. {
  3241. sp -= 4;
  3242. store_word (sp, State.regs[REG_D0]);
  3243. sp -= 4;
  3244. store_word (sp, State.regs[REG_D0 + 1]);
  3245. sp -= 4;
  3246. store_word (sp, State.regs[REG_A0]);
  3247. sp -= 4;
  3248. store_word (sp, State.regs[REG_A0 + 1]);
  3249. sp -= 4;
  3250. store_word (sp, State.regs[REG_MDR]);
  3251. sp -= 4;
  3252. store_word (sp, State.regs[REG_LIR]);
  3253. sp -= 4;
  3254. store_word (sp, State.regs[REG_LAR]);
  3255. sp -= 4;
  3256. }
  3257. /* And make sure to update the stack pointer. */
  3258. State.regs[REG_SP] = sp;
  3259. }
  3260. // 1100 1101 d16..... regs.... imm8....;
  3261. // call (d16,PC),regs,imm8 (d16 is sign-extended., imm8 is zero-extended.)
  3262. 8.0xcd+8.D16A+8.D16B+8.REGS+8.IMM8:S4:::call
  3263. "call"
  3264. *mn10300
  3265. *am33
  3266. *am33_2
  3267. {
  3268. /* OP_CD000000 (); */
  3269. unsigned32 next_pc, sp;
  3270. unsigned32 mask;
  3271. PC = cia;
  3272. sp = State.regs[REG_SP];
  3273. next_pc = PC + 5;
  3274. store_word(sp, next_pc);
  3275. mask = REGS;
  3276. if (STATE_ARCHITECTURE (sd)->mach == bfd_mach_am33
  3277. || STATE_ARCHITECTURE (sd)->mach == bfd_mach_am33_2
  3278. )
  3279. {
  3280. if (mask & 0x4)
  3281. {
  3282. sp -= 4;
  3283. store_word (sp, State.regs[REG_E0 + 2]);
  3284. sp -= 4;
  3285. store_word (sp, State.regs[REG_E0 + 3]);
  3286. }
  3287. if (mask & 0x2)
  3288. {
  3289. sp -= 4;
  3290. store_word (sp, State.regs[REG_E0 + 4]);
  3291. sp -= 4;
  3292. store_word (sp, State.regs[REG_E0 + 5]);
  3293. sp -= 4;
  3294. store_word (sp, State.regs[REG_E0 + 6]);
  3295. sp -= 4;
  3296. store_word (sp, State.regs[REG_E0 + 7]);
  3297. }
  3298. if (mask & 0x1)
  3299. {
  3300. sp -= 4;
  3301. store_word (sp, State.regs[REG_E0 + 0]);
  3302. sp -= 4;
  3303. store_word (sp, State.regs[REG_E0 + 1]);
  3304. sp -= 16;
  3305. /* Need to save MDRQ, MCRH, MCRL, and MCVF */
  3306. }
  3307. }
  3308. if (mask & 0x80)
  3309. {
  3310. sp -= 4;
  3311. store_word (sp, State.regs[REG_D0 + 2]);
  3312. }
  3313. if (mask & 0x40)
  3314. {
  3315. sp -= 4;
  3316. store_word (sp, State.regs[REG_D0 + 3]);
  3317. }
  3318. if (mask & 0x20)
  3319. {
  3320. sp -= 4;
  3321. store_word (sp, State.regs[REG_A0 + 2]);
  3322. }
  3323. if (mask & 0x10)
  3324. {
  3325. sp -= 4;
  3326. store_word (sp, State.regs[REG_A0 + 3]);
  3327. }
  3328. if (mask & 0x8)
  3329. {
  3330. sp -= 4;
  3331. store_word (sp, State.regs[REG_D0]);
  3332. sp -= 4;
  3333. store_word (sp, State.regs[REG_D0 + 1]);
  3334. sp -= 4;
  3335. store_word (sp, State.regs[REG_A0]);
  3336. sp -= 4;
  3337. store_word (sp, State.regs[REG_A0 + 1]);
  3338. sp -= 4;
  3339. store_word (sp, State.regs[REG_MDR]);
  3340. sp -= 4;
  3341. store_word (sp, State.regs[REG_LIR]);
  3342. sp -= 4;
  3343. store_word (sp, State.regs[REG_LAR]);
  3344. sp -= 4;
  3345. }
  3346. /* Update the stack pointer, note that the register saves to do not
  3347. modify SP. The SP adjustment is derived totally from the imm8
  3348. field. */
  3349. State.regs[REG_SP] -= IMM8;
  3350. State.regs[REG_MDR] = next_pc;
  3351. State.regs[REG_PC] += EXTEND16 (FETCH16(D16A, D16B));
  3352. nia = PC;
  3353. }
  3354. // 1101 1101 d32..... regs.... imm8....;
  3355. // call (d32,PC),regs,imm8 (imm8 is zero-extended.)
  3356. 8.0xdd+8.D32A+8.D32B+8.D32C+8.D32D+8.REGS+8.IMM8:S6:::call
  3357. "call"
  3358. *mn10300
  3359. *am33
  3360. *am33_2
  3361. {
  3362. /* OP_DD000000 (); */
  3363. unsigned32 next_pc, sp;
  3364. unsigned32 mask;
  3365. PC = cia;
  3366. sp = State.regs[REG_SP];
  3367. next_pc = State.regs[REG_PC] + 7;
  3368. /* could assert that nia == next_pc here */
  3369. store_word(sp, next_pc);
  3370. mask = REGS;
  3371. if (STATE_ARCHITECTURE (sd)->mach == bfd_mach_am33
  3372. || STATE_ARCHITECTURE (sd)->mach == bfd_mach_am33_2
  3373. )
  3374. {
  3375. if (mask & 0x4)
  3376. {
  3377. sp -= 4;
  3378. store_word (sp, State.regs[REG_E0 + 2]);
  3379. sp -= 4;
  3380. store_word (sp, State.regs[REG_E0 + 3]);
  3381. }
  3382. if (mask & 0x2)
  3383. {
  3384. sp -= 4;
  3385. store_word (sp, State.regs[REG_E0 + 4]);
  3386. sp -= 4;
  3387. store_word (sp, State.regs[REG_E0 + 5]);
  3388. sp -= 4;
  3389. store_word (sp, State.regs[REG_E0 + 6]);
  3390. sp -= 4;
  3391. store_word (sp, State.regs[REG_E0 + 7]);
  3392. }
  3393. if (mask & 0x1)
  3394. {
  3395. sp -= 4;
  3396. store_word (sp, State.regs[REG_E0 + 0]);
  3397. sp -= 4;
  3398. store_word (sp, State.regs[REG_E0 + 1]);
  3399. sp -= 16;
  3400. /* Need to save MDRQ, MCRH, MCRL, and MCVF */
  3401. }
  3402. }
  3403. if (mask & 0x80)
  3404. {
  3405. sp -= 4;
  3406. store_word (sp, State.regs[REG_D0 + 2]);
  3407. }
  3408. if (mask & 0x40)
  3409. {
  3410. sp -= 4;
  3411. store_word (sp, State.regs[REG_D0 + 3]);
  3412. }
  3413. if (mask & 0x20)
  3414. {
  3415. sp -= 4;
  3416. store_word (sp, State.regs[REG_A0 + 2]);
  3417. }
  3418. if (mask & 0x10)
  3419. {
  3420. sp -= 4;
  3421. store_word (sp, State.regs[REG_A0 + 3]);
  3422. }
  3423. if (mask & 0x8)
  3424. {
  3425. sp -= 4;
  3426. store_word (sp, State.regs[REG_D0]);
  3427. sp -= 4;
  3428. store_word (sp, State.regs[REG_D0 + 1]);
  3429. sp -= 4;
  3430. store_word (sp, State.regs[REG_A0]);
  3431. sp -= 4;
  3432. store_word (sp, State.regs[REG_A0 + 1]);
  3433. sp -= 4;
  3434. store_word (sp, State.regs[REG_MDR]);
  3435. sp -= 4;
  3436. store_word (sp, State.regs[REG_LIR]);
  3437. sp -= 4;
  3438. store_word (sp, State.regs[REG_LAR]);
  3439. sp -= 4;
  3440. }
  3441. /* Update the stack pointer, note that the register saves to do not
  3442. modify SP. The SP adjustment is derived totally from the imm8
  3443. field. */
  3444. State.regs[REG_SP] -= IMM8;
  3445. State.regs[REG_MDR] = next_pc;
  3446. State.regs[REG_PC] += FETCH32(D32A, D32B, D32C, D32D);
  3447. nia = PC;
  3448. }
  3449. // 1101 1111 regs.... imm8....; ret regs,imm8 (imm8 is zero-extended.)
  3450. 8.0xdf+8.REGS+8.IMM8:S2:::ret
  3451. "ret"
  3452. *mn10300
  3453. *am33
  3454. *am33_2
  3455. {
  3456. /* OP_DF0000 (); */
  3457. unsigned32 sp, offset;
  3458. unsigned32 mask;
  3459. PC = cia;
  3460. State.regs[REG_SP] += IMM8;
  3461. sp = State.regs[REG_SP];
  3462. offset = -4;
  3463. mask = REGS;
  3464. if (STATE_ARCHITECTURE (sd)->mach == bfd_mach_am33
  3465. || STATE_ARCHITECTURE (sd)->mach == bfd_mach_am33_2
  3466. )
  3467. {
  3468. if (mask & 0x4)
  3469. {
  3470. State.regs[REG_E0 + 2] = load_word (sp + offset);
  3471. offset -= 4;
  3472. State.regs[REG_E0 + 3] = load_word (sp + offset);
  3473. offset -= 4;
  3474. }
  3475. if (mask & 0x2)
  3476. {
  3477. State.regs[REG_E0 + 4] = load_word (sp + offset);
  3478. offset -= 4;
  3479. State.regs[REG_E0 + 5] = load_word (sp + offset);
  3480. offset -= 4;
  3481. State.regs[REG_E0 + 6] = load_word (sp + offset);
  3482. offset -= 4;
  3483. State.regs[REG_E0 + 7] = load_word (sp + offset);
  3484. offset -= 4;
  3485. }
  3486. if (mask & 0x1)
  3487. {
  3488. /* Need to restore MDRQ, MCRH, MCRL, and MCVF */
  3489. offset -= 16;
  3490. State.regs[REG_E0 + 0] = load_word (sp + offset);
  3491. offset -= 4;
  3492. State.regs[REG_E0 + 1] = load_word (sp + offset);
  3493. offset -= 4;
  3494. }
  3495. }
  3496. if (mask & 0x80)
  3497. {
  3498. State.regs[REG_D0 + 2] = load_word (sp + offset);
  3499. offset -= 4;
  3500. }
  3501. if (mask & 0x40)
  3502. {
  3503. State.regs[REG_D0 + 3] = load_word (sp + offset);
  3504. offset -= 4;
  3505. }
  3506. if (mask & 0x20)
  3507. {
  3508. State.regs[REG_A0 + 2] = load_word (sp + offset);
  3509. offset -= 4;
  3510. }
  3511. if (mask & 0x10)
  3512. {
  3513. State.regs[REG_A0 + 3] = load_word (sp + offset);
  3514. offset -= 4;
  3515. }
  3516. if (mask & 0x8)
  3517. {
  3518. State.regs[REG_D0] = load_word (sp + offset);
  3519. offset -= 4;
  3520. State.regs[REG_D0 + 1] = load_word (sp + offset);
  3521. offset -= 4;
  3522. State.regs[REG_A0] = load_word (sp + offset);
  3523. offset -= 4;
  3524. State.regs[REG_A0 + 1] = load_word (sp + offset);
  3525. offset -= 4;
  3526. State.regs[REG_MDR] = load_word (sp + offset);
  3527. offset -= 4;
  3528. State.regs[REG_LIR] = load_word (sp + offset);
  3529. offset -= 4;
  3530. State.regs[REG_LAR] = load_word (sp + offset);
  3531. offset -= 4;
  3532. }
  3533. /* Restore the PC value. */
  3534. State.regs[REG_PC] = load_word(sp);
  3535. nia = PC;
  3536. }
  3537. // 1101 1110 regs.... imm8....; retf regs,imm8 (imm8 is zero-extended.)
  3538. 8.0xde+8.REGS+8.IMM8:S2:::retf
  3539. "retf"
  3540. *mn10300
  3541. *am33
  3542. *am33_2
  3543. {
  3544. /* OP_DE0000 (); */
  3545. unsigned32 sp, offset;
  3546. unsigned32 mask;
  3547. PC = cia;
  3548. State.regs[REG_SP] += IMM8;
  3549. sp = State.regs[REG_SP];
  3550. State.regs[REG_PC] = State.regs[REG_MDR];
  3551. offset = -4;
  3552. mask = REGS;
  3553. if (STATE_ARCHITECTURE (sd)->mach == bfd_mach_am33
  3554. || STATE_ARCHITECTURE (sd)->mach == bfd_mach_am33_2
  3555. )
  3556. {
  3557. if (mask & 0x4)
  3558. {
  3559. State.regs[REG_E0 + 2] = load_word (sp + offset);
  3560. offset -= 4;
  3561. State.regs[REG_E0 + 3] = load_word (sp + offset);
  3562. offset -= 4;
  3563. }
  3564. if (mask & 0x2)
  3565. {
  3566. State.regs[REG_E0 + 4] = load_word (sp + offset);
  3567. offset -= 4;
  3568. State.regs[REG_E0 + 5] = load_word (sp + offset);
  3569. offset -= 4;
  3570. State.regs[REG_E0 + 6] = load_word (sp + offset);
  3571. offset -= 4;
  3572. State.regs[REG_E0 + 7] = load_word (sp + offset);
  3573. offset -= 4;
  3574. }
  3575. if (mask & 0x1)
  3576. {
  3577. /* Need to restore MDRQ, MCRH, MCRL, and MCVF */
  3578. offset -= 16;
  3579. State.regs[REG_E0 + 0] = load_word (sp + offset);
  3580. offset -= 4;
  3581. State.regs[REG_E0 + 1] = load_word (sp + offset);
  3582. offset -= 4;
  3583. }
  3584. }
  3585. if (mask & 0x80)
  3586. {
  3587. State.regs[REG_D0 + 2] = load_word (sp + offset);
  3588. offset -= 4;
  3589. }
  3590. if (mask & 0x40)
  3591. {
  3592. State.regs[REG_D0 + 3] = load_word (sp + offset);
  3593. offset -= 4;
  3594. }
  3595. if (mask & 0x20)
  3596. {
  3597. State.regs[REG_A0 + 2] = load_word (sp + offset);
  3598. offset -= 4;
  3599. }
  3600. if (mask & 0x10)
  3601. {
  3602. State.regs[REG_A0 + 3] = load_word (sp + offset);
  3603. offset -= 4;
  3604. }
  3605. if (mask & 0x8)
  3606. {
  3607. State.regs[REG_D0] = load_word (sp + offset);
  3608. offset -= 4;
  3609. State.regs[REG_D0 + 1] = load_word (sp + offset);
  3610. offset -= 4;
  3611. State.regs[REG_A0] = load_word (sp + offset);
  3612. offset -= 4;
  3613. State.regs[REG_A0 + 1] = load_word (sp + offset);
  3614. offset -= 4;
  3615. State.regs[REG_MDR] = load_word (sp + offset);
  3616. offset -= 4;
  3617. State.regs[REG_LIR] = load_word (sp + offset);
  3618. offset -= 4;
  3619. State.regs[REG_LAR] = load_word (sp + offset);
  3620. offset -= 4;
  3621. }
  3622. nia = PC;
  3623. }
  3624. :include::am33:am33.igen