1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594 |
- // -*- C -*-
- :option:::insn-bit-size:8
- :option:::insn-specifying-widths:true
- :option:::hi-bit-nr:7
- :model:::mn10300:mn10300:
- :model:::am33:am33:
- :model:::am33_2:am33_2:
- // What do we do with an illegal instruction?
- :internal::::illegal:
- {
- PC = cia;
- program_interrupt(SD, CPU, cia, SIM_SIGILL);
- }
- // 1000 DnDn imm8....; mov imm8,Dn (imm8 is sign extended)
- 4.0x8,2.DM1,2.DN0=DM1+8.IMM8:S0i:::mov
- "mov"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_8000 (); */
- signed32 immed = EXTEND8 (IMM8);
- State.regs[REG_D0+DN0] = immed;
- PC = cia;
- }
- // 1000 DmDn; mov Dm,Dn (Dm != Dn, see above when Dm == Dn)
- 4.0x8,2.DM1,2.DN0!DM1:S0:::mov
- "mov"
- *mn10300
- *am33
- *am33_2
- {
- PC = cia;
- /* OP_80 (); */
- State.regs[REG_D0+DN0] = State.regs[REG_D0+DM1];
- }
- // 1111 0001 1110 DmAn; mov Dm,An
- 8.0xf1+1110,2.DM1,2.AN0:D0:::mov
- "mov"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F1E0 (); */
- PC = cia;
- State.regs[REG_A0 + AN0] = State.regs[REG_D0 + DM1];
- }
- // 1111 0001 1101 AmDn; mov Am,Dn
- 8.0xf1+1101,2.AM1,2.DN0:D0a:::mov
- "mov"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F1D0 (); */
- PC = cia;
- State.regs[REG_D0 + DN0] = State.regs[REG_A0 + AM1];
- }
- // 1001 AnAn imm8....; mov imm8,An (imm8 is zero-extended)
- 4.0x9,2.AM1,2.AN0=AM1+8.IMM8:S0ai:::mov
- "mov"
- *mn10300
- *am33
- *am33_2
- {
- PC = cia;
- /* OP_9000 (); */
- State.regs[REG_A0+AN0] = IMM8;
- }
- // 1001 AmAn; mov Am,An (Am != An, save above when Am == An)
- 4.0x9,2.AM1,2.AN0!AM1:S0a:::mov
- "mov"
- *mn10300
- *am33
- *am33_2
- {
- PC = cia;
- /* OP_90 (); */
- State.regs[REG_A0+AN0] = State.regs[REG_A0+AM1];
- }
- // 0011 11An; mov SP,An
- 4.0x3,11,2.AN0:S0b:::mov
- "mov"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_3C (); */
- PC = cia;
- State.regs[REG_A0 + AN0] = State.regs[REG_SP];
- }
- // 1111 0010 1111 Am00; mov Am,SP
- 8.0xf2+4.0xf,2.AM1,00:D0b:::mov
- "mov"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F2F0 (); */
- PC = cia;
- State.regs[REG_SP] = State.regs[REG_A0 + AM1];
- }
- // 1111 0010 1110 01Dn; mov PSW,Dn
- 8.0xf2+4.0xe,01,2.DN0:D0c:::mov
- "mov"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F2E4 (); */
- PC = cia;
- State.regs[REG_D0 + DN0] = PSW;
- }
- // 1111 0010 1111 Dm11; mov Dm,PSW
- 8.0xf2+4.0xf,2.DM1,11:D0d:::mov
- "mov"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F2F3 (); */
- PC = cia;
- PSW = State.regs[REG_D0 + DM1];
- }
- // 1111 0010 1110 00Dn; mov MDR,Dn
- 8.0xf2+4.0xe,00,2.DN0:D0e:::mov
- "mov"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F2E0 (); */
- PC = cia;
- State.regs[REG_D0 + DN0] = State.regs[REG_MDR];
- }
- // 1111 0010 1111 Dm10; mov Dm,MDR
- 8.0xf2+4.0xf,2.DM1,10:D0f:::mov
- "mov"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F2F2 (); */
- PC = cia;
- State.regs[REG_MDR] = State.regs[REG_D0 + DM1];
- }
- // 0111 DnAm; mov (Am),Dn
- 4.0x7,2.DN1,2.AM0:S0c:::mov
- "mov"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_70 (); */
- PC = cia;
- State.regs[REG_D0 + DN1] = load_word (State.regs[REG_A0 + AM0]);
- }
- // 1111 1000 0000 DnAm d8......; mov (d8,Am),Dn (d8 is sign-extended)
- 8.0xf8+4.0x0,2.DN1,2.AM0+8.D8:D1:::mov
- "mov"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F80000 (); */
- PC = cia;
- State.regs[REG_D0 + DN1]
- = load_word ((State.regs[REG_A0 + AM0] + EXTEND8 (D8)));
- }
- // 1111 1010 0000 DnAm d16.....; mov (d16,Am),Dn (d16 is sign-extended.)
- 8.0xfa+4.0x0,2.DN1,2.AM0+8.D16A+8.D16B:D2:::mov
- "mov"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FA000000 (); */
- PC = cia;
- State.regs[REG_D0 + DN1]
- = load_word ((State.regs[REG_A0 + AM0] + EXTEND16 (FETCH16(D16A, D16B))));
- }
- // 1111 1100 0000 DnAm d32.....; mov (d32,Am),Dn
- 8.0xfc+4.0x0,2.DN1,2.AM0+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4:::mov
- "mov"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FC000000 (); */
- PC = cia;
- State.regs[REG_D0 + DN1]
- = load_word ((State.regs[REG_A0 + AM0]
- + FETCH32(IMM32A, IMM32B, IMM32C, IMM32D)));
- }
- // 0101 10Dn d8......; mov (d8,SP),Dn (d8 is zero-extended)
- 4.0x5,10,2.DN0+8.D8:S1:::mov
- "mov"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_5800 (); */
- PC = cia;
- State.regs[REG_D0 + DN0] = load_word (State.regs[REG_SP] + D8);
- }
- // 1111 1010 1011 01Dn d16.....; mov (d16,SP),Dn (d16 is zero-extended.)
- 8.0xfa+4.0xb,01,2.DN0+8.IMM16A+8.IMM16B:D2a:::mov
- "mov"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FAB40000 (); */
- PC = cia;
- State.regs[REG_D0 + DN0]
- = load_word (State.regs[REG_SP] + FETCH16(IMM16A, IMM16B));
- }
- // 1111 1010 1011 01Dn d32.....; mov (d32,SP),Dn
- 8.0xfc+4.0xb,01,2.DN0+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4a:::mov
- "mov"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FCB40000 (); */
- PC = cia;
- State.regs[REG_D0 + DN0]
- = load_word (State.regs[REG_SP] + FETCH32(IMM32A, IMM32B, IMM32C, IMM32D));
- }
- // 1111 0011 00Dn DiAm; mov (Di,Am),Dn
- 8.0xf3+00,2.DN2,2.DI,2.AM0:D0g:::mov
- "mov"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F300 (); */
- PC = cia;
- State.regs[REG_D0 + DN2]
- = load_word ((State.regs[REG_A0 + AM0] + State.regs[REG_D0 + DI]));
- }
- // 0011 00Dn abs16...; mov (abs16),Dn (abs16 is zero-extended)
- 4.0x3,00,2.DN0+8.IMM16A+8.IMM16B:S2:::mov
- "mov"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_300000 (); */
- PC = cia;
- State.regs[REG_D0 + DN0] = load_word (FETCH16(IMM16A, IMM16B));
- }
- // 1111 1100 1010 01Dn abs32...; mov (abs32),Dn
- 8.0xfc+4.0xa,01,2.DN0+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4b:::mov
- "mov"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FCA40000 (); */
- PC = cia;
- State.regs[REG_D0 + DN0] = load_word (FETCH32(IMM32A, IMM32B, IMM32C, IMM32D));
- }
- // 1111 0000 0000 AnAm; mov (Am),An
- 8.0xf0+4.0x0,2.AN1,2.AM0:D0h:::mov
- "mov"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F000 (); */
- PC = cia;
- State.regs[REG_A0 + AN1] = load_word (State.regs[REG_A0 + AM0]);
- }
- // 1111 1000 0010 AnAm d8......; mov (d8,Am),An (d8 is sign-extended)
- 8.0xf8+4.0x2,2.AN1,2.AM0+8.D8:D1a:::mov
- "mov"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F82000 (); */
- PC = cia;
- State.regs[REG_A0 + AN1]
- = load_word ((State.regs[REG_A0 + AM0] + EXTEND8 (D8)));
- }
- // 1111 1010 0010 AnAm d16.....; mov (d16,Am),An (d16 is sign-extended.)
- 8.0xfa+4.0x2,2.AN1,2.AM0+8.D16A+8.D16B:D2b:::mov
- "mov"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FA200000 (); */
- PC = cia;
- State.regs[REG_A0 + AN1]
- = load_word ((State.regs[REG_A0 + AM0]
- + EXTEND16 (FETCH16(D16A, D16B))));
- }
- // 1111 1100 0010 AnAm d32.....; mov (d32,Am),An
- 8.0xfc+4.0x2,2.AN1,2.AM0+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4c:::mov
- "mov"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FC200000 (); */
- PC = cia;
- State.regs[REG_A0 + AN1]
- = load_word ((State.regs[REG_A0 + AM0]
- + FETCH32(IMM32A, IMM32B, IMM32C, IMM32D)));
- }
- // 0101 11An d8......; mov (d8,SP),An (d8 is zero-extended)
- 4.0x5,11,2.AN0+8.D8:S1a:::mov
- "mov"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_5C00 (); */
- PC = cia;
- State.regs[REG_A0 + AN0]
- = load_word (State.regs[REG_SP] + D8);
- }
- // 1111 1010 1011 00An d16.....; mov (d16,SP),An (d16 is zero-extended.)
- 8.0xfa+4.0xb,00,2.AN0+8.IMM16A+8.IMM16B:D2c:::mov
- "mov"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FAB00000 (); */
- PC = cia;
- State.regs[REG_A0 + AN0]
- = load_word (State.regs[REG_SP] + FETCH16(IMM16A, IMM16B));
- }
- // 1111 1100 1011 00An d32.....; mov (d32,SP),An
- 8.0xfc+4.0xb,00,2.AN0+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4d:::mov
- "mov"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FCB00000 (); */
- PC = cia;
- State.regs[REG_A0 + AN0]
- = load_word (State.regs[REG_SP]
- + FETCH32(IMM32A, IMM32B, IMM32C, IMM32D));
- }
- // 1111 0011 10An DiAm; mov (Di,Am),An
- 8.0xf3+10,2.AN2,2.DI,2.AM0:D0i:::mov
- "mov"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F380 (); */
- PC = cia;
- State.regs[REG_A0 + AN2]
- = load_word ((State.regs[REG_A0 + AM0]
- + State.regs[REG_D0 + DI]));
- }
- // 1111 1010 1010 00An abs16...; mov (abs16),An (abs16 is zero-extended)
- 8.0xfa+4.0xa,00,2.AN0+8.IMM16A+8.IMM16B:D2d:::mov
- "mov"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FAA00000 (); */
- PC = cia;
- State.regs[REG_A0 + AN0] = load_word (FETCH16(IMM16A, IMM16B));
- }
- // 1111 1100 1010 00An abs32...; mov (abs32),An
- 8.0xfc+4.0xa,00,2.AN0+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4e:::mov
- "mov"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FCA00000 (); */
- PC = cia;
- State.regs[REG_A0 + AN0]
- = load_word (FETCH32(IMM32A, IMM32B, IMM32C, IMM32D));
- }
- // 1111 1000 1111 00Am d8......; mov (d8,Am),SP (d8 is sign-extended)
- 8.0xf8+4.0xf,00,2.AM0+8.D8:D1b:::mov
- "mov"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F8F000 (); */
- PC = cia;
- State.regs[REG_SP]
- = load_word ((State.regs[REG_A0 + AM0] + EXTEND8 (D8)));
- }
- // 0110 DmAn; mov Dm,(An)
- 4.0x6,2.DM1,2.AN0:S0d:::mov
- "mov"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_60 (); */
- PC = cia;
- store_word (State.regs[REG_A0 + AN0], State.regs[REG_D0 + DM1]);
- }
- // 1111 1000 0001 DmAn d8......; mov Dm,(d8,An) (d8 is sign-extended)
- 8.0xf8+4.0x1,2.DM1,2.AN0+8.D8:D1c:::mov
- "mov"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F81000 (); */
- PC = cia;
- store_word ((State.regs[REG_A0 + AN0] + EXTEND8 (D8)),
- State.regs[REG_D0 + DM1]);
- }
- // 1111 1010 0001 DmAn d16.....; mov Dm,(d16,An) (d16 is sign-extended.)
- 8.0xfa+4.0x1,2.DM1,2.AN0+8.D16A+8.D16B:D2e:::mov
- "mov"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FA100000 (); */
- PC = cia;
- store_word ((State.regs[REG_A0 + AN0] + EXTEND16 (FETCH16(D16A, D16B))),
- State.regs[REG_D0 + DM1]);
- }
- // 1111 1100 0001 DmAn d32.....; mov Dm,(d32,An)
- 8.0xfc+4.0x1,2.DM1,2.AN0+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4f:::mov
- "mov"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FC100000 (); */
- PC = cia;
- store_word ((State.regs[REG_A0 + AN0]
- + FETCH32(IMM32A, IMM32B, IMM32C, IMM32D)),
- State.regs[REG_D0 + DM1]);
- }
- // 0100 Dm10 d8......; mov Dm,(d8,SP) (d8 is zero-extended)
- 4.0x4,2.DM1,10+8.D8:S1b:::mov
- "mov"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_4200 (); */
- PC = cia;
- store_word (State.regs[REG_SP] + D8, State.regs[REG_D0 + DM1]);
- }
- // 1111 1010 1001 Dm01 d16.....; mov Dm,(d16,SP) (d16 is zero-extended.)
- 8.0xfa+4.0x9,2.DM1,01+8.IMM16A+8.IMM16B:D2f:::mov
- "mov"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FA910000 (); */
- PC = cia;
- store_word (State.regs[REG_SP] + FETCH16(IMM16A, IMM16B),
- State.regs[REG_D0 + DM1]);
- }
- // 1111 1100 1001 Dm01 d32.....; mov Dm,(d32,SP)
- 8.0xfc+4.0x9,2.DM1,01+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4g:::mov
- "mov"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FC910000 (); */
- PC = cia;
- store_word (State.regs[REG_SP] + FETCH32(IMM32A, IMM32B, IMM32C, IMM32D),
- State.regs[REG_D0 + DM1]);
- }
- // 1111 0011 01Dm DiAn; mov Dm,(Di,An)
- 8.0xf3+01,2.DM2,2.DI,2.AN0:D0j:::mov
- "mov"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F340 (); */
- PC = cia;
- store_word ((State.regs[REG_A0 + AN0] + State.regs[REG_D0 + DI]),
- State.regs[REG_D0 + DM2]);
- }
- // 0000 Dm01 abs16..., mov Dm,(abs16) (abs16 is zero-extended).
- 4.0x0,2.DM1,01+8.IMM16A+8.IMM16B:S2a:::mov
- "mov"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_10000 (); */
- PC = cia;
- store_word (FETCH16(IMM16A, IMM16B), State.regs[REG_D0 + DM1]);
- }
- // 1111 1100 1000 Dm01 abs32...; mov Dm,(abs32)
- 8.0xfc+4.0x8,2.DM1,01+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4h:::mov
- "mov"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FC810000 (); */
- PC = cia;
- store_word (FETCH32(IMM32A, IMM32B, IMM32C, IMM32D),
- State.regs[REG_D0 + DM1]);
- }
- // 1111 0000 0001 AmAn; mov Am,(An)
- 8.0xf0+4.0x1,2.AM1,2.AN0:D0k:::mov
- "mov"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F010 (); */
- PC = cia;
- store_word (State.regs[REG_A0 + AN0], State.regs[REG_A0 + AM1]);
- }
- // 1111 1000 0011 AmAn d8......; mov Am,(d8,An) (d8 is sign-extended)
- 8.0xf8+4.0x3,2.AM1,2.AN0+8.D8:D1d:::mov
- "mov"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F83000 (); */
- PC = cia;
- store_word ((State.regs[REG_A0 + AN0] + EXTEND8 (D8)),
- State.regs[REG_A0 + AM1]);
- }
- // 1111 1010 0011 AmAn d16.....; mov Am,(d16,An) (d16 is sign-extended.)
- 8.0xfa+4.0x3,2.AM1,2.AN0+8.D16A+8.D16B:D2g:::mov
- "mov"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FA300000 (); */
- PC = cia;
- store_word ((State.regs[REG_A0 + AN0] + EXTEND16 (FETCH16(D16A, D16B))),
- State.regs[REG_A0 + AM1]);
- }
- // 1111 1100 0011 AmAn d32.....; mov Am,(d32,An)
- 8.0xfc+4.0x3,2.AM1,2.AN0+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4i:::mov
- "mov"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FC300000 (); */
- PC = cia;
- store_word ((State.regs[REG_A0 + AN0]
- + FETCH32(IMM32A, IMM32B, IMM32C, IMM32D)),
- State.regs[REG_A0 + AM1]);
- }
- // 0100 Am11 d8......; mov Am,(d8,SP) (d8 is zero-extended)
- 4.0x4,2.AM1,11+8.D8:S1c:::mov
- "mov"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_4300 (); */
- PC = cia;
- store_word (State.regs[REG_SP] + (D8), State.regs[REG_A0 + (AM1)]);
- }
- // 1111 1010 1001 Am00 d16.....; mov Am,(d16,SP) (d16 is zero-extended.)
- 8.0xfa+4.0x9,2.AM1,00+8.IMM16A+8.IMM16B:D2h:::mov
- "mov"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FA900000 (); */
- PC = cia;
- store_word (State.regs[REG_SP] + FETCH16(IMM16A, IMM16B),
- State.regs[REG_A0 + AM1]);
- }
- // 1111 1100 1001 Am00 d32.....; mov Am,(d32,SP)
- 8.0xfc+4.0x9,2.AM1,00+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4j:::mov
- "mov"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FC900000 (); */
- PC = cia;
- store_word (State.regs[REG_SP] + FETCH32(IMM32A, IMM32B, IMM32C, IMM32D),
- State.regs[REG_A0 + AM1]);
- }
- // 1111 0011 11Am DiAn; mov Am,(Di,An)
- 8.0xf3+11,2.AM2,2.DI,2.AN0:D0l:::mov
- "mov"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F3C0 (); */
- PC = cia;
- store_word ((State.regs[REG_A0 + AN0] + State.regs[REG_D0 + DI]),
- State.regs[REG_A0 + AM2]);
- }
- // 1111 1010 1000 Am00 abs16...; mov Am,(abs16) (abs16 is zero-extended)
- 8.0xfa+4.0x8,2.AM1,00+8.IMM16A+8.IMM16B:D2i:::mov
- "mov"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FA800000 (); */
- PC = cia;
- store_word (FETCH16(IMM16A, IMM16B),
- State.regs[REG_A0 + AM1]);
- }
- // 1111 1100 1000 Am00 abs32...; mov Am,(abs32)
- 8.0xfc+4.0x8,2.AM1,00+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4k:::mov
- "mov"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FC800000 (); */
- PC = cia;
- store_word (FETCH32(IMM32A, IMM32B, IMM32C, IMM32D),
- State.regs[REG_A0 + AM1]);
- }
- // 1111 1000 1111 01An d8......; mov SP,(d8,An) (d8 is sign-extended)
- 8.0xf8+4.0xf,01,2.AN0+8.D8:D1e:::mov
- "mov"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F8F400 (); */
- PC = cia;
- store_word (State.regs[REG_A0 + AN0] + EXTEND8 (D8),
- State.regs[REG_SP]);
- }
- // 0010 11Dn imm16...; mov imm16,Dn (imm16 is sign-extended)
- 4.0x2,11,2.DN0+8.IMM16A+8.IMM16B:S2b:::mov
- "mov"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_2C0000 (); */
- unsigned32 value;
- PC = cia;
- value = EXTEND16 (FETCH16(IMM16A, IMM16B));
- State.regs[REG_D0 + DN0] = value;
- }
- // 1111 1100 1100 11Dn imm32...; mov imm32,Dn
- 8.0xfc+4.0xc,11,2.DN0+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4l:::mov
- "mov"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FCCC0000 (); */
- unsigned32 value;
- PC = cia;
- value = FETCH32(IMM32A, IMM32B, IMM32C, IMM32D);
- State.regs[REG_D0 + DN0] = value;
- }
- // 0010 01An imm16...; mov imm16,An (imm16 is zero-extended)
- 4.0x2,01,2.AN0+8.IMM16A+8.IMM16B:S2c:::mov
- "mov"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_240000 (); */
- unsigned32 value;
- PC = cia;
- value = FETCH16(IMM16A, IMM16B);
- State.regs[REG_A0 + AN0] = value;
- }
- // 1111 1100 1101 11An imm32...; mov imm32,An
- 8.0xfc+4.0xd,11,2.AN0+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4m:::mov
- "mov"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FCDC0000 (); */
- PC = cia;
- State.regs[REG_A0 + AN0] = FETCH32(IMM32A, IMM32B, IMM32C, IMM32D);
- }
- // 1111 0000 0100 DnAm; movbu (Am),Dn
- 8.0xf0+4.0x4,2.DN1,2.AM0:D0:::movbu
- "movbu"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F040 (); */
- PC = cia;
- State.regs[REG_D0 + DN1]
- = load_byte (State.regs[REG_A0 + AM0]);
- }
- // 1111 1000 0100 DnAm d8......; movbu (d8,Am),Dn (d8 is sign-extended)
- 8.0xf8+4.0x4,2.DN1,2.AM0+8.D8:D1f:::movbu
- "movbu"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F84000 (); */
- PC = cia;
- State.regs[REG_D0 + DN1]
- = load_byte ((State.regs[REG_A0 + AM0] + EXTEND8 (D8)));
- }
- // 1111 1010 0100 DnAm d16.....; movbu (d16,Am),Dn (d16 is sign-extended.)
- 8.0xfa+4.0x4,2.DN1,2.AM0+8.D16A+8.D16B:D2:::movbu
- "movbu"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FA400000 (); */
- PC = cia;
- State.regs[REG_D0 + DN1]
- = load_byte ((State.regs[REG_A0 + AM0]
- + EXTEND16 (FETCH16(D16A, D16B))));
- }
- // 1111 1100 0100 DnAm d32.....; movbu (d32,Am),Dn
- 8.0xfc+4.0x4,2.DN1,2.AM0+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4:::movbu
- "movbu"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FC400000 (); */
- PC = cia;
- State.regs[REG_D0 + DN1]
- = load_byte ((State.regs[REG_A0 + AM0]
- + FETCH32(IMM32A, IMM32B, IMM32C, IMM32D)));
- }
- // 1111 1000 1011 10Dn d8......; movbu (d8,SP),Dn (d8 is zero-extended)
- 8.0xf8+4.0xb,10,2.DN0+8.D8:D1a:::movbu
- "movbu"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F8B800 (); */
- PC = cia;
- State.regs[REG_D0 + DN0]
- = load_byte ((State.regs[REG_SP] + (D8)));
- }
- // 1111 1010 1011 10Dn d16.....; movbu (d16,SP),Dn (d16 is zero-extended.)
- 8.0xfa+4.0xb,10,2.DN0+8.IMM16A+8.IMM16B:D2a:::movbu
- "movbu"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FAB80000 (); */
- PC = cia;
- State.regs[REG_D0 + DN0]
- = load_byte ((State.regs[REG_SP]
- + FETCH16(IMM16A, IMM16B)));
- }
- // 1111 1100 1011 10Dn d32.....; movbu (d32,SP),Dn
- 8.0xfc+4.0xb,10,2.DN0+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4a:::movbu
- "movbu"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FCB80000 (); */
- PC = cia;
- State.regs[REG_D0 + DN0]
- = load_byte (State.regs[REG_SP]
- + FETCH32(IMM32A, IMM32B, IMM32C, IMM32D));
- }
- // 1111 0100 00Dn DiAm; movbu (Di,Am),Dn
- 8.0xf4+00,2.DN2,2.DI,2.AM0:D0a:::movbu
- "movbu"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F400 (); */
- PC = cia;
- State.regs[REG_D0 + DN2]
- = load_byte ((State.regs[REG_A0 + AM0]
- + State.regs[REG_D0 + DI]));
- }
- // 0011 01Dn abs16...; movbu (abs16),Dn (abs16 is zero-extended)
- 4.0x3,01,2.DN0+8.IMM16A+8.IMM16B:S2:::movbu
- "movbu"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_340000 (); */
- PC = cia;
- State.regs[REG_D0 + DN0] = load_byte (FETCH16(IMM16A, IMM16B));
- }
- // 1111 1100 1010 10Dn abs32...; movbu (abs32),Dn
- 8.0xfc+4.0xa,10,2.DN0+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4b:::movbu
- "movbu"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FCA80000 (); */
- PC = cia;
- State.regs[REG_D0 + DN0]
- = load_byte (FETCH32(IMM32A, IMM32B, IMM32C, IMM32D));
- }
- // 1111 0000 0101 DmAn; movbu Dm,(An)
- 8.0xf0+4.0x5,2.DM1,2.AN0:D0b:::movbu
- "movbu"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F050 (); */
- PC = cia;
- store_byte (State.regs[REG_A0 + AN0], State.regs[REG_D0 + DM1]);
- }
- // 1111 1000 0101 DmAn d8......; movbu Dm,(d8,An) (d8 is sign-extended)
- 8.0xf8+4.0x5,2.DM1,2.AN0+8.D8:D1b:::movbu
- "movbu"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F85000 (); */
- PC = cia;
- store_byte ((State.regs[REG_A0 + AN0] + EXTEND8 (D8)),
- State.regs[REG_D0 + DM1]);
- }
- // 1111 1010 0101 DmAn d16.....; movbu Dm,(d16,An) (d16 is sign-extended.)
- 8.0xfa+4.0x5,2.DM1,2.AN0+8.D16A+8.D16B:D2b:::movbu
- "movbu"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FA500000 (); */
- PC = cia;
- store_byte ((State.regs[REG_A0 + AN0] + EXTEND16 (FETCH16(D16A, D16B))),
- State.regs[REG_D0 + DM1]);
- }
- // 1111 1100 0101 DmAn d32.....; movbu Dm,(d32,An)
- 8.0xfc+4.0x5,2.DM1,2.AN0+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4c:::movbu
- "movbu"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FC500000 (); */
- PC = cia;
- store_byte ((State.regs[REG_A0 + AN0]
- + FETCH32(IMM32A, IMM32B, IMM32C, IMM32D)),
- State.regs[REG_D0 + DM1]);
- }
- // 1111 1000 1001 Dm10 d8......; movbu Dm,(d8,SP) (d8 is zero-extended)
- 8.0xf8+4.0x9,2.DM1,10+8.D8:D1c:::movbu
- "movbu"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F89200 (); */
- PC = cia;
- store_byte (State.regs[REG_SP] + (D8), State.regs[REG_D0 + DM1]);
- }
- // 1111 1010 1001 Dm10 d16.....; movbu Dm,(d16,SP) (d16 is zero-extended.)
- 8.0xfa+4.0x9,2.DM1,10+8.IMM16A+8.IMM16B:D2c:::movbu
- "movbu"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FA920000 (); */
- PC = cia;
- store_byte (State.regs[REG_SP] + FETCH16(IMM16A, IMM16B),
- State.regs[REG_D0 + DM1]);
- }
- // 1111 1100 1001 Dm10 d32.....; movbu Dm,(d32,SP)
- 8.0xfc+4.0x9,2.DM1,10+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4d:::movbu
- "movbu"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FC920000 (); */
- PC = cia;
- store_byte (State.regs[REG_SP] + FETCH32(IMM32A, IMM32B, IMM32C, IMM32D),
- State.regs[REG_D0 + DM1]);
- }
- // 1111 0100 01Dm DiAn; movbu Dm,(Di,An)
- 8.0xf4+01,2.DM2,2.DI,2.AN0:D0c:::movbu
- "movbu"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F440 (); */
- PC = cia;
- store_byte ((State.regs[REG_A0 + AN0] + State.regs[REG_D0 + DI]),
- State.regs[REG_D0 + DM2]);
- }
- // 0000 Dm10 abs16...; movbu Dm,(abs16) (abs16 is zero-extended)
- 4.0x0,2.DM1,10+8.IMM16A+8.IMM16B:S2a:::movbu
- "movbu"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_20000 (); */
- PC = cia;
- store_byte (FETCH16(IMM16A, IMM16B),
- State.regs[REG_D0 + DM1]);
- }
- // 1111 1100 1000 Dm10 abs32...; movbu Dm,(abs32)
- 8.0xfc+4.0x8,2.DM1,10+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4e:::movbu
- "movbu"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FC820000 (); */
- PC = cia;
- store_byte (FETCH32(IMM32A, IMM32B, IMM32C, IMM32D),
- State.regs[REG_D0 + DM1]);
- }
- // 1111 0000 0110 DnAm; movhu (Am),Dn
- 8.0xf0+4.0x6,2.DN1,2.AM0:D0:::movhu
- "movhu"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F060 (); */
- PC = cia;
- State.regs[REG_D0 + DN1]
- = load_half (State.regs[REG_A0 + AM0]);
- }
- // 1111 1000 0110 DnAm d8......; movhu (d8,Am),Dn (d8 is sign-extended)
- 8.0xf8+4.0x6,2.DN1,2.AM0+8.D8:D1d:::movhu
- "movhu"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F86000 (); */
- PC = cia;
- State.regs[REG_D0 + DN1]
- = load_half ((State.regs[REG_A0 + AM0] + EXTEND8 (D8)));
- }
- // 1111 1010 0110 DnAm d16.....; movhu (d16,Am),Dn (d16 is sign-extended.)
- 8.0xfa+4.0x6,2.DN1,2.AM0+8.D16A+8.D16B:D2:::movhu
- "movhu"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FA600000 (); */
- PC = cia;
- State.regs[REG_D0 + DN1]
- = load_half ((State.regs[REG_A0 + AM0]
- + EXTEND16 (FETCH16(D16A, D16B))));
- }
- // 1111 1100 0110 DnAm d32.....; movhu (d32,Am),Dn
- 8.0xfc+4.0x6,2.DN1,2.AM0+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4:::movhu
- "movhu"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FC600000 (); */
- PC = cia;
- State.regs[REG_D0 + DN1]
- = load_half ((State.regs[REG_A0 + AM0]
- + FETCH32(IMM32A, IMM32B, IMM32C, IMM32D)));
- }
- // 1111 1000 1011 11Dn d8.....; movhu (d8,SP),Dn (d8 is zero-extended)
- 8.0xf8+4.0xb,11,2.DN0+8.D8:D1a:::movhu
- "movhu"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F8BC00 (); */
- PC = cia;
- State.regs[REG_D0 + DN0]
- = load_half ((State.regs[REG_SP] + (D8)));
- }
- // 1111 1010 1011 11Dn d16.....; movhu (d16,SP),Dn (d16 is zero-extended.)
- 8.0xfa+4.0xb,11,2.DN0+8.IMM16A+8.IMM16B:D2a:::movhu
- "movhu"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FABC0000 (); */
- PC = cia;
- State.regs[REG_D0 + DN0]
- = load_half ((State.regs[REG_SP] + FETCH16(IMM16A, IMM16B)));
- }
- // 1111 1100 1011 11Dn d32.....; movhu (d32,SP),Dn
- 8.0xfc+4.0xb,11,2.DN0+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4a:::movhu
- "movhu"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FCBC0000 (); */
- PC = cia;
- State.regs[REG_D0 + DN0]
- = load_half (State.regs[REG_SP] + FETCH32(IMM32A, IMM32B, IMM32C, IMM32D));
- }
- // 1111 0100 10Dn DiAm; movhu (Di,Am),Dn
- 8.0xf4+10,2.DN2,2.DI,2.AM0:D0a:::movhu
- "movhu"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F480 (); */
- PC = cia;
- State.regs[REG_D0 + DN2]
- = load_half ((State.regs[REG_A0 + AM0] + State.regs[REG_D0 + DI]));
- }
- // 0011 10Dn abs16...; movhu (abs16),Dn (abs16 is zero-extended)
- 4.0x3,10,2.DN0+8.IMM16A+8.IMM16B:S2:::movhu
- "movhu"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_380000 (); */
- PC = cia;
- State.regs[REG_D0 + DN0] = load_half (FETCH16(IMM16A, IMM16B));
- }
- // 1111 1100 1010 11Dn abs32...; movhu (abs32),Dn
- 8.0xfc+4.0xa,11,2.DN0+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4b:::movhu
- "movhu"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FCAC0000 (); */
- PC = cia;
- State.regs[REG_D0 + DN0]
- = load_half (FETCH32(IMM32A, IMM32B, IMM32C, IMM32D));
- }
- // 1111 0000 0111 DmAn; movhu Dm,(An)
- 8.0xf0+4.0x7,2.DM1,2.AN0:D0b:::movhu
- "movhu"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F070 (); */
- PC = cia;
- store_half (State.regs[REG_A0 + AN0],
- State.regs[REG_D0 + DM1]);
- }
- // 1111 1000 0111 DmAn d8......; movhu Dm,(d8,An) (d8 is sign-extended)
- 8.0xf8+4.0x7,2.DM1,2.AN0+8.D8:D1b:::movhu
- "movhu"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F87000 (); */
- PC = cia;
- store_half ((State.regs[REG_A0 + AN0] + EXTEND8 (D8)),
- State.regs[REG_D0 + DM1]);
- }
- // 1111 1010 0111 DnAm d16.....; movhu Dm,(d16,An) (d16 is sign-extended.)
- 8.0xfa+4.0x7,2.DM1,2.AN0+8.D16A+8.D16B:D2b:::movhu
- "movhu"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FA700000 (); */
- PC = cia;
- store_half ((State.regs[REG_A0 + AN0] + EXTEND16 (FETCH16(D16A, D16B))),
- State.regs[REG_D0 + DM1]);
- }
- // 1111 1100 0111 DmAn d32.....; movhu Dm,(d32,An)
- 8.0xfc+4.0x7,2.DM1,2.AN0+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4c:::movhu
- "movhu"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FC700000 (); */
- PC = cia;
- store_half ((State.regs[REG_A0 + AN0]
- + FETCH32(IMM32A, IMM32B, IMM32C, IMM32D)),
- State.regs[REG_D0 + DM1]);
- }
- // 1111 1000 1001 Dm11 d8....; movhu Dm,(d8,SP) (d8 is zero-extended)
- 8.0xf8+4.0x9,2.DM1,11+8.D8:D1c:::movhu
- "movhu"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F89300 (); */
- PC = cia;
- store_half (State.regs[REG_SP] + (D8),
- State.regs[REG_D0 + DM1]);
- }
- // 1111 1010 1001 Dm11 d16.....; movhu Dm,(d16,SP) (d16 is zero-extended.)
- 8.0xfa+4.0x9,2.DM1,11+8.IMM16A+8.IMM16B:D2c:::movhu
- "movhu"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FA930000 (); */
- PC = cia;
- store_half (State.regs[REG_SP] + FETCH16(IMM16A, IMM16B),
- State.regs[REG_D0 + DM1]);
- }
- // 1111 1100 1001 Dm11 d32.....; movhu Dm,(d32,SP)
- 8.0xfc+4.0x9,2.DM1,11+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4d:::movhu
- "movhu"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FC930000 (); */
- PC = cia;
- store_half (State.regs[REG_SP] + FETCH32(IMM32A, IMM32B, IMM32C, IMM32D),
- State.regs[REG_D0 + DM1]);
- }
- // 1111 0100 11Dm DiAn; movhu Dm,(Di,An)
- 8.0xf4+11,2.DM2,2.DI,2.AN0:D0c:::movhu
- "movhu"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F4C0 (); */
- PC = cia;
- store_half ((State.regs[REG_A0 + AN0] + State.regs[REG_D0 + DI]),
- State.regs[REG_D0 + DM2]);
- }
- // 0000 Dm11 abs16...; movhu Dm,(abs16) (abs16 is zero-extended)
- 4.0x0,2.DM1,11+8.IMM16A+8.IMM16B:S2a:::movhu
- "movhu"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_30000 (); */
- PC = cia;
- store_half (FETCH16(IMM16A, IMM16B), State.regs[REG_D0 + DM1]);
- }
- // 1111 1100 1000 Dm11 abs32...; movhu Dm,(abs32)
- 8.0xfc+4.0x8,2.DM1,11+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4e:::movhu
- "movhu"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FC830000 (); */
- PC = cia;
- store_half (FETCH32(IMM32A, IMM32B, IMM32C, IMM32D),
- State.regs[REG_D0 + DM1]);
- }
- // 1111 0010 1101 00Dn; ext Dn
- 8.0xf2+4.0xd,00,2.DN0:D0:::ext
- "ext"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F2D0 (); */
- PC = cia;
- if (State.regs[REG_D0 + DN0] & 0x80000000)
- State.regs[REG_MDR] = -1;
- else
- State.regs[REG_MDR] = 0;
- }
- // 0001 00Dn; extb Dn
- 4.0x1,00,2.DN0:S0:::extb
- "extb"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_10 (); */
- PC = cia;
- State.regs[REG_D0 + DN0] = EXTEND8 (State.regs[REG_D0 + DN0]);
- }
- // 0001 01Dn; extbu Dn
- 4.0x1,01,2.DN0:S0:::extbu
- "extbu"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_14 (); */
- PC = cia;
- State.regs[REG_D0 + DN0] &= 0xff;
- }
- // 0001 10Dn; exth Dn
- 4.0x1,10,2.DN0:S0:::exth
- "exth"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_18 (); */
- PC = cia;
- State.regs[REG_D0 + DN0] = EXTEND16 (State.regs[REG_D0 + DN0]);
- }
- // 0001 11Dn; exthu Dn
- 4.0x1,11,2.DN0:S0:::exthu
- "exthu"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_1C (); */
- PC = cia;
- State.regs[REG_D0 + DN0] &= 0xffff;
- }
- // 0000 Dn00; clr Dn
- 4.0x0,2.DN1,00:S0:::clr
- "clr"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_0 (); */
- PC = cia;
- State.regs[REG_D0 + DN1] = 0;
- PSW |= PSW_Z;
- PSW &= ~(PSW_V | PSW_C | PSW_N);
- }
- // 1110 DmDn; add Dm,Dn
- 4.0xe,2.DM1,2.DN0:S0:::add
- "add"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_E0 (); */
- PC = cia;
- genericAdd(State.regs[REG_D0 + DM1], REG_D0 + DN0);
- }
- // 1111 0001 0110 DmAn; add Dm,An
- 8.0xf1+4.0x6,2.DM1,2.AN0:D0:::add
- "add"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F160 (); */
- PC = cia;
- genericAdd(State.regs[REG_D0 + DM1], REG_A0 + AN0);
- }
- // 1111 0001 0101 AmDn; add Am,Dn
- 8.0xf1+4.0x5,2.AM1,2.DN0:D0a:::add
- "add"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F150 (); */
- PC = cia;
- genericAdd(State.regs[REG_A0 + AM1], REG_D0 + DN0);
- }
- // 1111 0001 0111 AmAn; add Am,An
- 8.0xf1+4.0x7,2.AM1,2.AN0:D0b:::add
- "add"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F170 (); */
- PC = cia;
- genericAdd(State.regs[REG_A0 + AM1], REG_A0 + AN0);
- }
- // 0010 10Dn imm8....; add imm8,Dn (imm8 is sign-extended)
- 4.0x2,10,2.DN0+8.IMM8:S1:::add
- "add"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_2800 (); */
- PC = cia;
- genericAdd(EXTEND8(IMM8), REG_D0 + DN0);
- }
- // 1111 1010 1100 00Dn imm16...; add imm16,Dn
- 8.0xfa+4.0xc,00,2.DN0+8.IMM16A+8.IMM16B:D2:::add
- "add"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FAC00000 (); */
- PC = cia;
- genericAdd(EXTEND16(FETCH16(IMM16A, IMM16B)), REG_D0 + DN0);
- }
- // 1111 1100 1100 00Dn imm32...; add imm32,Dn
- 8.0xfc+4.0xc,00,2.DN0+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4:::add
- "add"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FCC00000 (); */
- PC = cia;
- genericAdd(FETCH32(IMM32A, IMM32B, IMM32C, IMM32D), REG_D0 + DN0);
- }
- // 0010 00An imm8....; add imm8,An (imm8 is sign-extended)
- 4.0x2,00,2.AN0+8.IMM8:S1a:::add
- "add"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_2000 (); */
- PC = cia;
- genericAdd(EXTEND8(IMM8), REG_A0 + AN0);
- }
- // 1111 1010 1101 00An imm16...; add imm16,An (imm16 is sign-extended.)
- 8.0xfa+4.0xd,00,2.AN0+8.IMM16A+8.IMM16B:D2a:::add
- "add"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FAD00000 (); */
- PC = cia;
- genericAdd(EXTEND16(FETCH16(IMM16A, IMM16B)), REG_A0 + AN0);
- }
- // 1111 1100 1101 00An imm32...; add imm32,An
- 8.0xfc+4.0xd,00,2.AN0+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4a:::add
- "add"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FCD00000 (); */
- PC = cia;
- genericAdd(FETCH32(IMM32A, IMM32B, IMM32C, IMM32D), REG_A0 + AN0);
- }
- // 1111 1000 1111 1110 imm8....; add imm8,SP (imm8 is sign-extended.)
- 8.0xf8+8.0xfe+8.IMM8:D1:::add
- "add"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F8FE00 (); */
- unsigned32 imm;
- /* Note: no PSW changes. */
- PC = cia;
- imm = EXTEND8 (IMM8);
- State.regs[REG_SP] += imm;
- }
- // 1111 1010 1111 1110 imm16...; add imm16,SP (imm16 is sign-extended.)
- 8.0xfa+8.0xfe+8.IMM16A+8.IMM16B:D2b:::add
- "add"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FAFE0000 (); */
- unsigned32 imm;
- /* Note: no PSW changes. */
- PC = cia;
- imm = EXTEND16 (FETCH16(IMM16A, IMM16B));
- State.regs[REG_SP] += imm;
- }
- // 1111 1100 1111 1110 imm32...; add imm32,SP
- 8.0xfc+8.0xfe+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4b:::add
- "add"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FCFE0000 (); */
- unsigned32 imm;
- /* Note: no PSW changes. */
- PC = cia;
- imm = FETCH32(IMM32A, IMM32B, IMM32C, IMM32D);
- State.regs[REG_SP] += imm;
- }
- // 1111 0001 0100 DmDn; addc Dm,Dn
- 8.0xf1+4.0x4,2.DM1,2.DN0:D0:::addc
- "addc"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F140 (); */
- int z, c, n, v;
- unsigned32 reg1, reg2, sum;
- PC = cia;
- reg1 = State.regs[REG_D0 + DM1];
- reg2 = State.regs[REG_D0 + DN0];
- sum = reg1 + reg2 + ((PSW & PSW_C) != 0);
- State.regs[REG_D0 + DN0] = sum;
- z = ((PSW & PSW_Z) != 0) && (sum == 0);
- n = (sum & 0x80000000);
- c = (sum < reg1) || (sum < reg2);
- v = ((reg2 & 0x80000000) == (reg1 & 0x80000000)
- && (reg2 & 0x80000000) != (sum & 0x80000000));
- PSW &= ~(PSW_Z | PSW_N | PSW_C | PSW_V);
- PSW |= ((z ? PSW_Z : 0) | ( n ? PSW_N : 0)
- | (c ? PSW_C : 0) | (v ? PSW_V : 0));
- }
- // 1111 0001 0000 DmDn; sub Dm,Dn
- 8.0xf1+4.0x0,2.DM1,2.DN0:D0:::sub
- "sub"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F100 (); */
- PC = cia;
- genericSub(State.regs[REG_D0 + DM1], REG_D0 + DN0);
- }
- // 1111 0001 0010 DmAn; sub DmAn
- 8.0xf1+4.0x2,2.DM1,2.AN0:D0a:::sub
- "sub"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F120 (); */
- PC = cia;
- genericSub(State.regs[REG_D0 + DM1], REG_A0 + AN0);
- }
- // 1111 0001 0001 AmDn; sub AmDn
- 8.0xf1+4.0x1,2.AM1,2.DN0:D0b:::sub
- "sub"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F110 (); */
- PC = cia;
- genericSub(State.regs[REG_A0 + AM1], REG_D0 + DN0);
- }
- // 1111 0001 0011 AmAn; sub Am,An
- 8.0xf1+4.0x3,2.AM1,2.AN0:D0c:::sub
- "sub"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F130 (); */
- PC = cia;
- genericSub(State.regs[REG_A0 + AM1], REG_A0 + AN0);
- }
- // 1111 1100 1100 01Dn imm32...; sub imm32,Dn
- 8.0xfc+4.0xc,01,2.DN0+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4:::sub
- "sub"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FCC40000 (); */
- PC = cia;
- genericSub(FETCH32(IMM32A, IMM32B, IMM32C, IMM32D), REG_D0 + DN0);
- }
- // 1111 1100 1101 01An imm32...; sub imm32,An
- 8.0xfc+4.0xd,01,2.AN0+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4a:::sub
- "sub"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FCD40000 (); */
- PC = cia;
- genericSub(FETCH32(IMM32A, IMM32B, IMM32C, IMM32D), REG_A0 + AN0);
- }
- // 1111 0001 1000 DmDn; subc Dm,Dn
- 8.0xf1+4.0x8,2.DM1,2.DN0:D0:::subc
- "subc"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F180 (); */
- int z, c, n, v;
- unsigned32 reg1, reg2, difference;
- PC = cia;
- reg1 = State.regs[REG_D0 + DM1];
- reg2 = State.regs[REG_D0 + DN0];
- difference = reg2 - reg1 - ((PSW & PSW_C) != 0);
- State.regs[REG_D0 + DN0] = difference;
- z = ((PSW & PSW_Z) != 0) && (difference == 0);
- n = (difference & 0x80000000);
- c = (reg1 > reg2);
- v = ((reg2 & 0x80000000) != (reg1 & 0x80000000)
- && (reg2 & 0x80000000) != (difference & 0x80000000));
- PSW &= ~(PSW_Z | PSW_N | PSW_C | PSW_V);
- PSW |= ((z ? PSW_Z : 0) | ( n ? PSW_N : 0)
- | (c ? PSW_C : 0) | (v ? PSW_V : 0));
- }
- // 1111 0010 0100 DmDn; mul Dm,Dn
- 8.0xf2+4.0x4,2.DM1,2.DN0:D0:::mul
- "mul"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F240 (); */
- unsigned64 temp;
- int n, z;
- PC = cia;
- temp = ((signed64)(signed32)State.regs[REG_D0 + DN0]
- * (signed64)(signed32)State.regs[REG_D0 + DM1]);
- State.regs[REG_D0 + DN0] = temp & 0xffffffff;
- State.regs[REG_MDR] = (temp & 0xffffffff00000000LL) >> 32;;
- z = (State.regs[REG_D0 + DN0] == 0);
- n = (State.regs[REG_D0 + DN0] & 0x80000000) != 0;
- PSW &= ~(PSW_Z | PSW_N | PSW_C | PSW_V);
- PSW |= ((z ? PSW_Z : 0) | (n ? PSW_N : 0));
- }
- // 1111 0010 0101 DmDn; mulu Dm,Dn
- 8.0xf2+4.0x5,2.DM1,2.DN0:D0:::mulu
- "mulu"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F250 (); */
- unsigned64 temp;
- int n, z;
- PC = cia;
- temp = ((unsigned64)State.regs[REG_D0 + DN0]
- * (unsigned64)State.regs[REG_D0 + DM1]);
- State.regs[REG_D0 + DN0] = temp & 0xffffffff;
- State.regs[REG_MDR] = (temp & 0xffffffff00000000LL) >> 32;
- z = (State.regs[REG_D0 + DN0] == 0);
- n = (State.regs[REG_D0 + DN0] & 0x80000000) != 0;
- PSW &= ~(PSW_Z | PSW_N | PSW_C | PSW_V);
- PSW |= ((z ? PSW_Z : 0) | (n ? PSW_N : 0));
- }
- // 1111 0010 0110 DmDn; div Dm,Dn
- 8.0xf2+4.0x6,2.DM1,2.DN0:D0:::div
- "div"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F260 (); */
- signed64 temp;
- signed32 denom;
- int n, z, v;
- PC = cia;
- denom = (signed32)State.regs[REG_D0 + DM1];
- temp = State.regs[REG_MDR];
- temp <<= 32;
- temp |= State.regs[REG_D0 + DN0];
- if ( !(v = (0 == denom)) )
- {
- State.regs[REG_MDR] = temp % (signed32)State.regs[REG_D0 + DM1];
- temp /= (signed32)State.regs[REG_D0 + DM1];
- State.regs[REG_D0 + DN0] = temp & 0xffffffff;
- }
- else
- {
- State.regs[REG_MDR] = temp;
- State.regs[REG_D0 + DN0] = 0xff;
- }
- z = (State.regs[REG_D0 + DN0] == 0);
- n = (State.regs[REG_D0 + DN0] & 0x80000000) != 0;
- PSW &= ~(PSW_Z | PSW_N | PSW_C | PSW_V);
- PSW |= ((z ? PSW_Z : 0) | (n ? PSW_N : 0) | (v ? PSW_V : 0));
- }
- // 1111 0010 0111 DmDn; divu Dm,Dn
- 8.0xf2+4.0x7,2.DM1,2.DN0:D0:::divu
- "divu"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F270 (); */
- unsigned64 temp;
- unsigned32 denom;
- int n, z, v;
- PC = cia;
- denom = (unsigned32)State.regs[REG_D0 + DM1];
- temp = State.regs[REG_MDR];
- temp <<= 32;
- temp |= State.regs[REG_D0 + DN0];
- if ( !(v = (0 == denom)) )
- {
- State.regs[REG_MDR] = temp % State.regs[REG_D0 + DM1];
- temp /= State.regs[REG_D0 + DM1];
- State.regs[REG_D0 + DN0] = temp & 0xffffffff;
- }
- else
- {
- State.regs[REG_MDR] = temp;
- State.regs[REG_D0 + DN0] = 0xff;
- }
- z = (State.regs[REG_D0 + DN0] == 0);
- n = (State.regs[REG_D0 + DN0] & 0x80000000) != 0;
- PSW &= ~(PSW_Z | PSW_N | PSW_C | PSW_V);
- PSW |= ((z ? PSW_Z : 0) | (n ? PSW_N : 0) | (v ? PSW_V : 0));
- }
- // 0100 Dn00; inc Dn
- 4.0x4,2.DN1,00:S0:::inc
- "inc"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_40 (); */
- unsigned32 imm;
- PC = cia;
- imm = 1;
- genericAdd(imm, REG_D0 + DN1);
- }
- // 0100 An01
- 4.0x4,2.AN1,01:S0a:::inc
- "inc"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_41 (); */
- PC = cia;
- State.regs[REG_A0 + AN1] += 1;
- }
- // 0101 00An; inc4 An
- 4.0x5,00,2.AN0:S0:::inc4
- "inc4"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_50 (); */
- PC = cia;
- State.regs[REG_A0 + AN0] += 4;
- }
- // 1010 DnDn imm8....; cmp imm8,Dn (imm8 is sign-extended.)
- 4.0xa,2.DM1,2.DN0=DM1+IMM8:S0i:::cmp
- "cmp"
- *mn10300
- *am33
- *am33_2
- {
- PC = cia;
- /* OP_A000 (); */
- genericCmp(EXTEND8 (IMM8), State.regs[REG_D0 + DN0]);
- }
- // 1010 DmDn; cmp Dm,Dn (Dm != Dn, see above when Dm == Dn)
- 4.0xa,2.DM1,2.DN0!DM1:S0:::cmp
- "cmp"
- *mn10300
- *am33
- *am33_2
- {
- PC = cia;
- /* OP_A0 (); */
- genericCmp(State.regs[REG_D0 + DM1], State.regs[REG_D0 + DN0]);
- }
- // 1111 0001 1010 DmAn; cmp Dm,An
- 8.0xf1+4.0xa,2.DM1,2.AN0:D0:::cmp
- "cmp"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F1A0 (); */
- PC = cia;
- genericCmp(State.regs[REG_D0 + DM1], State.regs[REG_A0 + AN0]);
- }
- // 1111 0001 1001 AmDn; cmp Am,Dn
- 8.0xf1+4.0x9,2.AM1,2.DN0:D0a:::cmp
- "cmp"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F190 (); */
- PC = cia;
- genericCmp(State.regs[REG_A0 + AM1], State.regs[REG_D0 + DN0]);
- }
- // 1011 AnAn imm8....; cmp imm8,An (imm8 is zero-extended.)
- 4.0xb,2.AM1,2.AN0=AM1+IMM8:S0ai:::cmp
- "cmp"
- *mn10300
- *am33
- *am33_2
- {
- PC = cia;
- /* OP_B000 (); */
- genericCmp(IMM8,
- State.regs[REG_A0 + AN0]);
- }
- // 1011 AmAn; cmp Am,An (Dm != Dn, see above when Dm == Dn)
- 4.0xb,2.AM1,2.AN0!AM1:S0a:::cmp
- "cmp"
- *mn10300
- *am33
- *am33_2
- {
- PC = cia;
- /* OP_B0 (); */
- genericCmp(State.regs[REG_A0 + AM1], State.regs[REG_A0 + AN0]);
- }
- // 1111 1010 1100 10Dn imm16...; cmp imm16,Dn (imm16 is sign-extended.)
- 8.0xfa+4.0xc,10,2.DN0+8.IMM16A+8.IMM16B:D2:::cmp
- "cmp"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FAC80000 (); */
- PC = cia;
- genericCmp(EXTEND16(FETCH16(IMM16A, IMM16B)),
- State.regs[REG_D0 + DN0]);
- }
- // 1111 1100 1100 10Dn imm32...; cmp imm32,Dn
- 8.0xfc+4.0xc,10,2.DN0+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4:::cmp
- "cmp"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FCC80000 (); */
- PC = cia;
- genericCmp(FETCH32(IMM32A, IMM32B, IMM32C, IMM32D),
- State.regs[REG_D0 + DN0]);
- }
- // 1111 1010 1101 10An imm16...; cmp imm16,An (imm16 is zero-extended.)
- 8.0xfa+4.0xd,10,2.AN0+8.IMM16A+8.IMM16B:D2a:::cmp
- "cmp"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FAD80000 (); */
- PC = cia;
- genericCmp(FETCH16(IMM16A, IMM16B),
- State.regs[REG_A0 + AN0]);
- }
- // 1111 1100 1101 10An imm32...; cmp imm32,An
- 8.0xfc+4.0xd,10,2.AN0+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4a:::cmp
- "cmp"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FCD80000 (); */
- PC = cia;
- genericCmp(FETCH32(IMM32A, IMM32B, IMM32C, IMM32D),
- State.regs[REG_A0 + AN0]);
- }
- // 1111 0010 0000 DmDn; and Dm,Dn
- 8.0xf2+4.0x0,2.DM1,2.DN0:D0:::and
- "and"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F200 (); */
- int n, z;
- PC = cia;
- State.regs[REG_D0 + DN0] &= State.regs[REG_D0 + DM1];
- z = (State.regs[REG_D0 + DN0] == 0);
- n = (State.regs[REG_D0 + DN0] & 0x80000000) != 0;
- PSW &= ~(PSW_Z | PSW_N | PSW_C | PSW_V);
- PSW |= ((z ? PSW_Z : 0) | (n ? PSW_N : 0));
- }
- // 1111 1000 1110 00Dn imm8....; and imm8,Dn (imm8 is zero-extended.)
- 8.0xf8+4.0xe,00,2.DN0+8.IMM8:D1:::and
- "and"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F8E000 (); */
- int n, z;
- PC = cia;
- State.regs[REG_D0 + DN0] &= IMM8;
- z = (State.regs[REG_D0 + DN0] == 0);
- n = (State.regs[REG_D0 + DN0] & 0x80000000) != 0;
- PSW &= ~(PSW_Z | PSW_N | PSW_C | PSW_V);
- PSW |= ((z ? PSW_Z : 0) | (n ? PSW_N : 0));
- }
- // 1111 1010 1110 00Dn imm16...; and imm16,Dn (imm16 is zero-extended.)
- 8.0xfa+4.0xe,00,2.DN0+8.IMM16A+8.IMM16B:D2:::and
- "and"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FAE00000 (); */
- int n, z;
- PC = cia;
- State.regs[REG_D0 + DN0] &= FETCH16(IMM16A, IMM16B);
- z = (State.regs[REG_D0 + DN0] == 0);
- n = (State.regs[REG_D0 + DN0] & 0x80000000) != 0;
- PSW &= ~(PSW_Z | PSW_N | PSW_C | PSW_V);
- PSW |= ((z ? PSW_Z : 0) | (n ? PSW_N : 0));
- }
- // 1111 1100 1110 00Dn imm32...; and imm32,Dn
- 8.0xfc+4.0xe,00,2.DN0+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4:::and
- "and"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FCE00000 (); */
- int n, z;
- PC = cia;
- State.regs[REG_D0 + DN0]
- &= FETCH32(IMM32A, IMM32B, IMM32C, IMM32D);
- z = (State.regs[REG_D0 + DN0] == 0);
- n = (State.regs[REG_D0 + DN0] & 0x80000000) != 0;
- PSW &= ~(PSW_Z | PSW_N | PSW_C | PSW_V);
- PSW |= ((z ? PSW_Z : 0) | (n ? PSW_N : 0));
- }
- // 1111 1010 1111 1100 imm16...; and imm16,PSW (imm16 is zero-extended.)
- 8.0xfa+8.0xfc+8.IMM16A+8.IMM16B:D2a:::and
- "and"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FAFC0000 (); */
- PC = cia;
- PSW &= FETCH16(IMM16A, IMM16B);
- }
- // 1111 0010 0001 DmDn; or DmDn
- 8.0xf2+4.0x1,2.DM1,2.DN0:D0:::or
- "or"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F210 (); */
- PC = cia;
- genericOr(State.regs[REG_D0 + DM1], REG_D0 + DN0);
- }
- // 1111 1000 1110 01Dn imm8....; or imm8,Dn (imm8 is zero-extended.)n
- 8.0xf8+4.0xe,01,2.DN0+8.IMM8:D1:::or
- "or"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F8E400 (); */
- PC = cia;
- genericOr(IMM8, REG_D0 + DN0);
- }
- // 1111 1010 1110 01Dn imm16...; or imm16,DN (imm16 is zero-extended.)
- 8.0xfa+4.0xe,01,2.DN0+8.IMM16A+8.IMM16B:D2:::or
- "or"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FAE40000 (); */
- PC = cia;
- genericOr(FETCH16(IMM16A, IMM16B), REG_D0 + DN0);
- }
- // 1111 1100 1110 01Dn imm32...; or imm32,Dn
- 8.0xfc+4.0xe,01,2.DN0+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4:::or
- "or"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FCE40000 (); */
- PC = cia;
- genericOr(FETCH32(IMM32A, IMM32B, IMM32C, IMM32D), REG_D0 + DN0);
- }
- // 1111 1010 1111 1101 imm16...; or imm16,PSW (imm16 is zero-extended.)
- 8.0xfa+8.0xfd+8.IMM16A+8.IMM16B:D2a:::or
- "or"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FAFD0000 (); */
- PC = cia;
- PSW |= FETCH16(IMM16A, IMM16B);
- }
- // 1111 0010 0010 DmDn; xor Dm,Dn
- 8.0xf2+4.0x2,2.DM1,2.DN0:D0:::xor
- "xor"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F220 (); */
- PC = cia;
- genericXor(State.regs[REG_D0 + DM1], REG_D0 + DN0);
- }
- // 1111 1010 1110 10Dn imm16...; xor imm16,Dn (imm16 is zero-extended.)
- 8.0xfa+4.0xe,10,2.DN0+8.IMM16A+8.IMM16B:D2:::xor
- "xor"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FAE80000 (); */
- PC = cia;
- genericXor(FETCH16(IMM16A, IMM16B), REG_D0 + DN0);
- }
- // 1111 1100 1110 10Dn imm32...; xor imm32,Dn
- 8.0xfc+4.0xe,10,2.DN0+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4:::xor
- "xor"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FCE80000 (); */
- PC = cia;
- genericXor(FETCH32(IMM32A, IMM32B, IMM32C, IMM32D), REG_D0 + DN0);
- }
- // 1111 0010 0011 00Dn; not Dn
- 8.0xf2+4.0x3,00,2.DN0:D0:::not
- "not"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F230 (); */
- int n, z;
- PC = cia;
- State.regs[REG_D0 + DN0] = ~State.regs[REG_D0 + DN0];
- z = (State.regs[REG_D0 + DN0] == 0);
- n = (State.regs[REG_D0 + DN0] & 0x80000000) != 0;
- PSW &= ~(PSW_Z | PSW_N | PSW_C | PSW_V);
- PSW |= ((z ? PSW_Z : 0) | (n ? PSW_N : 0));
- }
- // 1111 1000 1110 11Dn imm8....; btst imm8,Dn (imm8 is zero-extended.)
- 8.0xf8+4.0xe,11,2.DN0+8.IMM8:D1:::btst
- "btst"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F8EC00 (); */
- PC = cia;
- genericBtst(IMM8, State.regs[REG_D0 + DN0]);
- }
- // 1111 1010 1110 11Dn imm16.....; btst imm16,Dn (imm16 is zero-extended.)
- 8.0xfa+4.0xe,11,2.DN0+8.IMM16A+8.IMM16B:D2:::btst
- "btst"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FAEC0000 (); */
- PC = cia;
- genericBtst(FETCH16(IMM16A, IMM16B), State.regs[REG_D0 + DN0]);
- }
- // 1111 1100 1110 11Dn imm32...; btst imm32,Dn
- 8.0xfc+4.0xe,11,2.DN0+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4:::btst
- "btst"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FCEC0000 (); */
- PC = cia;
- genericBtst(FETCH32(IMM32A, IMM32B, IMM32C, IMM32D),
- State.regs[REG_D0 + DN0]);
- }
- // 1111 1110 0000 0010 abs32... imm8....; btst imm8,(abs32) (imm8 is zero-extended., processing unit: byte)
- 8.0xfe+8.0x02+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D+8.IMM8:D5:::btst
- "btst"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FE020000 (); */
- PC = cia;
- genericBtst(IMM8,
- load_byte(FETCH32(IMM32A, IMM32B, IMM32C, IMM32D)));
- }
- // 1111 1010 1111 10An d8...... imm8....;
- // btst imm8,(d8,An) (d8 is sign-extended,imm8 is zero-extended., processing unit: byte)
- 8.0xfa+4.0xf,10,2.AN0+8.D8+8.IMM8:D2a:::btst
- "btst"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FAF80000 (); */
- PC = cia;
- genericBtst(IMM8,
- load_byte(State.regs[REG_A0 + AN0] + EXTEND8(D8)));
- }
- // 1111 0000 1000 DmAn; bset Dm,(An) (Processing unit byte)
- 8.0xf0+4.8,2.DM1,2.AN0:D0:::bset
- "bset"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F080 (); */
- unsigned32 temp;
- int z;
- PC = cia;
- temp = load_byte (State.regs[REG_A0 + AN0]);
- z = (temp & State.regs[REG_D0 + DM1]) == 0;
- temp |= State.regs[REG_D0 + DM1];
- store_byte (State.regs[REG_A0 + AN0], temp);
- PSW &= ~(PSW_Z | PSW_N | PSW_C | PSW_V);
- PSW |= (z ? PSW_Z : 0);
- }
- // 1111 1110 0000 0000 abs32... imm8....;
- // bset imm8,(abs32) (imm8 is zero-extended., processing unit: byte)
- 8.0xfe+8.0x00+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D+8.IMM8:D5:::bset
- "bset"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FE000000 (); */
- unsigned32 temp;
- int z;
- PC = cia;
- temp = load_byte (FETCH32(IMM32A, IMM32B, IMM32C, IMM32D));
- z = (temp & IMM8) == 0;
- temp |= IMM8;
- store_byte (FETCH32(IMM32A, IMM32B, IMM32C, IMM32D), temp);
- PSW &= ~(PSW_Z | PSW_N | PSW_C | PSW_V);
- PSW |= (z ? PSW_Z : 0);
- }
- // 1111 1010 1111 00AnAn d8...... imm8....;
- // bset imm8,(d8,An) (d8 is sign-extended, imm8 is zero-extended., processing unit: byte)
- 8.0xfa+4.0xf,00,2.AN0+8.D8+8.IMM8:D2:::bset
- "bset"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FAF00000 (); */
- unsigned32 temp;
- int z;
- PC = cia;
- temp = load_byte ((State.regs[REG_A0 + AN0] + EXTEND8 (D8)));
- z = (temp & (IMM8)) == 0;
- temp |= (IMM8);
- store_byte ((State.regs[REG_A0 + AN0] + EXTEND8 (D8)), temp);
- PSW &= ~(PSW_Z | PSW_N | PSW_C | PSW_V);
- PSW |= (z ? PSW_Z : 0);
- }
- // 1111 0000 1001 DmAn; bclr Dm,(An) (Processing unit byte)
- 8.0xf0+4.0x9,2.DM1,2.AN0:D0:::bclr
- "bclr"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F090 (); */
- unsigned32 temp;
- int z;
- PC = cia;
- temp = load_byte (State.regs[REG_A0 + AN0]);
- z = (temp & State.regs[REG_D0 + DM1]) == 0;
- temp = temp & ~State.regs[REG_D0 + DM1];
- store_byte (State.regs[REG_A0 + AN0], temp);
- PSW &= ~(PSW_Z | PSW_N | PSW_C | PSW_V);
- PSW |= (z ? PSW_Z : 0);
- }
- // 1111 1110 0000 0001 abs32... imm8....;
- // bclr imm8,(abs32) (imm8 is zero-extended., processing unit: byte)
- 8.0xfe+8.0x01+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D+8.IMM8:D5:::bclr
- "bclr"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FE010000 (); */
- unsigned32 temp;
- int z;
- PC = cia;
- temp = load_byte (FETCH32(IMM32A, IMM32B, IMM32C, IMM32D));
- z = (temp & IMM8) == 0;
- temp = temp & ~(IMM8);
- store_byte (FETCH32(IMM32A, IMM32B, IMM32C, IMM32D), temp);
- PSW &= ~(PSW_Z | PSW_N | PSW_C | PSW_V);
- PSW |= (z ? PSW_Z : 0);
- }
- // 1111 1010 1111 01An d8...... imm8....;
- // bclr imm8,(d8,An) (d8 is sign-extended, imm8 is zero-extended., processing unit: byte)
- 8.0xfa+4.0xf,01,2.AN0+8.D8+8.IMM8:D2:::bclr
- "bclr"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FAF40000 (); */
- unsigned32 temp;
- int z;
- PC = cia;
- temp = load_byte ((State.regs[REG_A0 + AN0] + EXTEND8 (D8)));
- z = (temp & (IMM8)) == 0;
- temp = temp & ~(IMM8);
- store_byte ((State.regs[REG_A0 + AN0] + EXTEND8 (D8)), temp);
- PSW &= ~(PSW_Z | PSW_N | PSW_C | PSW_V);
- PSW |= (z ? PSW_Z : 0);
- }
- // 1111 0010 1011 DmDn; asr Dm,Dn
- 8.0xf2+4.0xb,2.DM1,2.DN0:D0:::asr
- "asr"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F2B0 (); */
- signed32 temp;
- int z, n, c;
- PC = cia;
- temp = State.regs[REG_D0 + DN0];
- c = temp & 1;
- temp >>= State.regs[REG_D0 + DM1];
- State.regs[REG_D0 + DN0] = temp;
- z = (State.regs[REG_D0 + DN0] == 0);
- n = (State.regs[REG_D0 + DN0] & 0x80000000) != 0;
- PSW &= ~(PSW_Z | PSW_N | PSW_C);
- PSW |= ((z ? PSW_Z : 0) | (n ? PSW_N : 0) | (c ? PSW_C : 0));
- }
- // 1111 1000 1100 10Dn imm8...; asr imm8,Dn (imm8 is zero-extended.)
- 8.0xf8+4.0xc,10,2.DN0+8.IMM8:D1:::asr
- "asr"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F8C800 (); */
- signed32 temp;
- int z, n, c;
- PC = cia;
- temp = State.regs[REG_D0 + DN0];
- c = temp & 1;
- temp >>= IMM8;
- State.regs[REG_D0 + DN0] = temp;
- z = (State.regs[REG_D0 + DN0] == 0);
- n = (State.regs[REG_D0 + DN0] & 0x80000000) != 0;
- PSW &= ~(PSW_Z | PSW_N | PSW_C);
- PSW |= ((z ? PSW_Z : 0) | (n ? PSW_N : 0) | (c ? PSW_C : 0));
- }
- // 1111 0010 1010 DmDn; lsr Dm,Dn
- 8.0xf2+4.0xa,2.DM1,2.DN0:D0:::lsr
- "lsr"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F2A0 (); */
- int z, n, c;
- PC = cia;
- c = State.regs[REG_D0 + DN0] & 1;
- State.regs[REG_D0 + DN0]
- >>= State.regs[REG_D0 + DM1];
- z = (State.regs[REG_D0 + DN0] == 0);
- n = (State.regs[REG_D0 + DN0] & 0x80000000) != 0;
- PSW &= ~(PSW_Z | PSW_N | PSW_C);
- PSW |= ((z ? PSW_Z : 0) | (n ? PSW_N : 0) | (c ? PSW_C : 0));
- }
- // 1111 1000 1100 01Dn imm8...; lsr imm8,Dn (imm8 is zero-extended.)
- 8.0xf8+4.0xc,01,2.DN0+8.IMM8:D1:::lsr
- "lsr"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F8C400 (); */
- int z, n, c;
- PC = cia;
- c = State.regs[REG_D0 + DN0] & 1;
- State.regs[REG_D0 + DN0] >>= IMM8;
- z = (State.regs[REG_D0 + DN0] == 0);
- n = (State.regs[REG_D0 + DN0] & 0x80000000) != 0;
- PSW &= ~(PSW_Z | PSW_N | PSW_C);
- PSW |= ((z ? PSW_Z : 0) | (n ? PSW_N : 0) | (c ? PSW_C : 0));
- }
- // 1111 0010 1001 DmDn; asl Dm,Dn
- 8.0xf2+4.0x9,2.DM1,2.DN0:D0:::asl
- "asl"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F290 (); */
- int n, z;
- PC = cia;
- State.regs[REG_D0 + DN0]
- <<= State.regs[REG_D0 + DM1];
- z = (State.regs[REG_D0 + DN0] == 0);
- n = (State.regs[REG_D0 + DN0] & 0x80000000) != 0;
- PSW &= ~(PSW_Z | PSW_N);
- PSW |= ((z ? PSW_Z : 0) | (n ? PSW_N : 0));
- }
- // 1111 1000 1100 00Dn imm8...; asl imm8,Dn (imm8 is zero-extended.)
- 8.0xf8+4.0xc,00,2.DN0+8.IMM8:D1:::asl
- "asl"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F8C000 (); */
- int n, z;
- PC = cia;
- State.regs[REG_D0 + DN0] <<= IMM8;
- z = (State.regs[REG_D0 + DN0] == 0);
- n = (State.regs[REG_D0 + DN0] & 0x80000000) != 0;
- PSW &= ~(PSW_Z | PSW_N);
- PSW |= ((z ? PSW_Z : 0) | (n ? PSW_N : 0));
- }
- // 0101 01Dn; als2 Dn
- 4.0x5,01,2.DN0:S0:::asl2
- "asl2"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_54 (); */
- int n, z;
- PC = cia;
- State.regs[REG_D0 + DN0] <<= 2;
- z = (State.regs[REG_D0 + DN0] == 0);
- n = (State.regs[REG_D0 + DN0] & 0x80000000) != 0;
- PSW &= ~(PSW_Z | PSW_N);
- PSW |= ((z ? PSW_Z : 0) | (n ? PSW_N : 0));
- }
- // 1111 0010 1000 01Dn; ror Dn
- 8.0xf2+4.0x8,01,2.DN0:D0:::ror
- "ror"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F284 (); */
- unsigned32 value;
- int c,n,z;
- PC = cia;
- value = State.regs[REG_D0 + DN0];
- c = (value & 0x1);
- value >>= 1;
- value |= ((PSW & PSW_C) != 0) ? 0x80000000 : 0;
- State.regs[REG_D0 + DN0] = value;
- z = (value == 0);
- n = (value & 0x80000000) != 0;
- PSW &= ~(PSW_Z | PSW_N | PSW_C | PSW_V);
- PSW |= ((z ? PSW_Z : 0) | (n ? PSW_N : 0) | (c ? PSW_C : 0));
- }
- // 1111 0010 1000 00Dn; rol Dn
- 8.0xf2+4.0x8,00,2.DN0:D0:::rol
- "rol"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F280 (); */
- unsigned32 value;
- int c,n,z;
- PC = cia;
- value = State.regs[REG_D0 + DN0];
- c = (value & 0x80000000) ? 1 : 0;
- value <<= 1;
- value |= ((PSW & PSW_C) != 0);
- State.regs[REG_D0 + DN0] = value;
- z = (value == 0);
- n = (value & 0x80000000) != 0;
- PSW &= ~(PSW_Z | PSW_N | PSW_C | PSW_V);
- PSW |= ((z ? PSW_Z : 0) | (n ? PSW_N : 0) | (c ? PSW_C : 0));
- }
- // 1100 1000 d8......; beq (d8,PC) (d8 is sign-extended)
- 8.0xc8+8.D8:S1:::beq
- "beq"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_C800 (); */
- PC = cia;
- if ((PSW & PSW_Z))
- {
- State.regs[REG_PC] += EXTEND8 (D8);
- nia = PC;
- }
- }
- // 1100 1001 d8......; bne (d8,PC) (d8 is sign-extended)
- 8.0xc9+8.D8:S1:::bne
- "bne"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_C900 (); */
- PC = cia;
- if (!(PSW & PSW_Z))
- {
- State.regs[REG_PC] += EXTEND8 (D8);
- nia = PC;
- }
- }
- // 1100 0001 d8......; bgt (d8,PC) (d8 is sign-extended)
- 8.0xc1+8.D8:S1:::bgt
- "bgt"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_C100 (); */
- PC = cia;
- if (!((PSW & PSW_Z)
- || (((PSW & PSW_N) != 0) ^ ((PSW & PSW_V) != 0))))
- {
- State.regs[REG_PC] += EXTEND8 (D8);
- nia = PC;
- }
- }
- // 1100 0010 d8......; bge (d8,PC) (d8 is sign-extended)
- 8.0xc2+8.D8:S1:::bge
- "bge"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_C200 (); */
- PC = cia;
- if (!(((PSW & PSW_N) != 0) ^ ((PSW & PSW_V) != 0)))
- {
- State.regs[REG_PC] += EXTEND8 (D8);
- nia = PC;
- }
- }
- // 1100 0011 d8......; ble (d8,PC) (d8 is sign-extended)
- 8.0xc3+8.D8:S1:::ble
- "ble"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_C300 (); */
- PC = cia;
- if ((PSW & PSW_Z)
- || (((PSW & PSW_N) != 0) ^ ((PSW & PSW_V) != 0)))
- {
- State.regs[REG_PC] += EXTEND8 (D8);
- nia = PC;
- }
- }
- // 1100 0000 d8......; blt (d8,PC) (d8 is sign-extended)
- 8.0xc0+8.D8:S1:::blt
- "blt"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_C000 (); */
- PC = cia;
- if (((PSW & PSW_N) != 0) ^ ((PSW & PSW_V) != 0))
- {
- State.regs[REG_PC] += EXTEND8 (D8);
- nia = PC;
- }
- }
- // 1100 0101 d8......; bhi (d8,PC) (d8 is sign-extended)
- 8.0xc5+8.D8:S1:::bhi
- "bhi"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_C500 (); */
- PC = cia;
- if (!(((PSW & PSW_C) != 0) || (PSW & PSW_Z) != 0))
- {
- State.regs[REG_PC] += EXTEND8 (D8);
- nia = PC;
- }
- }
- // 1100 0110 d8......; bcc (d8,PC) (d8 is sign-extended)
- 8.0xc6+8.D8:S1:::bcc
- "bcc"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_C600 (); */
- PC = cia;
- if (!(PSW & PSW_C))
- {
- State.regs[REG_PC] += EXTEND8 (D8);
- nia = PC;
- }
- }
- // 1100 0101 d8......; bls (d8,PC) (d8 is sign-extended)
- 8.0xc7+8.D8:S1:::bls
- "bls"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_C700 (); */
- PC = cia;
- if (((PSW & PSW_C) != 0) || (PSW & PSW_Z) != 0)
- {
- State.regs[REG_PC] += EXTEND8 (D8);
- nia = PC;
- }
- }
- // 1100 0100 d8......; bcs (d8,PC) (d8 is sign-extended)
- 8.0xc4+8.D8:S1:::bcs
- "bcs"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_C400 (); */
- PC = cia;
- if (PSW & PSW_C)
- {
- State.regs[REG_PC] += EXTEND8 (D8);
- nia = PC;
- }
- }
- // 1111 1000 1110 1000 d8......; bvc (d8,PC) (d8 is sign-extended)
- 8.0xf8+8.0xe8+8.D8:D1:::bvc
- "bvc"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F8E800 (); */
- PC = cia;
- if (!(PSW & PSW_V))
- {
- State.regs[REG_PC] += EXTEND8 (D8);
- nia = PC;
- }
- }
- // 1111 1000 1110 1001 d8......; bvs (d8,PC) (d8 is sign-extended)
- 8.0xf8+8.0xe9+8.D8:D1:::bvs
- "bvs"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F8E900 (); */
- PC = cia;
- if (PSW & PSW_V)
- {
- State.regs[REG_PC] += EXTEND8 (D8);
- nia = PC;
- }
- }
- // 1111 1000 1110 1010 d8......; bnc (d8,PC) (d8 is sign-extended)
- 8.0xf8+8.0xea+8.D8:D1:::bnc
- "bnc"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F8EA00 (); */
- PC = cia;
- if (!(PSW & PSW_N))
- {
- State.regs[REG_PC] += EXTEND8 (D8);
- nia = PC;
- }
- }
- // 1111 1000 1110 1010 d8......; bns (d8,PC) (d8 is sign-extended)
- 8.0xf8+8.0xeb+8.D8:D1:::bns
- "bns"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F8EB00 (); */
- PC = cia;
- if (PSW & PSW_N)
- {
- State.regs[REG_PC] += EXTEND8 (D8);
- nia = PC;
- }
- }
- // 1100 1010 d8......; bra (d8,PC) (d8 is sign-extended)
- 8.0xca+8.D8:S1:::bra
- "bra"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_CA00 (); */
- PC = cia;
- State.regs[REG_PC] += EXTEND8 (D8);
- nia = PC;
- }
- // 1101 1000; leq
- 8.0xd8:S0:::leq
- "leq"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_D8 (); */
- PC = cia;
- if (PSW & PSW_Z)
- {
- State.regs[REG_PC] = State.regs[REG_LAR] - 4;
- nia = PC;
- }
- }
- // 1101 1001; lne
- 8.0xd9:S0:::lne
- "lne"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_D9 (); */
- PC = cia;
- if (!(PSW & PSW_Z))
- {
- State.regs[REG_PC] = State.regs[REG_LAR] - 4;
- nia = PC;
- }
- }
- // 1101 0001; lgt
- 8.0xd1:S0:::lgt
- "lgt"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_D1 (); */
- PC = cia;
- if (!((PSW & PSW_Z)
- || (((PSW & PSW_N) != 0) ^ ((PSW & PSW_V) != 0))))
- {
- State.regs[REG_PC] = State.regs[REG_LAR] - 4;
- nia = PC;
- }
- }
- // 1101 0010; lge
- 8.0xd2:S0:::lge
- "lge"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_D2 (); */
- PC = cia;
- if (!(((PSW & PSW_N) != 0) ^ ((PSW & PSW_V) != 0)))
- {
- State.regs[REG_PC] = State.regs[REG_LAR] - 4;
- nia = PC;
- }
- }
- // 1101 0011; lle
- 8.0xd3:S0:::lle
- "lle"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_D3 (); */
- PC = cia;
- if ((PSW & PSW_Z)
- || (((PSW & PSW_N) != 0) ^ ((PSW & PSW_V) != 0)))
- {
- State.regs[REG_PC] = State.regs[REG_LAR] - 4;
- nia = PC;
- }
- }
- // 1101 0000; llt
- 8.0xd0:S0:::llt
- "llt"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_D0 (); */
- PC = cia;
- if (((PSW & PSW_N) != 0) ^ ((PSW & PSW_V) != 0))
- {
- State.regs[REG_PC] = State.regs[REG_LAR] - 4;
- nia = PC;
- }
- }
- // 1101 0101; lhi
- 8.0xd5:S0:::lhi
- "lhi"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_D5 (); */
- PC = cia;
- if (!(((PSW & PSW_C) != 0) || (PSW & PSW_Z) != 0))
- {
- State.regs[REG_PC] = State.regs[REG_LAR] - 4;
- nia = PC;
- }
- }
- // 1101 0110; lcc
- 8.0xd6:S0:::lcc
- "lcc"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_D6 (); */
- PC = cia;
- if (!(PSW & PSW_C))
- {
- State.regs[REG_PC] = State.regs[REG_LAR] - 4;
- nia = PC;
- }
- }
- // 1101 0111; lls
- 8.0xd7:S0:::lls
- "lls"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_D7 (); */
- PC = cia;
- if (((PSW & PSW_C) != 0) || (PSW & PSW_Z) != 0)
- {
- State.regs[REG_PC] = State.regs[REG_LAR] - 4;
- nia = PC;
- }
- }
- // 1101 0100; lcs
- 8.0xd4:S0:::lcs
- "lcs"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_D4 (); */
- PC = cia;
- if (PSW & PSW_C)
- {
- State.regs[REG_PC] = State.regs[REG_LAR] - 4;
- nia = PC;
- }
- }
- // 1101 1010; lra
- 8.0xda:S0:::lra
- "lra"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_DA (); */
- PC = cia;
- State.regs[REG_PC] = State.regs[REG_LAR] - 4;
- nia = PC;
- }
- // 1101 1010; setlb
- 8.0xdb:S0:::setlb
- "setlb"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_DB (); */
- PC = cia;
- State.regs[REG_LIR] = load_word (State.regs[REG_PC] + 1);
- State.regs[REG_LAR] = State.regs[REG_PC] + 5;
- }
- // 1111 0000 1111 01An; jmp (An)
- 8.0xf0+4.0xf,01,2.AN0:D0:::jmp
- "jmp"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F0F4 (); */
- PC = State.regs[REG_A0 + AN0];
- nia = PC;
- }
- // 1100 1100 d16.....; jmp (d16,PC) (d16 is sign-extended.)
- 8.0xcc+8.D16A+8.D16B:S2:::jmp
- "jmp"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_CC0000 (); */
- PC = cia + EXTEND16(FETCH16(D16A, D16B));
- nia = PC;
- }
- // 1101 1100 d32........; jmp (d32, PC)
- 8.0xdc+8.D32A+8.D32B+8.D32C+8.D32D:S4:::jmp
- "jmp"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_DC000000 (); */
- PC = cia + FETCH32(D32A, D32B, D32C, D32D);
- nia = PC;
- }
- // 1111 0000 1111 00An; calls (An)
- 8.0xf0+4.0xf,00,2.AN0:D0:::calls
- "calls"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F0F0 (); */
- unsigned32 next_pc, sp;
- PC = cia;
- sp = State.regs[REG_SP];
- next_pc = State.regs[REG_PC] + 2;
- store_word(sp, next_pc);
- State.regs[REG_MDR] = next_pc;
- State.regs[REG_PC] = State.regs[REG_A0 + AN0];
- nia = PC;
- }
- // 1111 1010 1111 1111 d16.....; calls (d16,PC) (d16 is sign-extended.)
- 8.0xfa+8.0xff+8.D16A+8.D16B:D2:::calls
- "calls"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FAFF0000 (); */
- unsigned32 next_pc, sp;
- PC = cia;
- sp = State.regs[REG_SP];
- next_pc = State.regs[REG_PC] + 4;
- store_word(sp, next_pc);
- State.regs[REG_MDR] = next_pc;
- State.regs[REG_PC] += EXTEND16 (FETCH16(D16A, D16B));
- nia = PC;
- }
- // 1111 1100 1111 1111 d32.....; calls (d32,PC)
- 8.0xfc+8.0xff+8.D32A+8.D32B+8.D32C+8.D32D:D4:::calls
- "calls"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FCFF0000 (); */
- unsigned32 next_pc, sp;
- PC = cia;
- sp = State.regs[REG_SP];
- next_pc = State.regs[REG_PC] + 6;
- store_word(sp, next_pc);
- State.regs[REG_MDR] = next_pc;
- State.regs[REG_PC] += FETCH32(D32A, D32B, D32C, D32D);
- nia = PC;
- }
- // 1111 0000 1111 1100; rets
- 8.0xf0+8.0xfc:D0:::rets
- "rets"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F0FC (); */
- unsigned32 sp;
- sp = State.regs[REG_SP];
- State.regs[REG_PC] = load_word(sp);
- nia = PC;
- }
- // 1111 0000 1111 1101; rti
- 8.0xf0+8.0xfd:D0:::rti
- "rti"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F0FD (); */
- unsigned32 sp;
- sp = State.regs[REG_SP];
- PSW = load_half(sp);
- State.regs[REG_PC] = load_word(sp+4);
- State.regs[REG_SP] +=8;
- nia = PC;
- }
- // 1111 0000 1111 1110; trap
- 8.0xf0+8.0xfe:D0:::trap
- "trap"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F0FE (); */
- unsigned32 sp, next_pc;
- PC = cia;
- sp = State.regs[REG_SP];
- next_pc = State.regs[REG_PC] + 2;
- store_word(sp, next_pc);
- nia = PC;
- }
- // 1111 0000 1111 1111; rtm
- 8.0xf0+8.0xff:D0:::rtm
- "rtm"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F0FF (); */
- PC = cia;
- abort ();
- }
- // 1100 1011; nop
- 8.0xcb:S0:::nop
- "nop"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_CB (); */
- PC = cia;
- }
- // 1111 0101 0000 DmDn; udf20 Dm,Dn
- 8.0xf5+4.0x0,2.DM1,2.DN0:D0:::putx
- "putx"
- *mn10300
- {
- /* OP_F500 (); */
- PC = cia;
- State.regs[REG_MDRQ] = State.regs[REG_D0 + DN0];
- }
- // 1111 0110 1111 DmDn; udf15 Dm,Dn
- 8.0xf6+4.0xf,2.DM1,2.DN0:D0:::getx
- "getx"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F6F0 (); */
- int z, n;
- PC = cia;
- z = (State.regs[REG_MDRQ] == 0);
- n = ((State.regs[REG_MDRQ] & 0x80000000) != 0);
- State.regs[REG_D0 + DN0] = State.regs[REG_MDRQ];
- PSW &= ~(PSW_Z | PSW_N | PSW_C | PSW_V);
- PSW |= (z ? PSW_Z : 0) | (n ? PSW_N : 0);
- }
- // 1111 0110 0000 DmDn; udf00 Dm,Dn
- 8.0xf6+4.0x0,2.DM1,2.DN0:D0:::mulq
- "mulq"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F600 (); */
- unsigned64 temp;
- int n, z;
- PC = cia;
- temp = ((signed64)(signed32)State.regs[REG_D0 + DN0]
- * (signed64)(signed32)State.regs[REG_D0 + DM1]);
- State.regs[REG_D0 + DN0] = temp & 0xffffffff;
- State.regs[REG_MDRQ] = (temp & 0xffffffff00000000LL) >> 32;;
- z = (State.regs[REG_D0 + DN0] == 0);
- n = (State.regs[REG_D0 + DN0] & 0x80000000) != 0;
- PSW &= ~(PSW_Z | PSW_N | PSW_C | PSW_V);
- PSW |= ((z ? PSW_Z : 0) | (n ? PSW_N : 0));
- }
- // 1111 1001 0000 00Dn imm8....; udf00 imm8,Dn (imm8 is sign-extended.)
- 8.0xf9+4.0x,00,2.DN0+8.IMM8:D1:::mulq
- "mulq"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F90000 (); */
- unsigned64 temp;
- int n, z;
- PC = cia;
- temp = ((signed64)(signed32)State.regs[REG_D0 + DN0]
- * (signed64)(signed32)EXTEND8 (IMM8));
- State.regs[REG_D0 + DN0] = temp & 0xffffffff;
- State.regs[REG_MDRQ] = (temp & 0xffffffff00000000LL) >> 32;;
- z = (State.regs[REG_D0 + DN0] == 0);
- n = (State.regs[REG_D0 + DN0] & 0x80000000) != 0;
- PSW &= ~(PSW_Z | PSW_N | PSW_C | PSW_V);
- PSW |= ((z ? PSW_Z : 0) | (n ? PSW_N : 0));
- }
- // 1111 1011 0000 00Dn imm16...; udf00 imm16,Dn (imm16 is sign-extended.)
- 8.0xfb+4.0x0,00,2.DN0+8.IMM16A+8.IMM16B:D2:::mulq
- "mulq"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FB000000 (); */
- unsigned64 temp;
- int n, z;
- PC = cia;
- temp = ((signed64)(signed32)State.regs[REG_D0 + DN0]
- * (signed64)(signed32)EXTEND16 (FETCH16(IMM16A, IMM16B)));
- State.regs[REG_D0 + DN0] = temp & 0xffffffff;
- State.regs[REG_MDRQ] = (temp & 0xffffffff00000000LL) >> 32;;
- z = (State.regs[REG_D0 + DN0] == 0);
- n = (State.regs[REG_D0 + DN0] & 0x80000000) != 0;
- PSW &= ~(PSW_Z | PSW_N | PSW_C | PSW_V);
- PSW |= ((z ? PSW_Z : 0) | (n ? PSW_N : 0));
- }
- // 1111 1101 0000 00Dn imm32...; udf00 imm32,Dn
- 8.0xfd+4.0x0,00,2.DN0+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4:::mulq
- "mulq"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FD000000 (); */
- unsigned64 temp;
- int n, z;
- PC = cia;
- temp = ((signed64)(signed32)State.regs[REG_D0 + DN0]
- * (signed64)(signed32)(FETCH32(IMM32A, IMM32B, IMM32C, IMM32D)));
- State.regs[REG_D0 + DN0] = temp & 0xffffffff;
- State.regs[REG_MDRQ] = (temp & 0xffffffff00000000LL) >> 32;;
- z = (State.regs[REG_D0 + DN0] == 0);
- n = (State.regs[REG_D0 + DN0] & 0x80000000) != 0;
- PSW &= ~(PSW_Z | PSW_N | PSW_C | PSW_V);
- PSW |= ((z ? PSW_Z : 0) | (n ? PSW_N : 0));
- }
- // 1111 0110 0001 DmDn; udf01 Dm,Dn
- 8.0xf6+4.0x1,2.DM1,2.DN0:D0:::mulqu
- "mulqu"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F610 (); */
- unsigned64 temp;
- int n, z;
- PC = cia;
- temp = ((unsigned64) State.regs[REG_D0 + DN0]
- * (unsigned64) State.regs[REG_D0 + DM1]);
- State.regs[REG_D0 + DN0] = temp & 0xffffffff;
- State.regs[REG_MDRQ] = (temp & 0xffffffff00000000LL) >> 32;;
- z = (State.regs[REG_D0 + DN0] == 0);
- n = (State.regs[REG_D0 + DN0] & 0x80000000) != 0;
- PSW &= ~(PSW_Z | PSW_N | PSW_C | PSW_V);
- PSW |= ((z ? PSW_Z : 0) | (n ? PSW_N : 0));
- }
- // 1111 1001 0001 01Dn imm8....; udfu01 imm8,Dn (imm8 is zero-extended.)
- 8.0xf9+4.0x1,01,2.DN0+8.IMM8:D1:::mulqu
- "mulqu"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F91400 (); */
- unsigned64 temp;
- int n, z;
- PC = cia;
- temp = ((unsigned64)State.regs[REG_D0 + DN0]
- * (unsigned64)EXTEND8 (IMM8));
- State.regs[REG_D0 + DN0] = temp & 0xffffffff;
- State.regs[REG_MDRQ] = (temp & 0xffffffff00000000LL) >> 32;;
- z = (State.regs[REG_D0 + DN0] == 0);
- n = (State.regs[REG_D0 + DN0] & 0x80000000) != 0;
- PSW &= ~(PSW_Z | PSW_N | PSW_C | PSW_V);
- PSW |= ((z ? PSW_Z : 0) | (n ? PSW_N : 0));
- }
- // 1111 1011 0001 01Dn imm16...; udfu01 imm16,Dn (imm16 is zero-extended.)
- 8.0xfb+4.0x1,01,2.DN0+8.IMM16A+8.IMM16B:D2:::mulqu
- "mulqu"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FB140000 (); */
- unsigned64 temp;
- int n, z;
- PC = cia;
- temp = ((unsigned64)State.regs[REG_D0 + DN0]
- * (unsigned64) EXTEND16 (FETCH16(IMM16A, IMM16B)));
- State.regs[REG_D0 + DN0] = temp & 0xffffffff;
- State.regs[REG_MDRQ] = (temp & 0xffffffff00000000LL) >> 32;;
- z = (State.regs[REG_D0 + DN0] == 0);
- n = (State.regs[REG_D0 + DN0] & 0x80000000) != 0;
- PSW &= ~(PSW_Z | PSW_N | PSW_C | PSW_V);
- PSW |= ((z ? PSW_Z : 0) | (n ? PSW_N : 0));
- }
- // 1111 1101 0001 01Dn imm32...; udfu01 imm32,Dn
- 8.0xfd+4.0x1,01,2.DN0+8.IMM32A+8.IMM32B+8.IMM32C+8.IMM32D:D4:::mulqu
- "mulqu"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FD140000 (); */
- unsigned64 temp;
- int n, z;
- PC = cia;
- temp = ((unsigned64)State.regs[REG_D0 + DN0]
- * (unsigned64)(FETCH32(IMM32A, IMM32B, IMM32C, IMM32D)));
- State.regs[REG_D0 + DN0] = temp & 0xffffffff;
- State.regs[REG_MDRQ] = (temp & 0xffffffff00000000LL) >> 32;;
- z = (State.regs[REG_D0 + DN0] == 0);
- n = (State.regs[REG_D0 + DN0] & 0x80000000) != 0;
- PSW &= ~(PSW_Z | PSW_N | PSW_C | PSW_V);
- PSW |= ((z ? PSW_Z : 0) | (n ? PSW_N : 0));
- }
- // 1111 0110 0100 DmDn; udf04 Dm,Dn
- 8.0xf6+4.0x4,2.DM1,2.DN0:D0:::sat16
- "sat16"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F640 (); */
- int temp;
- PC = cia;
- temp = State.regs[REG_D0 + DM1];
- temp = (temp > 0x7fff ? 0x7fff : temp);
- temp = (temp < -0x8000 ? -0x8000 : temp);
- State.regs[REG_D0 + DN0] = temp;
- }
- // 1111 0110 0101 DmDn; udf05 Dm,Dn
- 8.0xf6+4.0x5,2.DM1,2.DN0:D0:::sat24
- "sat24"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F650 (); */
- int temp;
- PC = cia;
- temp = State.regs[REG_D0 + DM1];
- temp = (temp > 0x7fffff ? 0x7fffff : temp);
- temp = (temp < -0x800000 ? -0x800000 : temp);
- State.regs[REG_D0 + DN0] = temp;
- }
- // 1111 0110 0111 DmDn; udf07 Dm,Dn
- 8.0xf6+4.0x7,2.DM1,2.DN0:D0:::bsch
- "bsch"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F670 (); */
- int temp, c;
- PC = cia;
- temp = State.regs[REG_D0 + DM1];
- temp <<= (State.regs[REG_D0 + DN0] & 0x1f);
- c = (temp != 0 ? 1 : 0);
- PSW &= ~(PSW_C);
- PSW |= (c ? PSW_C : 0);
- }
- // 1111 0000 1100 0000; syscall
- 8.0xf0+8.0xc0:D0:::syscall
- "syscall"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_F0C0 (); */
- PC = cia;
- do_syscall ();
- }
- // 1111 1111; break
- 8.0xff:S0:::break
- "break"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_FF (); */
- PC = cia;
- program_interrupt(SD, CPU, cia, SIM_SIGTRAP);
- }
- // 1100 1110 regs....; movm (SP),regs
- 8.0xce+8.REGS:S1:::movm
- "movm"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_CE00 (); */
- unsigned32 sp = State.regs[REG_SP];
- unsigned32 mask;
- PC = cia;
- mask = REGS;
- if (mask & 0x8)
- {
- sp += 4;
- State.regs[REG_LAR] = load_word (sp);
- sp += 4;
- State.regs[REG_LIR] = load_word (sp);
- sp += 4;
- State.regs[REG_MDR] = load_word (sp);
- sp += 4;
- State.regs[REG_A0 + 1] = load_word (sp);
- sp += 4;
- State.regs[REG_A0] = load_word (sp);
- sp += 4;
- State.regs[REG_D0 + 1] = load_word (sp);
- sp += 4;
- State.regs[REG_D0] = load_word (sp);
- sp += 4;
- }
- if (mask & 0x10)
- {
- State.regs[REG_A0 + 3] = load_word (sp);
- sp += 4;
- }
- if (mask & 0x20)
- {
- State.regs[REG_A0 + 2] = load_word (sp);
- sp += 4;
- }
- if (mask & 0x40)
- {
- State.regs[REG_D0 + 3] = load_word (sp);
- sp += 4;
- }
- if (mask & 0x80)
- {
- State.regs[REG_D0 + 2] = load_word (sp);
- sp += 4;
- }
- if (STATE_ARCHITECTURE (sd)->mach == bfd_mach_am33
- || STATE_ARCHITECTURE (sd)->mach == bfd_mach_am33_2
- )
- {
- if (mask & 0x1)
- {
- /* Need to restore MDRQ, MCRH, MCRL, and MCVF */
- sp += 16;
- State.regs[REG_E0 + 1] = load_word (sp);
- sp += 4;
- State.regs[REG_E0 + 0] = load_word (sp);
- sp += 4;
- }
- if (mask & 0x2)
- {
- State.regs[REG_E0 + 7] = load_word (sp);
- sp += 4;
- State.regs[REG_E0 + 6] = load_word (sp);
- sp += 4;
- State.regs[REG_E0 + 5] = load_word (sp);
- sp += 4;
- State.regs[REG_E0 + 4] = load_word (sp);
- sp += 4;
- }
- if (mask & 0x4)
- {
- State.regs[REG_E0 + 3] = load_word (sp);
- sp += 4;
- State.regs[REG_E0 + 2] = load_word (sp);
- sp += 4;
- }
- }
- /* And make sure to update the stack pointer. */
- State.regs[REG_SP] = sp;
- }
- // 1100 1111 regs....; movm regs,(SP)
- 8.0xcf+8.REGS:S1a:::movm
- "movm"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_CF00 (); */
- unsigned32 sp = State.regs[REG_SP];
- unsigned32 mask;
- PC = cia;
- mask = REGS;
- if (STATE_ARCHITECTURE (sd)->mach == bfd_mach_am33
- || STATE_ARCHITECTURE (sd)->mach == bfd_mach_am33_2
- )
- {
- if (mask & 0x4)
- {
- sp -= 4;
- store_word (sp, State.regs[REG_E0 + 2]);
- sp -= 4;
- store_word (sp, State.regs[REG_E0 + 3]);
- }
- if (mask & 0x2)
- {
- sp -= 4;
- store_word (sp, State.regs[REG_E0 + 4]);
- sp -= 4;
- store_word (sp, State.regs[REG_E0 + 5]);
- sp -= 4;
- store_word (sp, State.regs[REG_E0 + 6]);
- sp -= 4;
- store_word (sp, State.regs[REG_E0 + 7]);
- }
- if (mask & 0x1)
- {
- sp -= 4;
- store_word (sp, State.regs[REG_E0 + 0]);
- sp -= 4;
- store_word (sp, State.regs[REG_E0 + 1]);
- sp -= 16;
- /* Need to save MDRQ, MCRH, MCRL, and MCVF */
- }
- }
- if (mask & 0x80)
- {
- sp -= 4;
- store_word (sp, State.regs[REG_D0 + 2]);
- }
- if (mask & 0x40)
- {
- sp -= 4;
- store_word (sp, State.regs[REG_D0 + 3]);
- }
- if (mask & 0x20)
- {
- sp -= 4;
- store_word (sp, State.regs[REG_A0 + 2]);
- }
- if (mask & 0x10)
- {
- sp -= 4;
- store_word (sp, State.regs[REG_A0 + 3]);
- }
- if (mask & 0x8)
- {
- sp -= 4;
- store_word (sp, State.regs[REG_D0]);
- sp -= 4;
- store_word (sp, State.regs[REG_D0 + 1]);
- sp -= 4;
- store_word (sp, State.regs[REG_A0]);
- sp -= 4;
- store_word (sp, State.regs[REG_A0 + 1]);
- sp -= 4;
- store_word (sp, State.regs[REG_MDR]);
- sp -= 4;
- store_word (sp, State.regs[REG_LIR]);
- sp -= 4;
- store_word (sp, State.regs[REG_LAR]);
- sp -= 4;
- }
- /* And make sure to update the stack pointer. */
- State.regs[REG_SP] = sp;
- }
- // 1100 1101 d16..... regs.... imm8....;
- // call (d16,PC),regs,imm8 (d16 is sign-extended., imm8 is zero-extended.)
- 8.0xcd+8.D16A+8.D16B+8.REGS+8.IMM8:S4:::call
- "call"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_CD000000 (); */
- unsigned32 next_pc, sp;
- unsigned32 mask;
- PC = cia;
- sp = State.regs[REG_SP];
- next_pc = PC + 5;
- store_word(sp, next_pc);
- mask = REGS;
- if (STATE_ARCHITECTURE (sd)->mach == bfd_mach_am33
- || STATE_ARCHITECTURE (sd)->mach == bfd_mach_am33_2
- )
- {
- if (mask & 0x4)
- {
- sp -= 4;
- store_word (sp, State.regs[REG_E0 + 2]);
- sp -= 4;
- store_word (sp, State.regs[REG_E0 + 3]);
- }
- if (mask & 0x2)
- {
- sp -= 4;
- store_word (sp, State.regs[REG_E0 + 4]);
- sp -= 4;
- store_word (sp, State.regs[REG_E0 + 5]);
- sp -= 4;
- store_word (sp, State.regs[REG_E0 + 6]);
- sp -= 4;
- store_word (sp, State.regs[REG_E0 + 7]);
- }
- if (mask & 0x1)
- {
- sp -= 4;
- store_word (sp, State.regs[REG_E0 + 0]);
- sp -= 4;
- store_word (sp, State.regs[REG_E0 + 1]);
- sp -= 16;
- /* Need to save MDRQ, MCRH, MCRL, and MCVF */
- }
- }
- if (mask & 0x80)
- {
- sp -= 4;
- store_word (sp, State.regs[REG_D0 + 2]);
- }
- if (mask & 0x40)
- {
- sp -= 4;
- store_word (sp, State.regs[REG_D0 + 3]);
- }
- if (mask & 0x20)
- {
- sp -= 4;
- store_word (sp, State.regs[REG_A0 + 2]);
- }
- if (mask & 0x10)
- {
- sp -= 4;
- store_word (sp, State.regs[REG_A0 + 3]);
- }
- if (mask & 0x8)
- {
- sp -= 4;
- store_word (sp, State.regs[REG_D0]);
- sp -= 4;
- store_word (sp, State.regs[REG_D0 + 1]);
- sp -= 4;
- store_word (sp, State.regs[REG_A0]);
- sp -= 4;
- store_word (sp, State.regs[REG_A0 + 1]);
- sp -= 4;
- store_word (sp, State.regs[REG_MDR]);
- sp -= 4;
- store_word (sp, State.regs[REG_LIR]);
- sp -= 4;
- store_word (sp, State.regs[REG_LAR]);
- sp -= 4;
- }
- /* Update the stack pointer, note that the register saves to do not
- modify SP. The SP adjustment is derived totally from the imm8
- field. */
- State.regs[REG_SP] -= IMM8;
- State.regs[REG_MDR] = next_pc;
- State.regs[REG_PC] += EXTEND16 (FETCH16(D16A, D16B));
- nia = PC;
- }
- // 1101 1101 d32..... regs.... imm8....;
- // call (d32,PC),regs,imm8 (imm8 is zero-extended.)
- 8.0xdd+8.D32A+8.D32B+8.D32C+8.D32D+8.REGS+8.IMM8:S6:::call
- "call"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_DD000000 (); */
- unsigned32 next_pc, sp;
- unsigned32 mask;
- PC = cia;
- sp = State.regs[REG_SP];
- next_pc = State.regs[REG_PC] + 7;
- /* could assert that nia == next_pc here */
- store_word(sp, next_pc);
- mask = REGS;
- if (STATE_ARCHITECTURE (sd)->mach == bfd_mach_am33
- || STATE_ARCHITECTURE (sd)->mach == bfd_mach_am33_2
- )
- {
- if (mask & 0x4)
- {
- sp -= 4;
- store_word (sp, State.regs[REG_E0 + 2]);
- sp -= 4;
- store_word (sp, State.regs[REG_E0 + 3]);
- }
- if (mask & 0x2)
- {
- sp -= 4;
- store_word (sp, State.regs[REG_E0 + 4]);
- sp -= 4;
- store_word (sp, State.regs[REG_E0 + 5]);
- sp -= 4;
- store_word (sp, State.regs[REG_E0 + 6]);
- sp -= 4;
- store_word (sp, State.regs[REG_E0 + 7]);
- }
- if (mask & 0x1)
- {
- sp -= 4;
- store_word (sp, State.regs[REG_E0 + 0]);
- sp -= 4;
- store_word (sp, State.regs[REG_E0 + 1]);
- sp -= 16;
- /* Need to save MDRQ, MCRH, MCRL, and MCVF */
- }
- }
- if (mask & 0x80)
- {
- sp -= 4;
- store_word (sp, State.regs[REG_D0 + 2]);
- }
- if (mask & 0x40)
- {
- sp -= 4;
- store_word (sp, State.regs[REG_D0 + 3]);
- }
- if (mask & 0x20)
- {
- sp -= 4;
- store_word (sp, State.regs[REG_A0 + 2]);
- }
- if (mask & 0x10)
- {
- sp -= 4;
- store_word (sp, State.regs[REG_A0 + 3]);
- }
- if (mask & 0x8)
- {
- sp -= 4;
- store_word (sp, State.regs[REG_D0]);
- sp -= 4;
- store_word (sp, State.regs[REG_D0 + 1]);
- sp -= 4;
- store_word (sp, State.regs[REG_A0]);
- sp -= 4;
- store_word (sp, State.regs[REG_A0 + 1]);
- sp -= 4;
- store_word (sp, State.regs[REG_MDR]);
- sp -= 4;
- store_word (sp, State.regs[REG_LIR]);
- sp -= 4;
- store_word (sp, State.regs[REG_LAR]);
- sp -= 4;
- }
- /* Update the stack pointer, note that the register saves to do not
- modify SP. The SP adjustment is derived totally from the imm8
- field. */
- State.regs[REG_SP] -= IMM8;
- State.regs[REG_MDR] = next_pc;
- State.regs[REG_PC] += FETCH32(D32A, D32B, D32C, D32D);
- nia = PC;
- }
- // 1101 1111 regs.... imm8....; ret regs,imm8 (imm8 is zero-extended.)
- 8.0xdf+8.REGS+8.IMM8:S2:::ret
- "ret"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_DF0000 (); */
- unsigned32 sp, offset;
- unsigned32 mask;
- PC = cia;
- State.regs[REG_SP] += IMM8;
- sp = State.regs[REG_SP];
- offset = -4;
- mask = REGS;
- if (STATE_ARCHITECTURE (sd)->mach == bfd_mach_am33
- || STATE_ARCHITECTURE (sd)->mach == bfd_mach_am33_2
- )
- {
- if (mask & 0x4)
- {
- State.regs[REG_E0 + 2] = load_word (sp + offset);
- offset -= 4;
- State.regs[REG_E0 + 3] = load_word (sp + offset);
- offset -= 4;
- }
- if (mask & 0x2)
- {
- State.regs[REG_E0 + 4] = load_word (sp + offset);
- offset -= 4;
- State.regs[REG_E0 + 5] = load_word (sp + offset);
- offset -= 4;
- State.regs[REG_E0 + 6] = load_word (sp + offset);
- offset -= 4;
- State.regs[REG_E0 + 7] = load_word (sp + offset);
- offset -= 4;
- }
- if (mask & 0x1)
- {
- /* Need to restore MDRQ, MCRH, MCRL, and MCVF */
- offset -= 16;
- State.regs[REG_E0 + 0] = load_word (sp + offset);
- offset -= 4;
- State.regs[REG_E0 + 1] = load_word (sp + offset);
- offset -= 4;
- }
- }
- if (mask & 0x80)
- {
- State.regs[REG_D0 + 2] = load_word (sp + offset);
- offset -= 4;
- }
- if (mask & 0x40)
- {
- State.regs[REG_D0 + 3] = load_word (sp + offset);
- offset -= 4;
- }
- if (mask & 0x20)
- {
- State.regs[REG_A0 + 2] = load_word (sp + offset);
- offset -= 4;
- }
- if (mask & 0x10)
- {
- State.regs[REG_A0 + 3] = load_word (sp + offset);
- offset -= 4;
- }
- if (mask & 0x8)
- {
- State.regs[REG_D0] = load_word (sp + offset);
- offset -= 4;
- State.regs[REG_D0 + 1] = load_word (sp + offset);
- offset -= 4;
- State.regs[REG_A0] = load_word (sp + offset);
- offset -= 4;
- State.regs[REG_A0 + 1] = load_word (sp + offset);
- offset -= 4;
- State.regs[REG_MDR] = load_word (sp + offset);
- offset -= 4;
- State.regs[REG_LIR] = load_word (sp + offset);
- offset -= 4;
- State.regs[REG_LAR] = load_word (sp + offset);
- offset -= 4;
- }
- /* Restore the PC value. */
- State.regs[REG_PC] = load_word(sp);
- nia = PC;
- }
- // 1101 1110 regs.... imm8....; retf regs,imm8 (imm8 is zero-extended.)
- 8.0xde+8.REGS+8.IMM8:S2:::retf
- "retf"
- *mn10300
- *am33
- *am33_2
- {
- /* OP_DE0000 (); */
- unsigned32 sp, offset;
- unsigned32 mask;
- PC = cia;
- State.regs[REG_SP] += IMM8;
- sp = State.regs[REG_SP];
- State.regs[REG_PC] = State.regs[REG_MDR];
- offset = -4;
- mask = REGS;
- if (STATE_ARCHITECTURE (sd)->mach == bfd_mach_am33
- || STATE_ARCHITECTURE (sd)->mach == bfd_mach_am33_2
- )
- {
- if (mask & 0x4)
- {
- State.regs[REG_E0 + 2] = load_word (sp + offset);
- offset -= 4;
- State.regs[REG_E0 + 3] = load_word (sp + offset);
- offset -= 4;
- }
- if (mask & 0x2)
- {
- State.regs[REG_E0 + 4] = load_word (sp + offset);
- offset -= 4;
- State.regs[REG_E0 + 5] = load_word (sp + offset);
- offset -= 4;
- State.regs[REG_E0 + 6] = load_word (sp + offset);
- offset -= 4;
- State.regs[REG_E0 + 7] = load_word (sp + offset);
- offset -= 4;
- }
- if (mask & 0x1)
- {
- /* Need to restore MDRQ, MCRH, MCRL, and MCVF */
- offset -= 16;
- State.regs[REG_E0 + 0] = load_word (sp + offset);
- offset -= 4;
- State.regs[REG_E0 + 1] = load_word (sp + offset);
- offset -= 4;
- }
- }
- if (mask & 0x80)
- {
- State.regs[REG_D0 + 2] = load_word (sp + offset);
- offset -= 4;
- }
- if (mask & 0x40)
- {
- State.regs[REG_D0 + 3] = load_word (sp + offset);
- offset -= 4;
- }
- if (mask & 0x20)
- {
- State.regs[REG_A0 + 2] = load_word (sp + offset);
- offset -= 4;
- }
- if (mask & 0x10)
- {
- State.regs[REG_A0 + 3] = load_word (sp + offset);
- offset -= 4;
- }
- if (mask & 0x8)
- {
- State.regs[REG_D0] = load_word (sp + offset);
- offset -= 4;
- State.regs[REG_D0 + 1] = load_word (sp + offset);
- offset -= 4;
- State.regs[REG_A0] = load_word (sp + offset);
- offset -= 4;
- State.regs[REG_A0 + 1] = load_word (sp + offset);
- offset -= 4;
- State.regs[REG_MDR] = load_word (sp + offset);
- offset -= 4;
- State.regs[REG_LIR] = load_word (sp + offset);
- offset -= 4;
- State.regs[REG_LAR] = load_word (sp + offset);
- offset -= 4;
- }
- nia = PC;
- }
- :include::am33:am33.igen
|