m16.igen 21 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237
  1. // -*- C -*-
  2. //
  3. //
  4. // MIPS Architecture:
  5. //
  6. // CPU Instruction Set (mips16)
  7. //
  8. // The instructions in this section are ordered according
  9. // to http://www.sgi.com/MIPS/arch/MIPS16/mips16.pdf.
  10. // The MIPS16 codes registers in a special way, map from one to the other.
  11. // :<type>:<flags>:<models>:<typedef>:<name>:<field>:<expression>
  12. :compute:::int:TRX:RX:((RX < 2) ? (16 + RX) \: RX)
  13. :compute:::int:TRY:RY:((RY < 2) ? (16 + RY) \: RY)
  14. :compute:::int:TRZ:RZ:((RZ < 2) ? (16 + RZ) \: RZ)
  15. :compute:::int:SHIFT:SHAMT:((SHAMT == 0) ? 8 \: SHAMT)
  16. :compute:::int:SHAMT:SHAMT_4_0,S5:(LSINSERTED (S5, 5, 5) | SHAMT_4_0)
  17. :compute:::address_word:IMMEDIATE:IMM_25_21,IMM_20_16,IMMED_15_0:(LSINSERTED (IMM_25_21, 25, 21) | LSINSERTED (IMM_20_16, 20, 16) | LSINSERTED (IMMED_15_0, 15, 0))
  18. :compute:::int:R32:R32L,R32H:((R32H << 3) | R32L)
  19. :compute:::address_word:IMMEDIATE:IMM_10_5,IMM_15_11,IMM_4_0:(LSINSERTED (IMM_10_5, 10, 5) | LSINSERTED (IMM_15_11, 15, 11) | LSINSERTED (IMM_4_0, 4, 0))
  20. :compute:::address_word:IMMEDIATE:IMM_10_4,IMM_14_11,IMM_3_0:(LSINSERTED (IMM_10_4, 10, 4) | LSINSERTED (IMM_14_11, 14, 11) | LSINSERTED (IMM_3_0, 3, 0))
  21. // Load and Store Instructions
  22. 10000,3.RX,3.RY,5.IMMED:RRI:16::LB
  23. "lb r<TRY>, <IMMED> (r<TRX>)"
  24. *mips16:
  25. *vr4100:
  26. {
  27. GPR[TRY] = EXTEND8 (do_load (SD_, AccessLength_BYTE, GPR[TRX], IMMED));
  28. }
  29. 11110,6.IMM_10_5,5.IMM_15_11 + 10000,3.RX,3.RY,5.IMM_4_0:EXT-RRI:16::LB
  30. "lb r<TRY>, <IMMEDIATE> (r<TRX>)"
  31. *mips16:
  32. *vr4100:
  33. {
  34. GPR[TRY] = EXTEND8 (do_load (SD_, AccessLength_BYTE, GPR[TRX], EXTEND16 (IMMEDIATE)));
  35. }
  36. 10100,3.RX,3.RY,5.IMMED:RRI:16::LBU
  37. "lbu r<TRY>, <IMMED> (r<TRX>)"
  38. *mips16:
  39. *vr4100:
  40. {
  41. GPR[TRY] = do_load (SD_, AccessLength_BYTE, GPR[TRX], IMMED);
  42. }
  43. 11110,6.IMM_10_5,5.IMM_15_11 + 10100,3.RX,3.RY,5.IMM_4_0:EXT-RRI:16::LBU
  44. "lbu r<TRY>, <IMMEDIATE> (r<TRX>)"
  45. *mips16:
  46. *vr4100:
  47. {
  48. GPR[TRY] = do_load (SD_, AccessLength_BYTE, GPR[TRX], EXTEND16 (IMMEDIATE));
  49. }
  50. 10001,3.RX,3.RY,5.IMMED:RRI:16::LH
  51. "lh r<TRY>, <IMMED> (r<TRX>)"
  52. *mips16:
  53. *vr4100:
  54. {
  55. GPR[TRY] = EXTEND16 (do_load (SD_, AccessLength_HALFWORD, GPR[TRX], IMMED << 1));
  56. }
  57. 11110,6.IMM_10_5,5.IMM_15_11 + 10001,3.RX,3.RY,5.IMM_4_0:EXT-RRI:16::LH
  58. "lh r<TRY>, <IMMEDIATE> (r<TRX>)"
  59. *mips16:
  60. *vr4100:
  61. {
  62. GPR[TRY] = EXTEND16 (do_load (SD_, AccessLength_HALFWORD, GPR[TRX], EXTEND16 (IMMEDIATE)));
  63. }
  64. 10101,3.RX,3.RY,5.IMMED:RRI:16::LHU
  65. "lhu r<TRY>, <IMMED> (r<TRX>)"
  66. *mips16:
  67. *vr4100:
  68. {
  69. GPR[TRY] = do_load (SD_, AccessLength_HALFWORD, GPR[TRX], IMMED << 1);
  70. }
  71. 11110,6.IMM_10_5,5.IMM_15_11 + 10101,3.RX,3.RY,5.IMM_4_0:EXT-RRI:16::LHU
  72. "lhu r<TRY>, <IMMEDIATE> (r<TRX>)"
  73. *mips16:
  74. *vr4100:
  75. {
  76. GPR[TRY] = do_load (SD_, AccessLength_HALFWORD, GPR[TRX], EXTEND16 (IMMEDIATE));
  77. }
  78. 10011,3.RX,3.RY,5.IMMED:RRI:16::LW
  79. "lw r<TRY>, <IMMED> (r<TRX>)"
  80. *mips16:
  81. *vr4100:
  82. {
  83. GPR[TRY] = EXTEND32 (do_load (SD_, AccessLength_WORD, GPR[TRX], IMMED << 2));
  84. }
  85. 11110,6.IMM_10_5,5.IMM_15_11 + 10011,3.RX,3.RY,5.IMM_4_0:EXT-RRI:16::LW
  86. "lw r<TRY>, <IMMEDIATE> (r<TRX>)"
  87. *mips16:
  88. *vr4100:
  89. {
  90. GPR[TRY] = EXTEND32 (do_load (SD_, AccessLength_WORD, GPR[TRX], EXTEND16 (IMMEDIATE)));
  91. }
  92. 10110,3.RX,8.IMMED:RI:16::LWPC
  93. "lw r<TRX>, <IMMED> (PC)"
  94. *mips16:
  95. *vr4100:
  96. {
  97. GPR[TRX] = EXTEND32 (do_load (SD_, AccessLength_WORD,
  98. basepc (SD_) & ~3, IMMED << 2));
  99. }
  100. 11110,6.IMM_10_5,5.IMM_15_11 + 10110,3.RX,000,5.IMM_4_0:EXT-RI:16::LWPC
  101. "lw r<TRX>, <IMMEDIATE> (PC)"
  102. *mips16:
  103. *vr4100:
  104. {
  105. GPR[TRX] = EXTEND32 (do_load (SD_, AccessLength_WORD, basepc (SD_) & ~3, EXTEND16 (IMMEDIATE)));
  106. }
  107. 10010,3.RX,8.IMMED:RI:16::LWSP
  108. "lw r<TRX>, <IMMED> (SP)"
  109. *mips16:
  110. *vr4100:
  111. {
  112. GPR[TRX] = EXTEND32 (do_load (SD_, AccessLength_WORD, SP, IMMED << 2));
  113. }
  114. 11110,6.IMM_10_5,5.IMM_15_11 + 10010,3.RX,000,5.IMM_4_0:EXT-RI:16::LWSP
  115. "lw r<TRX>, <IMMEDIATE> (SP)"
  116. *mips16:
  117. *vr4100:
  118. {
  119. GPR[TRX] = EXTEND32 (do_load (SD_, AccessLength_WORD, SP, EXTEND16 (IMMEDIATE)));
  120. }
  121. 10111,3.RX,3.RY,5.IMMED:RRI:16::LWU
  122. "lwu r<TRY>, <IMMED> (r<TRX>)"
  123. *mips16:
  124. *vr4100:
  125. {
  126. GPR[TRY] = do_load (SD_, AccessLength_WORD, GPR[TRX], IMMED << 2);
  127. }
  128. 11110,6.IMM_10_5,5.IMM_15_11 + 10111,3.RX,3.RY,5.IMM_4_0:EXT-RRI:16::LWU
  129. "lwu r<TRY>, <IMMEDIATE> (r<TRX>)"
  130. *mips16:
  131. *vr4100:
  132. {
  133. GPR[TRY] = do_load (SD_, AccessLength_WORD, GPR[TRX], EXTEND16 (IMMEDIATE));
  134. }
  135. 00111,3.RX,3.RY,5.IMMED:RRI:16::LD
  136. "ld r<TRY>, <IMMED> (r<TRX>)"
  137. *mips16:
  138. *vr4100:
  139. {
  140. GPR[TRY] = do_load (SD_, AccessLength_DOUBLEWORD, GPR[TRX], IMMED << 3);
  141. }
  142. 11110,6.IMM_10_5,5.IMM_15_11 + 00111,3.RX,3.RY,5.IMM_4_0:EXT-RRI:16::LD
  143. "ld r<TRY>, <IMMEDIATE> (r<TRX>)"
  144. *mips16:
  145. *vr4100:
  146. {
  147. GPR[TRY] = do_load (SD_, AccessLength_DOUBLEWORD, GPR[TRX], EXTEND16 (IMMEDIATE));
  148. }
  149. 11111,100,3.RY,5.IMMED:RI64:16::LDPC
  150. "ld r<TRY>, <IMMED> (PC)"
  151. *mips16:
  152. *vr4100:
  153. {
  154. GPR[TRY] = do_load (SD_, AccessLength_DOUBLEWORD,
  155. basepc (SD_) & ~7, IMMED << 3);
  156. }
  157. 11110,6.IMM_10_5,5.IMM_15_11 + 11111,100,3.RY,5.IMM_4_0:EXT-RI64:16::LDPC
  158. "ld r<TRY>, <IMMEDIATE> (PC)"
  159. *mips16:
  160. *vr4100:
  161. {
  162. GPR[TRY] = do_load (SD_, AccessLength_DOUBLEWORD, basepc (SD_) & ~7, EXTEND16 (IMMEDIATE));
  163. }
  164. 11111,000,3.RY,5.IMMED:RI64:16::LDSP
  165. "ld r<TRY>, <IMMED> (SP)"
  166. *mips16:
  167. *vr4100:
  168. {
  169. GPR[TRY] = do_load (SD_, AccessLength_DOUBLEWORD, SP, IMMED << 3);
  170. }
  171. 11110,6.IMM_10_5,5.IMM_15_11 + 11111,000,3.RY,5.IMM_4_0:EXT-RI64:16::LDSP
  172. "ld r<TRY>, <IMMEDIATE> (SP)"
  173. *mips16:
  174. *vr4100:
  175. {
  176. GPR[TRY] = do_load (SD_, AccessLength_DOUBLEWORD, SP, EXTEND16 (IMMEDIATE));
  177. }
  178. 11000,3.RX,3.RY,5.IMMED:RRI:16::SB
  179. "sb r<TRY>, <IMMED> (r<TRX>)"
  180. *mips16:
  181. *vr4100:
  182. {
  183. do_store (SD_, AccessLength_BYTE, GPR[TRX], IMMED, GPR[TRY]);
  184. }
  185. 11110,6.IMM_10_5,5.IMM_15_11 + 11000,3.RX,3.RY,5.IMM_4_0:EXT-RRI:16::SB
  186. "sb r<TRY>, <IMMEDIATE> (r<TRX>)"
  187. *mips16:
  188. *vr4100:
  189. {
  190. do_store (SD_, AccessLength_BYTE, GPR[TRX], EXTEND16 (IMMEDIATE), GPR[TRY]);
  191. }
  192. 11001,3.RX,3.RY,5.IMMED:RRI:16::SH
  193. "sh r<TRY>, <IMMED> (r<TRX>)"
  194. *mips16:
  195. *vr4100:
  196. {
  197. do_store (SD_, AccessLength_HALFWORD, GPR[TRX], IMMED << 1, GPR[TRY]);
  198. }
  199. 11110,6.IMM_10_5,5.IMM_15_11 + 11001,3.RX,3.RY,5.IMM_4_0:EXT-RRI:16::SH
  200. "sh r<TRY>, <IMMEDIATE> (r<TRX>)"
  201. *mips16:
  202. *vr4100:
  203. {
  204. do_store (SD_, AccessLength_HALFWORD, GPR[TRX], EXTEND16 (IMMEDIATE), GPR[TRY]);
  205. }
  206. 11011,3.RX,3.RY,5.IMMED:RRI:16::SW
  207. "sw r<TRY>, <IMMED> (r<TRX>)"
  208. *mips16:
  209. *vr4100:
  210. {
  211. do_store (SD_, AccessLength_WORD, GPR[TRX], IMMED << 2, GPR[TRY]);
  212. }
  213. 11110,6.IMM_10_5,5.IMM_15_11 + 11011,3.RX,3.RY,5.IMM_4_0:EXT-RRI:16::SW
  214. "sw r<TRY>, <IMMEDIATE> (r<TRX>)"
  215. *mips16:
  216. *vr4100:
  217. {
  218. do_store (SD_, AccessLength_WORD, GPR[TRX], EXTEND16 (IMMEDIATE), GPR[TRY]);
  219. }
  220. 11010,3.RX,8.IMMED:RI:16::SWSP
  221. "sw r<TRX>, <IMMED> (SP)"
  222. *mips16:
  223. *vr4100:
  224. {
  225. do_store (SD_, AccessLength_WORD, SP, IMMED << 2, GPR[TRX]);
  226. }
  227. 11110,6.IMM_10_5,5.IMM_15_11 + 11010,3.RX,000,5.IMM_4_0:EXT-RI:16::SWSP
  228. "sw r<TRX>, <IMMEDIATE> (SP)"
  229. *mips16:
  230. *vr4100:
  231. {
  232. do_store (SD_, AccessLength_WORD, SP, EXTEND16 (IMMEDIATE), GPR[TRX]);
  233. }
  234. 01100,010,8.IMMED:I8:16::SWRASP
  235. "sw r<RAIDX>, <IMMED> (SP)"
  236. *mips16:
  237. *vr4100:
  238. {
  239. do_store (SD_, AccessLength_WORD, SP, IMMED << 2, RA);
  240. }
  241. 11110,6.IMM_10_5,5.IMM_15_11 + 01100,010,000,5.IMM_4_0:EXT-I8:16::SWRASP
  242. "sw r<RAIDX>, <IMMEDIATE> (SP)"
  243. *mips16:
  244. *vr4100:
  245. {
  246. do_store (SD_, AccessLength_WORD, SP, EXTEND16 (IMMEDIATE), RA);
  247. }
  248. 01111,3.RX,3.RY,5.IMMED:RRI:16::SD
  249. "sd r<TRY>, <IMMED> (r<TRX>)"
  250. *mips16:
  251. *vr4100:
  252. {
  253. do_store (SD_, AccessLength_DOUBLEWORD, GPR[TRX], IMMED << 3, GPR[TRY]);
  254. }
  255. 11110,6.IMM_10_5,5.IMM_15_11 + 01111,3.RX,3.RY,5.IMM_4_0:EXT-RRI:16::SD
  256. "sd r<TRY>, <IMMEDIATE> (r<TRX>)"
  257. *mips16:
  258. *vr4100:
  259. {
  260. do_store (SD_, AccessLength_DOUBLEWORD, GPR[TRX], EXTEND16 (IMMEDIATE), GPR[TRY]);
  261. }
  262. 11111,001,3.RY,5.IMMED:RI64:16::SDSP
  263. "sd r<TRY>, <IMMED> (SP)"
  264. *mips16:
  265. *vr4100:
  266. {
  267. do_store (SD_, AccessLength_DOUBLEWORD, SP, IMMED << 3, GPR[TRY]);
  268. }
  269. 11110,6.IMM_10_5,5.IMM_15_11 + 11111,001,3.RY,5.IMM_4_0:EXT-RI64:16::SDSP
  270. "sd r<TRY>, <IMMEDIATE> (SP)"
  271. *mips16:
  272. *vr4100:
  273. {
  274. do_store (SD_, AccessLength_DOUBLEWORD, SP, EXTEND16 (IMMEDIATE), GPR[TRY]);
  275. }
  276. 11111,010,8.IMMED:I64:16::SDRASP
  277. "sd r<RAIDX>, <IMMED> (SP)"
  278. *mips16:
  279. *vr4100:
  280. {
  281. do_store (SD_, AccessLength_DOUBLEWORD, SP, IMMED << 3, RA);
  282. }
  283. 11110,6.IMM_10_5,5.IMM_15_11 + 11111,010,000,5.IMM_4_0:EXT-I64:16::SDRASP
  284. "sd r<RAIDX>, <IMMEDIATE> (SP)"
  285. *mips16:
  286. *vr4100:
  287. {
  288. do_store (SD_, AccessLength_DOUBLEWORD, SP, EXTEND16 (IMMEDIATE), RA);
  289. }
  290. // ALU Immediate Instructions
  291. 01101,3.RX,8.IMMED:RI:16::LI
  292. "li r<TRX>, <IMMED>"
  293. *mips16:
  294. *vr4100:
  295. {
  296. do_ori (SD_, 0, TRX, IMMED);
  297. }
  298. 11110,6.IMM_10_5,5.IMM_15_11 + 01101,3.RX,000,5.IMM_4_0:EXT-RI:16::LI
  299. "li r<TRX>, <IMMEDIATE>"
  300. *mips16:
  301. *vr4100:
  302. {
  303. do_ori (SD_, 0, TRX, IMMEDIATE);
  304. }
  305. 01000,3.RX,3.RY,0,4.IMMED:RRI-A:16::ADDIU
  306. "addiu r<TRY>, r<TRX>, <IMMED>"
  307. *mips16:
  308. *vr4100:
  309. {
  310. do_addiu (SD_, TRX, TRY, EXTEND4 (IMMED));
  311. }
  312. 11110,7.IMM_10_4,4.IMM_14_11 + 01000,3.RX,3.RY,0,4.IMM_3_0:EXT-RRI-A:16::ADDIU
  313. "addiu r<TRY>, r<TRX>, <IMMEDIATE>"
  314. *mips16:
  315. *vr4100:
  316. {
  317. do_addiu (SD_, TRX, TRY, EXTEND15 (IMMEDIATE));
  318. }
  319. 01001,3.RX,8.IMMED:RI:16::ADDIU8
  320. "addiu r<TRX>, <IMMED>"
  321. *mips16:
  322. *vr4100:
  323. {
  324. do_addiu (SD_, TRX, TRX, EXTEND8 (IMMED));
  325. }
  326. 11110,6.IMM_10_5,5.IMM_15_11 + 01001,3.RX,000,5.IMM_4_0:EXT-RI:16::ADDIU8
  327. "addiu r<TRX>, <IMMEDIATE>"
  328. *mips16:
  329. *vr4100:
  330. {
  331. do_addiu (SD_, TRX, TRX, EXTEND16 (IMMEDIATE));
  332. }
  333. 01100,011,8.IMMED:I8:16::ADJSP
  334. "addiu SP, <IMMED>"
  335. *mips16:
  336. *vr4100:
  337. {
  338. do_addiu (SD_, SPIDX, SPIDX, EXTEND8 (IMMED) << 3);
  339. }
  340. 11110,6.IMM_10_5,5.IMM_15_11 + 01100,011,000,5.IMM_4_0:EXT-I8:16::ADJSP
  341. "addiu SP, <IMMEDIATE>"
  342. *mips16:
  343. *vr4100:
  344. {
  345. do_addiu (SD_, SPIDX, SPIDX, EXTEND16 (IMMEDIATE));
  346. }
  347. 00001,3.RX,8.IMMED:RI:16::ADDIUPC
  348. "addiu r<TRX>, PC, <IMMED>"
  349. *mips16:
  350. *vr4100:
  351. {
  352. unsigned32 temp = (basepc (SD_) & ~3) + (IMMED << 2);
  353. GPR[TRX] = EXTEND32 (temp);
  354. }
  355. 11110,6.IMM_10_5,5.IMM_15_11 + 00001,3.RX,000,5.IMM_4_0:EXT-RI:16::ADDIUPC
  356. "addiu r<TRX>, PC, <IMMEDIATE>"
  357. *mips16:
  358. *vr4100:
  359. {
  360. unsigned32 temp = (basepc (SD_) & ~3) + EXTEND16 (IMMEDIATE);
  361. GPR[TRX] = EXTEND32 (temp);
  362. }
  363. 00000,3.RX,8.IMMED:RI:16::ADDIUSP
  364. "addiu r<TRX>, SP, <IMMED>"
  365. *mips16:
  366. *vr4100:
  367. {
  368. do_addiu (SD_, SPIDX, TRX, IMMED << 2);
  369. }
  370. 11110,6.IMM_10_5,5.IMM_15_11 + 00000,3.RX,000,5.IMM_4_0:EXT-RI:16::ADDIUSP
  371. "addiu r<TRX>, SP, <IMMEDIATE>"
  372. *mips16:
  373. *vr4100:
  374. {
  375. do_addiu (SD_, SPIDX, TRX, EXTEND16 (IMMEDIATE));
  376. }
  377. 01000,3.RX,3.RY,1,4.IMMED:RRI-A:16::DADDIU
  378. "daddiu r<TRY>, r<TRX>, <IMMED>"
  379. *mips16:
  380. *vr4100:
  381. {
  382. do_daddiu (SD_, TRX, TRY, EXTEND4 (IMMED));
  383. }
  384. 11110,7.IMM_10_4,4.IMM_14_11 + 01000,3.RX,3.RY,1,4.IMM_3_0:EXT-RRI-A:16::DADDIU
  385. "daddiu r<TRY>, r<TRX>, <IMMEDIATE>"
  386. *mips16:
  387. *vr4100:
  388. {
  389. do_daddiu (SD_, TRX, TRY, EXTEND15 (IMMEDIATE));
  390. }
  391. 11111,101,3.RY,5.IMMED:RI64:16::DADDIU5
  392. "daddiu r<TRY>, <IMMED>"
  393. *mips16:
  394. *vr4100:
  395. {
  396. do_daddiu (SD_, TRY, TRY, EXTEND5 (IMMED));
  397. }
  398. 11110,6.IMM_10_5,5.IMM_15_11 + 11111,101,3.RY,5.IMM_4_0:EXT-RI64:16::DADDIU5
  399. "daddiu r<TRY>, <IMMEDIATE>"
  400. *mips16:
  401. *vr4100:
  402. {
  403. do_daddiu (SD_, TRY, TRY, EXTEND16 (IMMEDIATE));
  404. }
  405. 11111,011,8.IMMED:I64:16::DADJSP
  406. "daddiu SP, <IMMED>"
  407. *mips16:
  408. *vr4100:
  409. {
  410. do_daddiu (SD_, SPIDX, SPIDX, EXTEND8 (IMMED) << 3);
  411. }
  412. 11110,6.IMM_10_5,5.IMM_15_11 + 11111,011,000,5.IMM_4_0:EXT-I64:16::DADJSP
  413. "daddiu SP, <IMMEDIATE>"
  414. *mips16:
  415. *vr4100:
  416. {
  417. do_daddiu (SD_, SPIDX, SPIDX, EXTEND16 (IMMEDIATE));
  418. }
  419. 11111,110,3.RY,5.IMMED:RI64:16::DADDIUPC
  420. "daddiu r<TRY>, PC, <IMMED>"
  421. *mips16:
  422. *vr4100:
  423. {
  424. GPR[TRY] = (basepc (SD_) & ~3) + (IMMED << 2);
  425. }
  426. 11110,6.IMM_10_5,5.IMM_15_11 + 11111,110,3.RY,5.IMM_4_0:EXT-RI64:16::DADDIUPC
  427. "daddiu r<TRY>, PC, <IMMEDIATE>"
  428. *mips16:
  429. *vr4100:
  430. {
  431. GPR[TRY] = (basepc (SD_) & ~3) + EXTEND16 (IMMEDIATE);
  432. }
  433. 11111,111,3.RY,5.IMMED:RI64:16::DADDIUSP
  434. "daddiu r<TRY>, SP, <IMMED>"
  435. *mips16:
  436. *vr4100:
  437. {
  438. do_daddiu (SD_, SPIDX, TRY, IMMED << 2);
  439. }
  440. 11110,6.IMM_10_5,5.IMM_15_11 + 11111,111,3.RY,5.IMM_4_0:EXT-RI64:16::DADDIUSP
  441. "daddiu r<TRY>, SP, <IMMEDIATE>"
  442. *mips16:
  443. *vr4100:
  444. {
  445. do_daddiu (SD_, SPIDX, TRY, EXTEND16 (IMMEDIATE));
  446. }
  447. 01010,3.RX,8.IMMED:RI:16::SLTI
  448. "slti r<TRX>, <IMMED>"
  449. *mips16:
  450. *vr4100:
  451. {
  452. do_slti (SD_, TRX, T8IDX, IMMED);
  453. }
  454. 11110,6.IMM_10_5,5.IMM_15_11 + 01010,3.RX,000,5.IMM_4_0:EXT-RI:16::SLTI
  455. "slti r<TRX>, <IMMEDIATE>"
  456. *mips16:
  457. *vr4100:
  458. {
  459. do_slti (SD_, TRX, T8IDX, IMMEDIATE);
  460. }
  461. 01011,3.RX,8.IMMED:RI:16::SLTIU
  462. "sltiu r<TRX>, <IMMED>"
  463. *mips16:
  464. *vr4100:
  465. {
  466. do_sltiu (SD_, TRX, T8IDX, IMMED);
  467. }
  468. 11110,6.IMM_10_5,5.IMM_15_11 + 01011,3.RX,000,5.IMM_4_0:EXT-RI:16::SLTIU
  469. "sltiu r<TRX>, <IMMEDIATE>"
  470. *mips16:
  471. *vr4100:
  472. {
  473. do_sltiu (SD_, TRX, T8IDX, IMMEDIATE);
  474. }
  475. 11101,3.RX,3.RY,01010:RR:16::CMP
  476. "cmp r<TRX>, r<TRY>"
  477. *mips16:
  478. *vr4100:
  479. {
  480. do_xor (SD_, TRX, TRY, T8IDX);
  481. }
  482. 01110,3.RX,8.IMMED:RI:16::CMPI
  483. "cmpi r<TRX>, <IMMED>"
  484. *mips16:
  485. *vr4100:
  486. {
  487. do_xori (SD_, TRX, T8IDX, IMMED);
  488. }
  489. 11110,6.IMM_10_5,5.IMM_15_11 + 01110,3.RX,000,5.IMM_4_0:EXT-RI:16::CMPI
  490. "sltiu r<TRX>, <IMMEDIATE>"
  491. *mips16:
  492. *vr4100:
  493. {
  494. do_xori (SD_, TRX, T8IDX, IMMEDIATE);
  495. }
  496. // Two/Three Operand, Register-Type
  497. 11100,3.RX,3.RY,3.RZ,01:RRR:16::ADDU
  498. "addu r<TRZ>, r<TRX>, r<TRY>"
  499. *mips16:
  500. *vr4100:
  501. {
  502. do_addu (SD_, TRX, TRY, TRZ);
  503. }
  504. 11100,3.RX,3.RY,3.RZ,11:RRR:16::SUBU
  505. "subu r<TRZ>, r<TRX>, r<TRY>"
  506. *mips16:
  507. *vr4100:
  508. {
  509. do_subu (SD_, TRX, TRY, TRZ);
  510. }
  511. 11100,3.RX,3.RY,3.RZ,00:RRR:16::DADDU
  512. "daddu r<TRZ>, r<TRX>, r<TRY>"
  513. *mips16:
  514. *vr4100:
  515. {
  516. do_daddu (SD_, TRX, TRY, TRZ);
  517. }
  518. 11100,3.RX,3.RY,3.RZ,10:RRR:16::DSUBU
  519. "dsubu r<TRZ>, r<TRX>, r<TRY>"
  520. *mips16:
  521. *vr4100:
  522. {
  523. do_dsubu (SD_, TRX, TRY, TRZ);
  524. }
  525. 11101,3.RX,3.RY,00010:RR:16::SLT
  526. "slt r<TRX>, r<TRY>"
  527. *mips16:
  528. *vr4100:
  529. {
  530. do_slt (SD_, TRX, TRY, T8IDX);
  531. }
  532. 11101,3.RX,3.RY,00011:RR:16::SLTU
  533. "sltu r<TRX>, r<TRY>"
  534. *mips16:
  535. *vr4100:
  536. {
  537. do_sltu (SD_, TRX, TRY, T8IDX);
  538. }
  539. 11101,3.RX,3.RY,01011:RR:16::NEG
  540. "neg r<TRX>, r<TRY>"
  541. *mips16:
  542. *vr4100:
  543. {
  544. do_subu (SD_, 0, TRY, TRX);
  545. }
  546. 11101,3.RX,3.RY,01100:RR:16::AND
  547. "and r<TRX>, r<TRY>"
  548. *mips16:
  549. *vr4100:
  550. {
  551. do_and (SD_, TRX, TRY, TRX);
  552. }
  553. 11101,3.RX,3.RY,01101:RR:16::OR
  554. "or r<TRX>, r<TRY>"
  555. *mips16:
  556. *vr4100:
  557. {
  558. do_or (SD_, TRX, TRY, TRX);
  559. }
  560. 11101,3.RX,3.RY,01110:RR:16::XOR
  561. "xor r<TRX>, r<TRY>"
  562. *mips16:
  563. *vr4100:
  564. {
  565. do_xor (SD_, TRX, TRY, TRX);
  566. }
  567. 11101,3.RX,3.RY,01111:RR:16::NOT
  568. "not r<TRX>, r<TRY>"
  569. *mips16:
  570. *vr4100:
  571. {
  572. do_nor (SD_, 0, TRY, TRX);
  573. }
  574. 01100,111,3.RY,5.R32:I8_MOVR32:16::MOVR32
  575. "move r<TRY>, r<R32>"
  576. *mips16:
  577. *vr4100:
  578. {
  579. do_or (SD_, R32, 0, TRY);
  580. }
  581. 01100,101,3.R32L,2.R32H,3.RZ:I8_MOV32R:16::MOV32R
  582. "move r<R32>, r<TRZ>"
  583. *mips16:
  584. *vr4100:
  585. {
  586. do_or (SD_, TRZ, 0, R32);
  587. }
  588. 00110,3.RX,3.RY,3.SHAMT,00:SHIFT:16::SLL
  589. "sll r<TRX>, r<TRY>, <SHIFT>"
  590. *mips16:
  591. *vr4100:
  592. {
  593. do_sll (SD_, TRY, TRX, SHIFT);
  594. }
  595. 11110,5.SHAMT,0,00000 + 00110,3.RX,3.RY,000,00:EXT-SHIFT:16::SLL
  596. "sll r<TRX>, r<TRY>, <SHIFT>"
  597. *mips16:
  598. *vr4100:
  599. {
  600. do_sll (SD_, TRY, TRX, SHAMT);
  601. }
  602. 00110,3.RX,3.RY,3.SHAMT,10:SHIFT:16::SRL
  603. "srl r<TRX>, r<TRY>, <SHIFT>"
  604. *mips16:
  605. *vr4100:
  606. {
  607. do_srl (SD_, TRY, TRX, SHIFT);
  608. }
  609. 11110,5.SHAMT,0,00000 + 00110,3.RX,3.RY,000,10:EXT-SHIFT:16::SRL
  610. "srl r<TRX>, r<TRY>, <SHIFT>"
  611. *mips16:
  612. *vr4100:
  613. {
  614. do_srl (SD_, TRY, TRX, SHAMT);
  615. }
  616. 00110,3.RX,3.RY,3.SHAMT,11:SHIFT:16::SRA
  617. "sra r<TRX>, r<TRY>, <SHIFT>"
  618. *mips16:
  619. *vr4100:
  620. {
  621. do_sra (SD_, TRY, TRX, SHIFT);
  622. }
  623. 11110,5.SHAMT,0,00000 + 00110,3.RX,3.RY,000,11:EXT-SHIFT:16::SRA
  624. "sra r<TRX>, r<TRY>, <SHIFT>"
  625. *mips16:
  626. *vr4100:
  627. {
  628. do_sra (SD_, TRY, TRX, SHAMT);
  629. }
  630. 11101,3.RX,3.RY,00100:RR:16::SLLV
  631. "sllv r<TRY>, r<TRX>"
  632. *mips16:
  633. *vr4100:
  634. {
  635. do_sllv (SD_, TRX, TRY, TRY);
  636. }
  637. 11101,3.RX,3.RY,00110:RR:16::SRLV
  638. "srlv r<TRY>, r<TRX>"
  639. *mips16:
  640. *vr4100:
  641. {
  642. do_srlv (SD_, TRX, TRY, TRY);
  643. }
  644. 11101,3.RX,3.RY,00111:RR:16::SRAV
  645. "srav r<TRY>, r<TRX>"
  646. *mips16:
  647. *vr4100:
  648. {
  649. do_srav (SD_, TRX, TRY, TRY);
  650. }
  651. 00110,3.RX,3.RY,3.SHAMT,01:SHIFT:16::DSLL
  652. "dsll r<TRY>, r<TRX>, <SHIFT>"
  653. *mips16:
  654. *vr4100:
  655. {
  656. do_dsll (SD_, TRY, TRX, SHIFT);
  657. }
  658. 11110,5.SHAMT_4_0,1.S5,00000 + 00110,3.RX,3.RY,000,01:EXT-SHIFT:16::DSLL
  659. "dsll r<TRY>, r<TRX>, <SHAMT>"
  660. *mips16:
  661. *vr4100:
  662. {
  663. do_dsll (SD_, TRY, TRX, SHAMT);
  664. }
  665. 11101,3.SHAMT,3.RY,01000:SHIFT64:16::DSRL
  666. "dsrl r<TRY>, <SHIFT>"
  667. *mips16:
  668. *vr4100:
  669. {
  670. do_dsrl (SD_, TRY, TRY, SHIFT);
  671. }
  672. 11110,5.SHAMT_4_0,1.S5,00000 + 11101,000,3.RY,01000:EXT-SHIFT64:16::DSRL
  673. "dsrl r<TRY>, <SHAMT>"
  674. *mips16:
  675. *vr4100:
  676. {
  677. do_dsrl (SD_, TRY, TRY, SHAMT);
  678. }
  679. 11101,3.SHAMT,3.RY,10011:SHIFT64:16::DSRA
  680. "dsra r<TRY>, <SHIFT>"
  681. *mips16:
  682. *vr4100:
  683. {
  684. do_dsra (SD_, TRY, TRY, SHIFT);
  685. }
  686. 11110,5.SHAMT_4_0,1.S5,00000 + 11101,000,3.RY,10011:EXT-SHIFT64:16::DSRA
  687. "dsra r<TRY>, <SHAMT>"
  688. *mips16:
  689. *vr4100:
  690. {
  691. do_dsra (SD_, TRY, TRY, SHAMT);
  692. }
  693. 11101,3.RX,3.RY,10100:RR:16::DSLLV
  694. "dsllv r<TRY>, r<TRX>"
  695. *mips16:
  696. *vr4100:
  697. {
  698. do_dsllv (SD_, TRX, TRY, TRY);
  699. }
  700. 11101,3.RX,3.RY,10110:RR:16::DSRLV
  701. "dsrlv r<TRY>, r<TRX>"
  702. *mips16:
  703. *vr4100:
  704. {
  705. do_dsrlv (SD_, TRX, TRY, TRY);
  706. }
  707. 11101,3.RX,3.RY,10111:RR:16::DSRAV
  708. "dsrav r<TRY>, r<TRX>"
  709. *mips16:
  710. *vr4100:
  711. {
  712. do_dsrav (SD_, TRX, TRY, TRY);
  713. }
  714. // Multiply /Divide Instructions
  715. 11101,3.RX,3.RY,11000:RR:16::MULT
  716. "mult r<TRX>, r<TRY>"
  717. *mips16:
  718. *vr4100:
  719. {
  720. do_mult (SD_, TRX, TRY, 0);
  721. }
  722. 11101,3.RX,3.RY,11001:RR:16::MULTU
  723. "multu r<TRX>, r<TRY>"
  724. *mips16:
  725. *vr4100:
  726. {
  727. do_multu (SD_, TRX, TRY, 0);
  728. }
  729. 11101,3.RX,3.RY,11010:RR:16::DIV
  730. "div r<TRX>, r<TRY>"
  731. *mips16:
  732. *vr4100:
  733. {
  734. do_div (SD_, TRX, TRY);
  735. }
  736. 11101,3.RX,3.RY,11011:RR:16::DIVU
  737. "divu r<TRX>, r<TRY>"
  738. *mips16:
  739. *vr4100:
  740. {
  741. do_divu (SD_, TRX, TRY);
  742. }
  743. 11101,3.RX,000,10000:RR:16::MFHI
  744. "mfhi r<TRX>"
  745. *mips16:
  746. *vr4100:
  747. {
  748. do_mfhi (SD_, TRX);
  749. }
  750. 11101,3.RX,000,10010:RR:16::MFLO
  751. "mflo r<TRX>"
  752. *mips16:
  753. *vr4100:
  754. {
  755. do_mflo (SD_, TRX);
  756. }
  757. 11101,3.RX,3.RY,11100:RR:16::DMULT
  758. "dmult r<TRX>, r<TRY>"
  759. *mips16:
  760. *vr4100:
  761. {
  762. do_dmult (SD_, TRX, TRY, 0);
  763. }
  764. 11101,3.RX,3.RY,11101:RR:16::DMULTU
  765. "dmultu r<TRX>, r<TRY>"
  766. *mips16:
  767. *vr4100:
  768. {
  769. do_dmultu (SD_, TRX, TRY, 0);
  770. }
  771. 11101,3.RX,3.RY,11110:RR:16::DDIV
  772. "ddiv r<TRX>, r<TRY>"
  773. *mips16:
  774. *vr4100:
  775. {
  776. do_ddiv (SD_, TRX, TRY);
  777. }
  778. 11101,3.RX,3.RY,11111:RR:16::DDIVU
  779. "ddivu r<TRX>, r<TRY>"
  780. *mips16:
  781. *vr4100:
  782. {
  783. do_ddivu (SD_, TRX, TRY);
  784. }
  785. // Jump and Branch Instructions
  786. // Issue instruction in delay slot of branch
  787. :function:::address_word:delayslot16:address_word nia, address_word target
  788. {
  789. instruction_word delay_insn;
  790. sim_events_slip (SD, 1);
  791. DSPC = CIA; /* save current PC somewhere */
  792. STATE |= simDELAYSLOT;
  793. delay_insn = IMEM16 (nia); /* NOTE: mips16 */
  794. idecode_issue (CPU_, delay_insn, (nia));
  795. STATE &= ~simDELAYSLOT;
  796. return target;
  797. }
  798. // compute basepc dependant on us being in a delay slot
  799. :function:::address_word:basepc:
  800. {
  801. if (STATE & simDELAYSLOT)
  802. {
  803. return DSPC; /* return saved address of preceeding jmp */
  804. }
  805. else
  806. {
  807. return CIA;
  808. }
  809. }
  810. // JAL
  811. 00011,0,5.IMM_20_16,5.IMM_25_21 + 16.IMMED_15_0:JAL:16::JAL
  812. "jal <IMMEDIATE>"
  813. *mips16:
  814. *vr4100:
  815. {
  816. address_word region = (NIA & MASK (63, 28));
  817. RA = NIA + 2; /* skip 16 bit delayslot insn */
  818. NIA = delayslot16 (SD_, NIA, (region | (IMMEDIATE << 2))) | 1;
  819. }
  820. // JALX - 32 and 16 bit versions.
  821. 011101,26.IMMED:JALX:32::JALX32
  822. "jalx <IMMED>"
  823. *mips32:
  824. *mips64:
  825. *mips32r2:
  826. *mips64r2:
  827. *mips16:
  828. *vr4100:
  829. {
  830. address_word region = (NIA & MASK (63, 28));
  831. RA = NIA + 4; /* skip 32 bit delayslot insn */
  832. NIA = delayslot32 (SD_, (region | (IMMED << 2)) | 1);
  833. }
  834. 00011,1,5.IMM_20_16,5.IMM_25_21 + 16.IMMED_15_0:JALX:16::JALX16
  835. "jalx <IMMEDIATE>"
  836. *mips16:
  837. *vr4100:
  838. {
  839. address_word region = (NIA & MASK (63, 28));
  840. RA = NIA + 2; /* 16 bit INSN */
  841. NIA = delayslot16 (SD_, NIA, (region | (IMMEDIATE << 2)) & ~1);
  842. }
  843. 11101,3.RX,000,00000:RR:16::JR
  844. "jr r<TRX>"
  845. *mips16:
  846. *vr4100:
  847. {
  848. NIA = delayslot16 (SD_, NIA, GPR[TRX]);
  849. }
  850. 11101,000,001,00000:RR:16::JRRA
  851. "jrra"
  852. *mips16:
  853. *vr4100:
  854. {
  855. NIA = delayslot16 (SD_, NIA, RA);
  856. }
  857. 11101,3.RX,010,00000:RR:16::JALR
  858. "jalr r<TRX>"
  859. *mips16:
  860. *vr4100:
  861. {
  862. RA = NIA + 2;
  863. NIA = delayslot16 (SD_, NIA, GPR[TRX]);
  864. }
  865. 00100,3.RX,8.IMMED:RI:16::BEQZ
  866. "beqz r<TRX>, <IMMED>"
  867. *mips16:
  868. *vr4100:
  869. {
  870. if (GPR[TRX] == 0)
  871. NIA = (NIA + (EXTEND8 (IMMED) << 1));
  872. }
  873. 11110,6.IMM_10_5,5.IMM_15_11 + 00100,3.RX,000,5.IMM_4_0:EXT-RI:16::BEQZ
  874. "beqz r<TRX>, <IMMEDIATE>"
  875. *mips16:
  876. *vr4100:
  877. {
  878. if (GPR[TRX] == 0)
  879. NIA = (NIA + (EXTEND16 (IMMEDIATE) << 1));
  880. }
  881. 00101,3.RX,8.IMMED:RI:16::BNEZ
  882. "bnez r<TRX>, <IMMED>"
  883. *mips16:
  884. *vr4100:
  885. {
  886. if (GPR[TRX] != 0)
  887. NIA = (NIA + (EXTEND8 (IMMED) << 1));
  888. }
  889. 11110,6.IMM_10_5,5.IMM_15_11 + 00101,3.RX,000,5.IMM_4_0:EXT-RI:16::BNEZ
  890. "bnez r<TRX>, <IMMEDIATE>"
  891. *mips16:
  892. *vr4100:
  893. {
  894. if (GPR[TRX] != 0)
  895. NIA = (NIA + (EXTEND16 (IMMEDIATE) << 1));
  896. }
  897. 01100,000,8.IMMED:I8:16::BTEQZ
  898. "bteqz <IMMED>"
  899. *mips16:
  900. *vr4100:
  901. {
  902. if (T8 == 0)
  903. NIA = (NIA + (EXTEND8 (IMMED) << 1));
  904. }
  905. 11110,6.IMM_10_5,5.IMM_15_11 + 01100,000,000,5.IMM_4_0:EXT-I8:16::BTEQZ
  906. "bteqz <IMMEDIATE>"
  907. *mips16:
  908. *vr4100:
  909. {
  910. if (T8 == 0)
  911. NIA = (NIA + (EXTEND16 (IMMEDIATE) << 1));
  912. }
  913. 01100,001,8.IMMED:I8:16::BTNEZ
  914. "btnez <IMMED>"
  915. *mips16:
  916. *vr4100:
  917. {
  918. if (T8 != 0)
  919. NIA = (NIA + (EXTEND8 (IMMED) << 1));
  920. }
  921. 11110,6.IMM_10_5,5.IMM_15_11 + 01100,001,000,5.IMM_4_0:EXT-I8:16::BTNEZ
  922. "btnez <IMMEDIATE>"
  923. *mips16:
  924. *vr4100:
  925. {
  926. if (T8 != 0)
  927. NIA = (NIA + (EXTEND16 (IMMEDIATE) << 1));
  928. }
  929. 00010,11.IMMED:I:16::B
  930. "b <IMMED>"
  931. *mips16:
  932. *vr4100:
  933. {
  934. NIA = (NIA + (EXTEND11 (IMMED) << 1));
  935. }
  936. 11110,6.IMM_10_5,5.IMM_15_11 + 00010,6.0,5.IMM_4_0:EXT-I:16::B
  937. "b <IMMEDIATE>"
  938. *mips16:
  939. *vr4100:
  940. {
  941. NIA = (NIA + (EXTEND16 (IMMEDIATE) << 1));
  942. }
  943. 11101,3.RX,3.RY,00101:RR:16::BREAK
  944. "break"
  945. *mips16:
  946. *vr4100:
  947. {
  948. do_break16 (SD_, instruction_0);
  949. }