score-dis.c 49 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209
  1. /* Instruction printing code for Score
  2. Copyright (C) 2006-2015 Free Software Foundation, Inc.
  3. Contributed by:
  4. Brain.lin (brain.lin@sunplusct.com)
  5. Mei Ligang (ligang@sunnorth.com.cn)
  6. Pei-Lin Tsai (pltsai@sunplus.com)
  7. This file is part of the GNU opcodes library.
  8. This library is free software; you can redistribute it and/or modify
  9. it under the terms of the GNU General Public License as published by
  10. the Free Software Foundation; either version 3, or (at your option)
  11. any later version.
  12. It is distributed in the hope that it will be useful, but WITHOUT
  13. ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  14. or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
  15. License for more details.
  16. You should have received a copy of the GNU General Public License
  17. along with this file; see the file COPYING. If not, write to the
  18. Free Software Foundation, 51 Franklin Street - Fifth Floor, Boston,
  19. MA 02110-1301, USA. */
  20. #include "sysdep.h"
  21. #include "dis-asm.h"
  22. #define DEFINE_TABLE
  23. #include "opintl.h"
  24. #include "bfd.h"
  25. /* FIXME: This shouldn't be done here. */
  26. #include "elf-bfd.h"
  27. #include "elf/internal.h"
  28. #include "elf/score.h"
  29. #ifdef BFD64
  30. /* s3_s7: opcodes and export prototypes. */
  31. extern int
  32. s7_print_insn (bfd_vma pc, struct disassemble_info *info, bfd_boolean little);
  33. struct score_opcode
  34. {
  35. bfd_vma value;
  36. bfd_vma mask; /* Recognise instruction if (op & mask) == value. */
  37. char *assembler; /* Disassembly string. */
  38. };
  39. /* Note: There is a partial ordering in this table - it must be searched from
  40. the top to obtain a correct match. */
  41. static struct score_opcode score_opcodes[] =
  42. {
  43. /* Score Instructions. */
  44. {0x3800000a, 0x3e007fff, "abs\t\t%20-24r, %15-19r"},
  45. {0x3800004b, 0x3e007fff, "abs.s\t\t%20-24r, %15-19r"},
  46. {0x00000010, 0x3e0003ff, "add\t\t%20-24r, %15-19r, %10-14r"},
  47. {0x00000011, 0x3e0003ff, "add.c\t\t%20-24r, %15-19r, %10-14r"},
  48. {0x38000048, 0x3e0003ff, "add.s\t\t%20-24r, %15-19r, %10-14r"},
  49. {0x00000012, 0x3e0003ff, "addc\t\t%20-24r, %15-19r, %10-14r"},
  50. {0x00000013, 0x3e0003ff, "addc.c\t\t%20-24r, %15-19r, %10-14r"},
  51. {0x02000000, 0x3e0e0001, "addi\t\t%20-24r, %1-16i"},
  52. {0x02000001, 0x3e0e0001, "addi.c\t\t%20-24r, %1-16i"},
  53. {0x0a000000, 0x3e0e0001, "addis\t\t%20-24r, %1-16d(0x%1-16x)"},
  54. {0x0a000001, 0x3e0e0001, "addis.c\t\t%20-24r, %1-16d(0x%1-16x)"},
  55. {0x10000000, 0x3e000001, "addri\t\t%20-24r, %15-19r, %1-14i"},
  56. {0x10000001, 0x3e000001, "addri.c\t\t%20-24r, %15-19r, %1-14i"},
  57. {0x00004800, 0x00007f00, "add!\t\t%4-7r, %0-3r"},
  58. {0x00005c00, 0x00007c00, "addi!\t\t%6-9r, %0-5i"},
  59. {0x00000020, 0x3e0003ff, "and\t\t%20-24r, %15-19r, %10-14r"},
  60. {0x00000021, 0x3e0003ff, "and.c\t\t%20-24r, %15-19r, %10-14r"},
  61. {0x040000000000LL, 0x1c0000000003LL, "andri48\t\t%38-41r,%34-37r, 0x%2-33x"},
  62. {0x040000000001LL, 0x1c0000000003LL, "andri48.c\t\t%38-41r,%34-37r, 0x%2-33x"},
  63. {0x02080000, 0x3e0e0001, "andi\t\t%20-24r, 0x%1-16x"},
  64. {0x02080001, 0x3e0e0001, "andi.c\t\t%20-24r, 0x%1-16x"},
  65. {0x0a080000, 0x3e0e0001, "andis\t\t%20-24r, 0x%1-16x"},
  66. {0x0a080001, 0x3e0e0001, "andis.c\t\t%20-24r, 0x%1-16x"},
  67. {0x18000000, 0x3e000001, "andri\t\t%20-24r, %15-19r, 0x%1-14x"},
  68. {0x18000001, 0x3e000001, "andri.c\t\t%20-24r, %15-19r,0x%1-14x"},
  69. {0x00004b00, 0x00007f00, "and!\t\t%4-7r, %0-3r"},
  70. {0x08000000, 0x3e007c01, "bcs\t\t%b"},
  71. {0x08000400, 0x3e007c01, "bcc\t\t%b"},
  72. {0x08003800, 0x3e007c01, "bcnz\t\t%b"},
  73. {0x08000001, 0x3e007c01, "bcsl\t\t%b"},
  74. {0x08000401, 0x3e007c01, "bccl\t\t%b"},
  75. {0x08003801, 0x3e007c01, "bcnzl\t\t%b"},
  76. {0x0000004c, 0x3e00007e, "bcmpeqz\t\t%15-19r, %z"},
  77. {0x0000004c, 0x3e00007e, "bcmpeq\t\t%15-19r, %z"},
  78. {0x0000004e, 0x3e00007e, "bcmpnez\t\t%15-19r, %z"},
  79. {0x0000004e, 0x3e00007e, "bcmpne\t\t%15-19r, %z"},
  80. {0x00003200, 0x00007e00, "bcnz!\t\t%b"},
  81. {0x08001000, 0x3e007c01, "beq\t\t%b"},
  82. {0x08001001, 0x3e007c01, "beql\t\t%b"},
  83. {0x00003800, 0x00007e00, "beq!\t\t%b"},
  84. {0x08000800, 0x3e007c01, "bgtu\t\t%b"},
  85. {0x08001800, 0x3e007c01, "bgt\t\t%b"},
  86. {0x08002000, 0x3e007c01, "bge\t\t%b"},
  87. {0x08000801, 0x3e007c01, "bgtul\t\t%b"},
  88. {0x08001801, 0x3e007c01, "bgtl\t\t%b"},
  89. {0x08002001, 0x3e007c01, "bgel\t\t%b"},
  90. {0x00003400, 0x00007e00, "bgtu!\t\t%b"},
  91. {0x00003c00, 0x00007e00, "bgt!\t\t%b"},
  92. {0x00000029, 0x3e0003ff, "bitclr.c\t%20-24r, %15-19r, 0x%10-14x"},
  93. {0x00000028, 0x3e0003ff, "bitclr\t%20-24r, %15-19r, 0x%10-14x"},
  94. {0x0000002b, 0x3e0003ff, "bitset.c\t%20-24r, %15-19r, 0x%10-14x"},
  95. {0x0000002a, 0x3e0003ff, "bitset\t%20-24r, %15-19r, 0x%10-14x"},
  96. {0x0000002d, 0x3e0003ff, "bittst.c\t%15-19r, 0x%10-14x"},
  97. {0x0000002f, 0x3e0003ff, "bittgl.c\t%20-24r, %15-19r, 0x%10-14x"},
  98. {0x0000002e, 0x3e0003ff, "bittgl\t%20-24r, %15-19r, 0x%10-14x"},
  99. {0x00005000, 0x00007e00, "bitclr!\t\t%5-8r, 0x%0-4x"},
  100. {0x3800000c, 0x3e0003ff, "bitrev\t\t%20-24r, %15-19r,%10-14r"},
  101. {0x00005200, 0x00007e00, "bitset!\t\t%5-8r, 0x%0-4x"},
  102. {0x00005400, 0x00007e00, "bittst!\t\t%5-8r, 0x%0-4x"},
  103. {0x00005600, 0x00007e00, "bittgl!\t\t%5-8r, 0x%0-4x"},
  104. {0x08000c00, 0x3e007c01, "bleu\t\t%b"},
  105. {0x08001c00, 0x3e007c01, "ble\t\t%b"},
  106. {0x08002400, 0x3e007c01, "blt\t\t%b"},
  107. {0x08000c01, 0x3e007c01, "bleul\t\t%b"},
  108. {0x08001c01, 0x3e007c01, "blel\t\t%b"},
  109. {0x08002401, 0x3e007c01, "bltl\t\t%b"},
  110. {0x08003c01, 0x3e007c01, "bl\t\t%b"},
  111. {0x00003600, 0x00007e00, "bleu!\t\t%b"},
  112. {0x00003e00, 0x00007e00, "ble!\t\t%b"},
  113. {0x08002800, 0x3e007c01, "bmi\t\t%b"},
  114. {0x08002801, 0x3e007c01, "bmil\t\t%b"},
  115. {0x08001400, 0x3e007c01, "bne\t\t%b"},
  116. {0x08001401, 0x3e007c01, "bnel\t\t%b"},
  117. {0x00003a00, 0x00007e00, "bne!\t\t%b"},
  118. {0x08002c00, 0x3e007c01, "bpl\t\t%b"},
  119. {0x08002c01, 0x3e007c01, "bpll\t\t%b"},
  120. {0x00000008, 0x3e007fff, "brcs\t\t%15-19r"},
  121. {0x00000408, 0x3e007fff, "brcc\t\t%15-19r"},
  122. {0x00000808, 0x3e007fff, "brgtu\t\t%15-19r"},
  123. {0x00000c08, 0x3e007fff, "brleu\t\t%15-19r"},
  124. {0x00001008, 0x3e007fff, "breq\t\t%15-19r"},
  125. {0x00001408, 0x3e007fff, "brne\t\t%15-19r"},
  126. {0x00001808, 0x3e007fff, "brgt\t\t%15-19r"},
  127. {0x00001c08, 0x3e007fff, "brle\t\t%15-19r"},
  128. {0x00002008, 0x3e007fff, "brge\t\t%15-19r"},
  129. {0x00002408, 0x3e007fff, "brlt\t\t%15-19r"},
  130. {0x00002808, 0x3e007fff, "brmi\t\t%15-19r"},
  131. {0x00002c08, 0x3e007fff, "brpl\t\t%15-19r"},
  132. {0x00003008, 0x3e007fff, "brvs\t\t%15-19r"},
  133. {0x00003408, 0x3e007fff, "brvc\t\t%15-19r"},
  134. {0x00003808, 0x3e007fff, "brcnz\t\t%15-19r"},
  135. {0x00003c08, 0x3e007fff, "br\t\t%15-19r"},
  136. {0x00000009, 0x3e007fff, "brcsl\t\t%15-19r"},
  137. {0x00000409, 0x3e007fff, "brccl\t\t%15-19r"},
  138. {0x00000809, 0x3e007fff, "brgtul\t\t%15-19r"},
  139. {0x00000c09, 0x3e007fff, "brleul\t\t%15-19r"},
  140. {0x00001009, 0x3e007fff, "breql\t\t%15-19r"},
  141. {0x00001409, 0x3e007fff, "brnel\t\t%15-19r"},
  142. {0x00001809, 0x3e007fff, "brgtl\t\t%15-19r"},
  143. {0x00001c09, 0x3e007fff, "brlel\t\t%15-19r"},
  144. {0x00002009, 0x3e007fff, "brgel\t\t%15-19r"},
  145. {0x00002409, 0x3e007fff, "brltl\t\t%15-19r"},
  146. {0x00002809, 0x3e007fff, "brmil\t\t%15-19r"},
  147. {0x00002c09, 0x3e007fff, "brpll\t\t%15-19r"},
  148. {0x00003009, 0x3e007fff, "brvsl\t\t%15-19r"},
  149. {0x00003409, 0x3e007fff, "brvcl\t\t%15-19r"},
  150. {0x00003809, 0x3e007fff, "brcnzl\t\t%15-19r"},
  151. {0x00003c09, 0x3e007fff, "brl\t\t%15-19r"},
  152. {0x00000080, 0x00007fe0, "br!\t\t%0-4r"},
  153. {0x000000a0, 0x00007fe0, "brl!\t\t%0-4r"},
  154. {0x000000c0, 0x00007fe0, "brr!\t\t%0-4r"},
  155. {0x08003000, 0x3e007c01, "bvs\t\t%b"},
  156. {0x08003400, 0x3e007c01, "bvc\t\t%b"},
  157. {0x08003001, 0x3e007c01, "bvsl\t\t%b"},
  158. {0x08003401, 0x3e007c01, "bvcl\t\t%b"},
  159. {0x00003000, 0x00007e00, "b!\t\t%b"},
  160. {0x08003c00, 0x3e007c01, "b\t\t%b"},
  161. {0x30000000, 0x3ff00000, "cache\t\t%20-24d, [%15-19r, %0-14i]"},
  162. {0x30100000, 0x3ff00000, "cache\t\t%20-24d, [%15-19r, %0-14i]"},
  163. {0x30200000, 0x3ff00000, "cache\t\t%20-24d, [%15-19r, %0-14i]"},
  164. {0x30300000, 0x3ff00000, "cache\t\t%20-24d, [%15-19r, %0-14i]"},
  165. {0x30400000, 0x3ff00000, "cache\t\t%20-24d, [%15-19r, %0-14i]"},
  166. {0x30800000, 0x3ff00000, "cache\t\t%20-24d, [%15-19r, %0-14i]"},
  167. {0x30900000, 0x3ff00000, "cache\t\t%20-24d, [%15-19r, %0-14i]"},
  168. {0x30a00000, 0x3ff00000, "cache\t\t%20-24d, [%15-19r, %0-14i]"},
  169. {0x30b00000, 0x3ff00000, "cache\t\t%20-24d, [%15-19r, %0-14i]"},
  170. {0x30c00000, 0x3ff00000, "cache\t\t%20-24d, [%15-19r, %0-14i]"},
  171. {0x30d00000, 0x3ff00000, "cache\t\t%20-24d, [%15-19r, %0-14i]"},
  172. {0x30e00000, 0x3ff00000, "cache\t\t%20-24d, [%15-19r, %0-14i]"},
  173. {0x31000000, 0x3ff00000, "cache\t\t%20-24d, [%15-19r, %0-14i]"},
  174. {0x31100000, 0x3ff00000, "cache\t\t%20-24d, [%15-19r, %0-14i]"},
  175. {0x31800000, 0x3ff00000, "cache\t\t%20-24d, [%15-19r, %0-14i]"},
  176. {0x31a00000, 0x3ff00000, "cache\t\t%20-24d, [%15-19r, %0-14i]"},
  177. {0x31b00000, 0x3ff00000, "cache\t\t%20-24d, [%15-19r, %0-14i]"},
  178. {0x31c00000, 0x3ff00000, "cache\t\t%20-24d, [%15-19r, %0-14i]"},
  179. {0x31d00000, 0x3ff00000, "cache\t\t%20-24d, [%15-19r, %0-14i]"},
  180. {0x31e00000, 0x3ff00000, "cache\t\t%20-24d, [%15-19r, %0-14i]"},
  181. {0x31f00000, 0x3ff00000, "cache\t\t%20-24d, [%15-19r, %0-14i]"},
  182. {0x38000000, 0x3ff003ff, "mad\t\t%15-19r, %10-14r"},
  183. {0x38000020, 0x3ff003ff, "madu\t\t%15-19r, %10-14r"},
  184. {0x38000080, 0x3ff003ff, "mad.f\t\t%15-19r, %10-14r"},
  185. {0x38000001, 0x3ff003ff, "msb\t\t%15-19r, %10-14r"},
  186. {0x38000021, 0x3ff003ff, "msbu\t\t%15-19r, %10-14r"},
  187. {0x38000081, 0x3ff003ff, "msb.f\t\t%15-19r, %10-14r"},
  188. {0x38000102, 0x3ff003ff, "mazl\t\t%15-19r, %10-14r"},
  189. {0x38000182, 0x3ff003ff, "mazl.f\t\t%15-19r, %10-14r"},
  190. {0x38000002, 0x3ff003ff, "madl\t\t%15-19r, %10-14r"},
  191. {0x380000c2, 0x3ff003ff, "madl.fs\t\t%15-19r, %10-14r"},
  192. {0x38000303, 0x3ff003ff, "mazh\t\t%15-19r, %10-14r"},
  193. {0x38000383, 0x3ff003ff, "mazh.f\t\t%15-19r, %10-14r"},
  194. {0x38000203, 0x3ff003ff, "madh\t\t%15-19r, %10-14r"},
  195. {0x380002c3, 0x3ff003ff, "madh.fs\t\t%15-19r, %10-14r"},
  196. {0x38000007, 0x3e0003ff, "max\t\t%20-24r, %15-19r, %10-14r"},
  197. {0x00000064, 0x3e00007e, "mbitclr\t\t[%15-19r, %m], %10-14d"},
  198. {0x0000006c, 0x3e00007e, "mbitset\t\t[%15-19r, %m], %10-14d"},
  199. {0x38000006, 0x3e0003ff, "min\t\t%20-24r, %15-19r, %10-14r"},
  200. {0x38000104, 0x3ff003ff, "mszl\t\t%15-19r, %10-14r"},
  201. {0x38000184, 0x3ff003ff, "mszl.f\t\t%15-19r, %10-14r"},
  202. {0x38000004, 0x3ff003ff, "msbl\t\t%15-19r, %10-14r"},
  203. {0x380000c4, 0x3ff003ff, "msbl.fs\t\t%15-19r, %10-14r"},
  204. {0x38000305, 0x3ff003ff, "mszh\t\t%15-19r, %10-14r"},
  205. {0x38000385, 0x3ff003ff, "mszh.f\t\t%15-19r, %10-14r"},
  206. {0x38000205, 0x3ff003ff, "msbh\t\t%15-19r, %10-14r"},
  207. {0x380002c5, 0x3ff003ff, "msbh.fs\t\t%15-19r, %10-14r"},
  208. {0x3800004e, 0x3e0003ff, "sll.s\t\t%20-24r, %15-19r, %10-14r"},
  209. {0x38000049, 0x3e0003ff, "sub.s\t\t%20-24r, %15-19r, %10-14r"},
  210. {0x0000001c, 0x3e007fff, "clz\t\t%20-24r, %15-19r"},
  211. {0x38000000, 0x3e000000, "ceinst\t\t%20-24d, %15-19r, %10-14r, %5-9d, %0-4d"},
  212. {0x00000019, 0x3ff003ff, "cmpteq.c\t\t%15-19r, %10-14r"},
  213. {0x00100019, 0x3ff003ff, "cmptmi.c\t\t%15-19r, %10-14r"},
  214. {0x00300019, 0x3ff003ff, "cmp.c\t\t%15-19r, %10-14r"},
  215. {0x0000001b, 0x3ff07fff, "cmpzteq.c\t%15-19r"},
  216. {0x0010001b, 0x3ff07fff, "cmpztmi.c\t%15-19r"},
  217. {0x0030001b, 0x3ff07fff, "cmpz.c\t\t%15-19r"},
  218. {0x02040001, 0x3e0e0001, "cmpi.c\t\t%20-24r, %1-16i"},
  219. {0x00004400, 0x00007c00, "cmp!\t\t%5-9r, %0-4r"},
  220. {0x00006000, 0x00007c00, "cmpi!\t\t%5-9r, %0-4i"},
  221. {0x0c00000c, 0x3e00001f, "cop1\t\tc%20-24r, c%15-19r, c%10-14r, %5-9d"},
  222. {0x0c000014, 0x3e00001f, "cop2\t\tc%20-24r, c%15-19r, c%10-14r, %5-9d"},
  223. {0x0c00001c, 0x3e00001f, "cop3\t\tc%20-24r, c%15-19r, c%10-14r, %5-9d"},
  224. {0x00000044, 0x3e0003ff, "div\t\t%15-19r, %10-14r"},
  225. {0x00000144, 0x3e0003ff, "divr.q\t\t%20-24r,%15-19r, %10-14r"},
  226. {0x00000244, 0x3e0003ff, "divr.r\t\t%20-24r,%15-19r, %10-14r"},
  227. {0x00000344, 0x3e0003ff, "divr\t\t%20-24r,%15-19r, %10-14r"},
  228. {0x00000046, 0x3e0003ff, "divu\t\t%15-19r, %10-14r"},
  229. {0x00000146, 0x3e0003ff, "divur.q\t\t%20-24r,%15-19r, %10-14r"},
  230. {0x00000246, 0x3e0003ff, "divur.r\t\t%20-24r,%15-19r, %10-14r"},
  231. {0x00000346, 0x3e0003ff, "divur\t\t%20-24r,%15-19r, %10-14r"},
  232. {0x0c0000a4, 0x3e0003ff, "drte"},
  233. {0x00e0, 0xffe1, "disint!"},
  234. {0x00e1, 0xffe1, "enint!"},
  235. {0x00000058, 0x3e0003ff, "extsb\t\t%20-24r, %15-19r"},
  236. {0x00000059, 0x3e0003ff, "extsb.c\t\t%20-24r, %15-19r"},
  237. {0x0000005a, 0x3e0003ff, "extsh\t\t%20-24r, %15-19r"},
  238. {0x0000005b, 0x3e0003ff, "extsh.c\t\t%20-24r, %15-19r"},
  239. {0x0000005c, 0x3e0003ff, "extzb\t\t%20-24r, %15-19r"},
  240. {0x0000005d, 0x3e0003ff, "extzb.c\t\t%20-24r, %15-19r"},
  241. {0x0000005e, 0x3e0003ff, "extzh\t\t%20-24r, %15-19r"},
  242. {0x0000005f, 0x3e0003ff, "extzh.c\t\t%20-24r, %15-19r"},
  243. {0x04000001, 0x3e000001, "jl\t\t%j"},
  244. {0x04000000, 0x3e000001, "j\t\t%j"},
  245. {0x26000000, 0x3e000000, "lb\t\t%20-24r, [%15-19r, %0-14i]"},
  246. {0x2c000000, 0x3e000000, "lbu\t\t%20-24r, [%15-19r, %0-14i]"},
  247. {0x06000003, 0x3e000007, "lb\t\t%20-24r, [%15-19r, %3-14i]+"},
  248. {0x06000006, 0x3e000007, "lbu\t\t%20-24r, [%15-19r, %3-14i]+"},
  249. {0x0e000003, 0x3e000007, "lb\t\t%20-24r, [%15-19r]+, %3-14i"},
  250. {0x0e000006, 0x3e000007, "lbu\t\t%20-24r, [%15-19r]+, %3-14i"},
  251. {0x00000060, 0x3e0003ff, "lcb\t\t[%15-19r]+"},
  252. {0x00000062, 0x3e0003ff, "lcw\t\t%20-24r, [%15-19r]+"},
  253. {0x00000066, 0x3e0003ff, "lce\t\t%20-24r, [%15-19r]+"},
  254. {0x0c00000a, 0x3e00001f, "ldc1\t\tc%15-19r, [%20-24r, %5-14i]"},
  255. {0x0c000012, 0x3e00001f, "ldc2\t\tc%15-19r, [%20-24r, %5-14i]"},
  256. {0x0c00001a, 0x3e00001f, "ldc3\t\tc%15-19r, [%20-24r, %5-14i]"},
  257. {0x000000000001LL, 0x1c000000001fLL, "ldi48\t\t%37-41r, %5-36i"},
  258. {0x22000000, 0x3e000000, "lh\t\t%20-24r, [%15-19r, %0-14i]"},
  259. {0x24000000, 0x3e000000, "lhu\t\t%20-24r, [%15-19r, %0-14i]"},
  260. {0x06000001, 0x3e000007, "lh\t\t%20-24r, [%15-19r, %3-14i]+"},
  261. {0x06000002, 0x3e000007, "lhu\t\t%20-24r, [%15-19r, %3-14i]+"},
  262. {0x0e000001, 0x3e000007, "lh\t\t%20-24r, [%15-19r]+, %3-14i"},
  263. {0x0e000002, 0x3e000007, "lhu\t\t%20-24r, [%15-19r]+, %3-14i"},
  264. {0x020c0000, 0x3e0e0000, "ldi\t\t%20-24r, 0x%1-16x(%1-16i)"},
  265. {0x0a0c0000, 0x3e0e0000, "ldis\t\t%20-24r, 0x%1-16x(%1-16i)"},
  266. {0x00006400, 0x00007c00, "ldiu!\t\t%5-9r, %0-4d"},
  267. {0x00000032, 0x3e0003ff, "ltbw\t\t%20-24r, [%15-19r, %10-14r]"},
  268. {0x00000132, 0x3e0003ff, "ltbh\t\t%20-24r, [%15-19r, %10-14r]"},
  269. {0x00000332, 0x3e0003ff, "ltbb\t\t%20-24r, [%15-19r, %10-14r]"},
  270. {0x0000000c, 0x3e0003ff, "alw\t\t%20-24r, [%15-19r]"},
  271. {0x20000000, 0x3e000000, "lw\t\t%20-24r, [%15-19r, %0-14i]"},
  272. {0x06000000, 0x3e000007, "lw\t\t%20-24r, [%15-19r, %3-14i]+"},
  273. {0x0e000000, 0x3e000007, "lw\t\t%20-24r, [%15-19r]+, %3-14i"},
  274. {0x00001000, 0x00007000, "lw!\t\t%8-11r, [%5-7r,%0-4d2]"},
  275. {0x000000000002LL, 0x1c000000001fLL, "lw48\t\t%37-41r,[0x%7-36w]"},
  276. {0x00007a00, 0x00007f00, "madl.fs!\t\t%4-7r, %0-3r"},
  277. {0x00007500, 0x00007f00, "madu!\t\t%4-7r, %0-3r"},
  278. {0x00007400, 0x00007f00, "mad.f!\t\t%4-7r, %0-3r"},
  279. {0x00007900, 0x00007f00, "mazh.f!\t\t%4-7r, %0-3r"},
  280. {0x00007800, 0x00007f00, "mazl.f!\t\t%4-7r, %0-3r"},
  281. {0x00000448, 0x3e007fff, "mfcel\t\t%20-24r"},
  282. {0x00007100, 0x00007ff0, "mfcel!\t\t%0-3r"},
  283. {0x00000848, 0x3e007fff, "mfceh\t\t%20-24r"},
  284. {0x00007110, 0x00007ff0, "mfceh!\t\t%0-3r"},
  285. {0x00000c48, 0x3e007fff, "mfcehl\t\t%20-24r, %15-19r"},
  286. {0x00000048, 0x3e0003ff, "mfce\t\t%20-24r, er%10-14d"},
  287. {0x00000050, 0x3e0003ff, "mfsr\t\t%20-24r, sr%10-14d"},
  288. {0x0c000001, 0x3e00001f, "mfcr\t\t%20-24r, c%15-19r"},
  289. {0x0c000009, 0x3e00001f, "mfc1\t\t%20-24r, c%15-19r"},
  290. {0x0c000011, 0x3e00001f, "mfc2\t\t%20-24r, c%15-19r"},
  291. {0x0c000019, 0x3e00001f, "mfc3\t\t%20-24r, c%15-19r"},
  292. {0x0c00000f, 0x3e00001f, "mfcc1\t\t%20-24r, c%15-19r"},
  293. {0x0c000017, 0x3e00001f, "mfcc2\t\t%20-24r, c%15-19r"},
  294. {0x0c00001f, 0x3e00001f, "mfcc3\t\t%20-24r, c%15-19r"},
  295. /* confilct: push! mhfl!. */
  296. {0x00000040, 0x00007fe0, "pop!\t\t%0-4r"},
  297. {0x00000060, 0x00007fe0, "push!\t\t%0-4r"},
  298. {0x00006800, 0x00007c00, "rpop!\t\t%5-9r, %0-4d"},
  299. {0x00006c00, 0x00007c00, "rpush!\t\t%5-9r, %0-4d"},
  300. {0x00007600, 0x00007f00, "msb.f!\t\t%4-7r, %0-3r"},
  301. {0x00007f00, 0x00007f00, "msbh.fs!\t\t%4-7r, %0-3r"},
  302. {0x00007e00, 0x00007f00, "msbl.fs!\t\t%4-7r, %0-3r"},
  303. {0x00007700, 0x00007f00, "msbu!\t\t%4-7r, %0-3r"},
  304. {0x00007d00, 0x00007f00, "mszh.f!\t\t%4-7r, %0-3r"},
  305. {0x00007c00, 0x00007f00, "mszl.f!\t\t%4-7r, %0-3r"},
  306. {0x0000044a, 0x3e007fff, "mtcel\t\t%20-24r"},
  307. {0x00007000, 0x00007ff0, "mtcel!\t\t%0-3r"},
  308. {0x0000084a, 0x3e007fff, "mtceh\t\t%20-24r"},
  309. {0x00007010, 0x00007ff0, "mtceh!\t\t%0-3r"},
  310. {0x00000c4a, 0x3e007fff, "mtcehl\t\t%20-24r, %15-19r"},
  311. {0x0000004a, 0x3e0003ff, "mtce\t\t%20-24r, er%10-14d"},
  312. {0x00000052, 0x3e0003ff, "mtsr\t\t%15-19r, sr%10-14d"},
  313. {0x0c000000, 0x3e00001f, "mtcr\t\t%20-24r, c%15-19r"},
  314. {0x0c000008, 0x3e00001f, "mtc1\t\t%20-24r, c%15-19r"},
  315. {0x0c000010, 0x3e00001f, "mtc2\t\t%20-24r, c%15-19r"},
  316. {0x0c000018, 0x3e00001f, "mtc3\t\t%20-24r, c%15-19r"},
  317. {0x0c00000e, 0x3e00001f, "mtcc1\t\t%20-24r, c%15-19r"},
  318. {0x0c000016, 0x3e00001f, "mtcc2\t\t%20-24r, c%15-19r"},
  319. {0x0c00001e, 0x3e00001f, "mtcc3\t\t%20-24r, c%15-19r"},
  320. {0x00000040, 0x3e0003ff, "mul\t\t%15-19r, %10-14r"},
  321. {0x00000140, 0x3e0003ff, "mulr.l\t\t%20-24r,%15-19r, %10-14r"},
  322. {0x00000240, 0x3e0003ff, "mulr.h\t\t%20-24r,%15-19r, %10-14r"},
  323. {0x00000340, 0x3e0003ff, "mulr\t\t%20-24r,%15-19r, %10-14r"},
  324. {0x00000141, 0x3e0003ff, "mulr.lf\t\t%20-24r,%15-19r, %10-14r"},
  325. {0x00000241, 0x3e0003ff, "mulr.hf\t\t%20-24r,%15-19r, %10-14r"},
  326. {0x00000341, 0x3e0003ff, "mulr.f\t\t%20-24r,%15-19r, %10-14r"},
  327. {0x00000040, 0x3e0003ff, "maz\t\t%15-19r, %10-14r"},
  328. {0x00000041, 0x3e0003ff, "mul.f\t\t%15-19r, %10-14r"},
  329. {0x00000041, 0x3e0003ff, "maz.f\t\t%15-19r, %10-14r"},
  330. {0x00007200, 0x00007f00, "mul.f!\t\t%4-7r, %0-3r"},
  331. {0x00000042, 0x3e0003ff, "mulu\t\t%15-19r, %10-14r"},
  332. {0x00000142, 0x3e0003ff, "mulur.l\t\t%20-24r,%15-19r, %10-14r"},
  333. {0x00000242, 0x3e0003ff, "mulur.h\t\t%20-24r,%15-19r, %10-14r"},
  334. {0x00000342, 0x3e0003ff, "mulur\t\t%20-24r,%15-19r, %10-14r"},
  335. {0x00000042, 0x3e0003ff, "mazu\t\t%15-19r, %10-14r"},
  336. {0x00007300, 0x00007f00, "mulu!\t\t%4-7r, %0-3r"},
  337. {0x00000056, 0x3e007fff, "mvcs\t\t%20-24r, %15-19r"},
  338. {0x00000456, 0x3e007fff, "mvcc\t\t%20-24r, %15-19r"},
  339. {0x00000856, 0x3e007fff, "mvgtu\t\t%20-24r, %15-19r"},
  340. {0x00000c56, 0x3e007fff, "mvleu\t\t%20-24r, %15-19r"},
  341. {0x00001056, 0x3e007fff, "mveq\t\t%20-24r, %15-19r"},
  342. {0x00001456, 0x3e007fff, "mvne\t\t%20-24r, %15-19r"},
  343. {0x00001856, 0x3e007fff, "mvgt\t\t%20-24r, %15-19r"},
  344. {0x00001c56, 0x3e007fff, "mvle\t\t%20-24r, %15-19r"},
  345. {0x00002056, 0x3e007fff, "mvge\t\t%20-24r, %15-19r"},
  346. {0x00002456, 0x3e007fff, "mvlt\t\t%20-24r, %15-19r"},
  347. {0x00002856, 0x3e007fff, "mvmi\t\t%20-24r, %15-19r"},
  348. {0x00002c56, 0x3e007fff, "mvpl\t\t%20-24r, %15-19r"},
  349. {0x00003056, 0x3e007fff, "mvvs\t\t%20-24r, %15-19r"},
  350. {0x00003456, 0x3e007fff, "mvvc\t\t%20-24r, %15-19r"},
  351. {0x00003c56, 0x3e007fff, "mv\t\t%20-24r, %15-19r"},
  352. {0x00004000, 0x00007c00, "mv!\t\t%5-9r, %0-4r"},
  353. {0x0000001e, 0x3e0003ff, "neg\t\t%20-24r, %10-14r"},
  354. {0x0000001f, 0x3e0003ff, "neg.c\t\t%20-24r, %10-14r"},
  355. {0x00000000, 0x3e0003ff, "nop"},
  356. {0x00000024, 0x3e0003ff, "not\t\t%20-24r, %15-19r"},
  357. {0x00000025, 0x3e0003ff, "not.c\t\t%20-24r, %15-19r"},
  358. {0x00000000, 0x00007fff, "nop!"},
  359. {0x00000022, 0x3e0003ff, "or\t\t%20-24r, %15-19r, %10-14r"},
  360. {0x00000023, 0x3e0003ff, "or.c\t\t%20-24r, %15-19r, %10-14r"},
  361. {0x020a0000, 0x3e0e0001, "ori\t\t%20-24r, 0x%1-16x"},
  362. {0x020a0001, 0x3e0e0001, "ori.c\t\t%20-24r, 0x%1-16x"},
  363. {0x0a0a0000, 0x3e0e0001, "oris\t\t%20-24r, 0x%1-16x"},
  364. {0x0a0a0001, 0x3e0e0001, "oris.c\t\t%20-24r, 0x%1-16x"},
  365. {0x1a000000, 0x3e000001, "orri\t\t%20-24r, %15-19r, 0x%1-14x"},
  366. {0x1a000001, 0x3e000001, "orri.c\t\t%20-24r, %15-19r, 0x%1-14x"},
  367. {0x00004a00, 0x00007f00, "or!\t\t%4-7r, %0-3r"},
  368. {0x040000000002LL, 0x1c0000000003LL, "orri48\t\t%38-41r,%34-37r, 0x%2-33x"},
  369. {0x040000000003LL, 0x1c0000000003LL, "orri48.c\t\t%38-41r,%34-37r, 0x%2-33x"},
  370. {0x0000000a, 0x3e0003ff, "pflush"},
  371. {0x00000038, 0x3e0003ff, "ror\t\t%20-24r, %15-19r, %10-14r"},
  372. {0x00000039, 0x3e0003ff, "ror.c\t\t%20-24r, %15-19r, %10-14r"},
  373. {0x0000003b, 0x3e0003ff, "rorc.c\t\t%20-24r, %15-19r, %10-14r"},
  374. {0x0000003c, 0x3e0003ff, "rol\t\t%20-24r, %15-19r, %10-14r"},
  375. {0x0000003d, 0x3e0003ff, "rol.c\t\t%20-24r, %15-19r, %10-14r"},
  376. {0x0000003f, 0x3e0003ff, "rolc.c\t\t%20-24r, %15-19r, %10-14r"},
  377. {0x00000078, 0x3e0003ff, "rori\t\t%20-24r, %15-19r, %10-14d"},
  378. {0x00000079, 0x3e0003ff, "rori.c\t\t%20-24r, %15-19r, %10-14d"},
  379. {0x0000007b, 0x3e0003ff, "roric.c\t\t%20-24r, %15-19r, %10-14d"},
  380. {0x0000007c, 0x3e0003ff, "roli\t\t%20-24r, %15-19r, %10-14d"},
  381. {0x0000007d, 0x3e0003ff, "roli.c\t\t%20-24r, %15-19r, %10-14d"},
  382. {0x0000007f, 0x3e0003ff, "rolic.c\t\t%20-24r, %15-19r, %10-14d"},
  383. {0x0c000084, 0x3e0003ff, "rte"},
  384. {0x2e000000, 0x3e000000, "sb\t\t%20-24r, [%15-19r, %0-14i]"},
  385. {0x06000007, 0x3e000007, "sb\t\t%20-24r, [%15-19r, %3-14i]+"},
  386. {0x0e000007, 0x3e000007, "sb\t\t%20-24r, [%15-19r]+, %3-14i"},
  387. {0x0000000e, 0x3e0003ff, "asw\t\t%20-24r, [%15-19r]"},
  388. {0x00000068, 0x3e0003ff, "scb\t\t%20-24r, [%15-19r]+"},
  389. {0x0000006a, 0x3e0003ff, "scw\t\t%20-24r, [%15-19r]+"},
  390. {0x0000006e, 0x3e0003ff, "sce\t\t[%15-19r]+"},
  391. {0x00000006, 0x3e0003ff, "sdbbp\t\t%15-19d"},
  392. {0x00000020, 0x00007fe0, "sdbbp!\t\t%0-4d"},
  393. {0x000000000000LL, 0x1c000000001fLL, "sdbbp48\t\t%5-9d"},
  394. {0x2a000000, 0x3e000000, "sh\t\t%20-24r, [%15-19r, %0-14i]"},
  395. {0x06000005, 0x3e000007, "sh\t\t%20-24r, [%15-19r, %3-14i]+"},
  396. {0x0e000005, 0x3e000007, "sh\t\t%20-24r, [%15-19r]+, %3-14i"},
  397. {0x0c0000c4, 0x3e0003ff, "sleep"},
  398. {0x0c0000e4, 0x3e0003ff, "rti"},
  399. {0x00000030, 0x3e0003ff, "sll\t\t%20-24r, %15-19r, %10-14r"},
  400. {0x00000031, 0x3e0003ff, "sll.c\t\t%20-24r, %15-19r, %10-14r"},
  401. {0x00000070, 0x3e0003ff, "slli\t\t%20-24r, %15-19r, %10-14d"},
  402. {0x00000071, 0x3e0003ff, "slli.c\t\t%20-24r, %15-19r, %10-14d"},
  403. {0x00005800, 0x00007e00, "slli!\t\t%5-8r, %0-4d"},
  404. {0x00000034, 0x3e0003ff, "srl\t\t%20-24r, %15-19r, %10-14r"},
  405. {0x00000035, 0x3e0003ff, "srl.c\t\t%20-24r, %15-19r, %10-14r"},
  406. {0x00000036, 0x3e0003ff, "sra\t\t%20-24r, %15-19r, %10-14r"},
  407. {0x00000037, 0x3e0003ff, "sra.c\t\t%20-24r, %15-19r, %10-14r"},
  408. {0x00000074, 0x3e0003ff, "srli\t\t%20-24r, %15-19r, %10-14d"},
  409. {0x00000075, 0x3e0003ff, "srli.c\t\t%20-24r, %15-19r, %10-14d"},
  410. {0x00000076, 0x3e0003ff, "srai\t\t%20-24r, %15-19r, %10-14d"},
  411. {0x00000077, 0x3e0003ff, "srai.c\t\t%20-24r, %15-19r, %10-14d"},
  412. {0x00005a00, 0x00007e00, "srli!\t\t%5-8r, %0-4d"},
  413. {0x0c00000b, 0x3e00001f, "stc1\t\tc%15-19r, [%20-24r, %5-14i]"},
  414. {0x0c000013, 0x3e00001f, "stc2\t\tc%15-19r, [%20-24r, %5-14i]"},
  415. {0x0c00001b, 0x3e00001f, "stc3\t\tc%15-19r, [%20-24r, %5-14i]"},
  416. {0x00000014, 0x3e0003ff, "sub\t\t%20-24r, %15-19r, %10-14r"},
  417. {0x00000015, 0x3e0003ff, "sub.c\t\t%20-24r, %15-19r, %10-14r"},
  418. {0x00000016, 0x3e0003ff, "subc\t\t%20-24r, %15-19r, %10-14r"},
  419. {0x00000017, 0x3e0003ff, "subc.c\t\t%20-24r, %15-19r, %10-14r"},
  420. {0x00004900, 0x00007f00, "sub!\t\t%4-7r, %0-3r"},
  421. {0x28000000, 0x3e000000, "sw\t\t%20-24r, [%15-19r, %0-14i]"},
  422. {0x06000004, 0x3e000007, "sw\t\t%20-24r, [%15-19r, %3-14i]+"},
  423. {0x0e000004, 0x3e000007, "sw\t\t%20-24r, [%15-19r]+, %3-14i"},
  424. {0x00002000, 0x00007000, "sw!\t\t%8-11r, [%5-7r,%0-4d2]"},
  425. {0x000000000003LL, 0x1c000000001fLL, "sw48\t\t%37-41r, [0x%7-36w]"},
  426. {0x00000002, 0x3e0003ff, "syscall\t\t%10-24d"},
  427. {0x00000054, 0x3e007fff, "tcs"},
  428. {0x00000454, 0x3e007fff, "tcc"},
  429. {0x00003854, 0x3e007fff, "tcnz"},
  430. {0x00001054, 0x3e007fff, "teq"},
  431. {0x00000854, 0x3e007fff, "tgtu"},
  432. {0x00001854, 0x3e007fff, "tgt"},
  433. {0x00002054, 0x3e007fff, "tge"},
  434. {0x00000c54, 0x3e007fff, "tleu"},
  435. {0x00001c54, 0x3e007fff, "tle"},
  436. {0x00002454, 0x3e007fff, "tlt"},
  437. {0x0c000004, 0x3e0003ff, "stlb"},
  438. {0x0c000024, 0x3e0003ff, "mftlb"},
  439. {0x0c000044, 0x3e0003ff, "mtptlb"},
  440. {0x0c000064, 0x3e0003ff, "mtrtlb"},
  441. {0x00002854, 0x3e007fff, "tmi"},
  442. {0x00001454, 0x3e007fff, "tne"},
  443. {0x00002c54, 0x3e007fff, "tpl"},
  444. {0x00000004, 0x3e007fff, "trapcs\t\t%15-19d"},
  445. {0x00000404, 0x3e007fff, "trapcc\t\t%15-19d"},
  446. {0x00000804, 0x3e007fff, "trapgtu\t\t%15-19d"},
  447. {0x00000c04, 0x3e007fff, "trapleu\t\t%15-19d"},
  448. {0x00001004, 0x3e007fff, "trapeq\t\t%15-19d"},
  449. {0x00001404, 0x3e007fff, "trapne\t\t%15-19d"},
  450. {0x00001804, 0x3e007fff, "trapgt\t\t%15-19d"},
  451. {0x00001c04, 0x3e007fff, "traple\t\t%15-19d"},
  452. {0x00002004, 0x3e007fff, "trapge\t\t%15-19d"},
  453. {0x00002404, 0x3e007fff, "traplt\t\t%15-19d"},
  454. {0x00002804, 0x3e007fff, "trapmi\t\t%15-19d"},
  455. {0x00002c04, 0x3e007fff, "trappl\t\t%15-19d"},
  456. {0x00003004, 0x3e007fff, "trapvs\t\t%15-19d"},
  457. {0x00003404, 0x3e007fff, "trapvc\t\t%15-19d"},
  458. {0x00003c04, 0x3e007fff, "trap\t\t%15-19d"},
  459. {0x00003c54, 0x3e007fff, "tset"},
  460. {0x00003054, 0x3e007fff, "tvs"},
  461. {0x00003454, 0x3e007fff, "tvc"},
  462. {0x00000026, 0x3e0003ff, "xor\t\t%20-24r, %15-19r, %10-14r"},
  463. {0x00000027, 0x3e0003ff, "xor.c\t\t%20-24r, %15-19r, %10-14r"},
  464. };
  465. #ifndef streq
  466. #define streq(a,b) (strcmp ((a), (b)) == 0)
  467. #endif
  468. #ifndef strneq
  469. #define strneq(a,b,n) (strncmp ((a), (b), (n)) == 0)
  470. #endif
  471. #ifndef NUM_ELEM
  472. #define NUM_ELEM(a) (sizeof (a) / sizeof (a)[0])
  473. #endif
  474. typedef struct
  475. {
  476. const char *name;
  477. const char *description;
  478. const char *reg_names[32];
  479. } score_regname;
  480. static score_regname regnames[] =
  481. {
  482. {"gcc", "Select register names used by GCC",
  483. {"r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", "r8", "r9", "r10",
  484. "r11", "r12", "r13", "r14", "r15", "r16", "r17", "r18", "r19", "r20",
  485. "r21", "r22", "r23", "r24", "r25", "r26", "r27", "gp", "r29", "r30", "r31"}},
  486. };
  487. static unsigned int regname_selected = 0;
  488. #define NUM_SCORE_REGNAMES NUM_ELEM (regnames)
  489. #define score_regnames regnames[regname_selected].reg_names
  490. /* Print one instruction from PC on INFO->STREAM.
  491. Return the size of the instruction. */
  492. static int
  493. print_insn_score48 (struct disassemble_info *info, bfd_vma given)
  494. {
  495. struct score_opcode *insn;
  496. void *stream = info->stream;
  497. fprintf_ftype func = info->fprintf_func;
  498. for (insn = score_opcodes; insn->assembler; insn++)
  499. {
  500. /* Using insn->mask &0xff00000000 to distinguish 48/32 bit. */
  501. if (((insn->mask & 0xff0000000000LL)!=0) && (given & insn->mask) == insn->value)
  502. {
  503. info->bytes_per_chunk = 2;
  504. info->bytes_per_line =6;
  505. char *c;
  506. for (c = insn->assembler; *c; c++)
  507. {
  508. if (*c == '%')
  509. {
  510. switch (*++c)
  511. {
  512. case '0':
  513. case '1':
  514. case '2':
  515. case '3':
  516. case '4':
  517. case '5':
  518. case '6':
  519. case '7':
  520. case '8':
  521. case '9':
  522. {
  523. int bitstart = *c++ - '0';
  524. int bitend = 0;
  525. while (*c >= '0' && *c <= '9')
  526. bitstart = (bitstart * 10) + *c++ - '0';
  527. switch (*c)
  528. {
  529. case '-':
  530. c++;
  531. while (*c >= '0' && *c <= '9')
  532. bitend = (bitend * 10) + *c++ - '0';
  533. if (!bitend)
  534. abort ();
  535. switch (*c)
  536. {
  537. case 'r':
  538. {
  539. long reg;
  540. reg = given >> bitstart;
  541. reg &= (2 << (bitend - bitstart)) - 1;
  542. func (stream, "%s", score_regnames[reg]);
  543. }
  544. break;
  545. case 'd':
  546. {
  547. long reg;
  548. reg = given >> bitstart;
  549. reg &= (2 << (bitend - bitstart)) - 1;
  550. func (stream, "%ld", reg);
  551. }
  552. break;
  553. case 'i':
  554. {
  555. long reg;
  556. reg = given >> bitstart;
  557. reg &= (2 << (bitend - bitstart)) - 1;
  558. reg = ((reg ^ (1 << (bitend - bitstart))) -
  559. (1 << (bitend - bitstart)));
  560. /* Fix bug: s3_testsuite 64-bit.
  561. Remove high 32 bits. */
  562. reg = (int) reg;
  563. if (((given & insn->mask) == 0x0c00000a) /* ldc1 */
  564. || ((given & insn->mask) == 0x0c000012) /* ldc2 */
  565. || ((given & insn->mask) == 0x0c00001c) /* ldc3 */
  566. || ((given & insn->mask) == 0x0c00000b) /* stc1 */
  567. || ((given & insn->mask) == 0x0c000013) /* stc2 */
  568. || ((given & insn->mask) == 0x0c00001b)) /* stc3 */
  569. reg <<= 2;
  570. func (stream, "%ld", reg);
  571. }
  572. break;
  573. case 'x':
  574. {
  575. long reg;
  576. reg = given >> bitstart;
  577. reg &= (2 << (bitend - bitstart)) - 1;
  578. /* Fix bug: s3_testsuite 64-bit.
  579. Remove high 32 bits. */
  580. reg = (int) reg;
  581. func (stream, "%lx", reg);
  582. }
  583. break;
  584. case 'w':
  585. {
  586. long reg;
  587. reg = given >> bitstart;
  588. reg &= (2 << (bitend - bitstart)) - 1;
  589. reg <<=2;
  590. func (stream, "%lx", reg);
  591. }
  592. break;
  593. default:
  594. abort ();
  595. }
  596. break;
  597. case '`':
  598. c++;
  599. if ((given & (1 << bitstart)) == 0)
  600. func (stream, "%c", *c);
  601. break;
  602. case '\'':
  603. c++;
  604. if ((given & (1 << bitstart)) != 0)
  605. func (stream, "%c", *c);
  606. break;
  607. default:
  608. abort ();
  609. }
  610. break;
  611. }
  612. default:
  613. abort ();
  614. }
  615. }
  616. else
  617. func (stream, "%c", *c);
  618. }
  619. return 6;
  620. }
  621. }
  622. #if (SCORE_SIMULATOR_ACTIVE)
  623. func (stream, _("<illegal instruction>"));
  624. return 6;
  625. #endif
  626. abort ();
  627. }
  628. /* Print one instruction from PC on INFO->STREAM.
  629. Return the size of the instruction. */
  630. static int
  631. print_insn_score32 (bfd_vma pc, struct disassemble_info *info, long given)
  632. {
  633. struct score_opcode *insn;
  634. void *stream = info->stream;
  635. int rb_equal_zero=1;
  636. fprintf_ftype func = info->fprintf_func;
  637. for (insn = score_opcodes; insn->assembler; insn++)
  638. {
  639. if (((insn->mask & 0xff0000000000LL)==0)&&(insn->mask & 0xffff0000) && (given & insn->mask) == insn->value)
  640. {
  641. /* check for bcmpeq / bcmpeqz / bcmpne / bcmpnez */
  642. /* given &0x7c00 is for to test if rb is zero ,
  643. rb_equal_zero =1 : index to bcmpeqz
  644. rb_equal_zero =0 , index to bcmpeq
  645. this checking rule only for branch compare ( insn->mask ==0x3e00007e*/
  646. if (((given & 0x7c00) !=0)&&(rb_equal_zero ==1)&&(insn->mask == 0x3e00007e)
  647. && (insn->value == 0x0000004c || insn->value == 0x0000004e))
  648. {
  649. rb_equal_zero =0;
  650. continue;
  651. }
  652. char *c;
  653. for (c = insn->assembler; *c; c++)
  654. {
  655. if (*c == '%')
  656. {
  657. switch (*++c)
  658. {
  659. case 'j':
  660. {
  661. int target;
  662. if (info->flags & INSN_HAS_RELOC)
  663. pc = 0;
  664. target = (pc & 0xfe000000) | (given & 0x01fffffe);
  665. (*info->print_address_func) (target, info);
  666. }
  667. break;
  668. case 'b':
  669. {
  670. /* Sign-extend a 20-bit number. */
  671. #define SEXT20(x) ((((x) & 0xfffff) ^ (~ 0x7ffff)) + 0x80000)
  672. int disp = ((given & 0x01ff8000) >> 5) | (given & 0x3fe);
  673. int target = (pc + SEXT20 (disp));
  674. (*info->print_address_func) (target, info);
  675. }
  676. break;
  677. case 'z':
  678. {
  679. #define SEXT10(x) ((((x) & 0x3ff) ^ (~ 0x1ff)) + 0x200)
  680. if ((given & 0x7c00 ) == 0)
  681. {
  682. /* Sign-extend a 20-bit number. */
  683. /* disp : [24 -20] , [9-7 ] , [0] */
  684. int disp = (given&1)<<1 |((given>>7)&7)<<2 |((given>>20)&0x1f)<<5;
  685. int target = (pc + SEXT10 (disp));
  686. (*info->print_address_func) (target, info);
  687. }
  688. else
  689. {
  690. long reg;
  691. int bitstart = 10;
  692. int bitend = 14;
  693. reg = given >> bitstart;
  694. reg &= (2 << (bitend - bitstart)) - 1;
  695. /* Sign-extend a 20-bit number. */
  696. int disp = (given&1)<<1 |((given>>7)&7)<<2 |((given>>20)&0x1f)<<5;
  697. int target = (pc + SEXT10 (disp));
  698. func (stream, "%s ,", score_regnames[reg] );
  699. (*info->print_address_func) (target, info);
  700. }
  701. }
  702. break;
  703. case 'm':
  704. {
  705. /* disp : [24 -20] , [9-7 ] , [0] */
  706. int disp = (given&1)<<2 |((given>>7)&7)<<3 |((given>>20)&0x1f)<<6;
  707. (*info->print_address_func) (disp, info);
  708. }
  709. break;
  710. case '0':
  711. case '1':
  712. case '2':
  713. case '3':
  714. case '4':
  715. case '5':
  716. case '6':
  717. case '7':
  718. case '8':
  719. case '9':
  720. {
  721. int bitstart = *c++ - '0';
  722. int bitend = 0;
  723. while (*c >= '0' && *c <= '9')
  724. bitstart = (bitstart * 10) + *c++ - '0';
  725. switch (*c)
  726. {
  727. case '-':
  728. c++;
  729. while (*c >= '0' && *c <= '9')
  730. bitend = (bitend * 10) + *c++ - '0';
  731. if (!bitend)
  732. abort ();
  733. switch (*c)
  734. {
  735. case 'r':
  736. {
  737. long reg;
  738. reg = given >> bitstart;
  739. reg &= (2 << (bitend - bitstart)) - 1;
  740. func (stream, "%s", score_regnames[reg]);
  741. }
  742. break;
  743. case 'd':
  744. {
  745. long reg;
  746. reg = given >> bitstart;
  747. reg &= (2 << (bitend - bitstart)) - 1;
  748. func (stream, "%ld", reg);
  749. }
  750. break;
  751. case 'i':
  752. {
  753. long reg;
  754. reg = given >> bitstart;
  755. reg &= (2 << (bitend - bitstart)) - 1;
  756. reg = ((reg ^ (1 << (bitend - bitstart))) -
  757. (1 << (bitend - bitstart)));
  758. if (((given & insn->mask) == 0x0c00000a) /* ldc1 */
  759. || ((given & insn->mask) == 0x0c000012) /* ldc2 */
  760. || ((given & insn->mask) == 0x0c00001c) /* ldc3 */
  761. || ((given & insn->mask) == 0x0c00000b) /* stc1 */
  762. || ((given & insn->mask) == 0x0c000013) /* stc2 */
  763. || ((given & insn->mask) == 0x0c00001b)) /* stc3 */
  764. reg <<= 2;
  765. func (stream, "%ld", reg);
  766. }
  767. break;
  768. case 'x':
  769. {
  770. long reg;
  771. reg = given >> bitstart;
  772. reg &= (2 << (bitend - bitstart)) - 1;
  773. func (stream, "%lx", reg);
  774. }
  775. break;
  776. default:
  777. abort ();
  778. }
  779. break;
  780. case '`':
  781. c++;
  782. if ((given & (1 << bitstart)) == 0)
  783. func (stream, "%c", *c);
  784. break;
  785. case '\'':
  786. c++;
  787. if ((given & (1 << bitstart)) != 0)
  788. func (stream, "%c", *c);
  789. break;
  790. default:
  791. abort ();
  792. }
  793. break;
  794. }
  795. default:
  796. abort ();
  797. }
  798. }
  799. else
  800. func (stream, "%c", *c);
  801. }
  802. return 4;
  803. }
  804. }
  805. #if (SCORE_SIMULATOR_ACTIVE)
  806. func (stream, _("<illegal instruction>"));
  807. return 4;
  808. #endif
  809. abort ();
  810. }
  811. /* Print one instruction from PC on INFO->STREAM.
  812. Return the size of the instruction. */
  813. static int
  814. print_insn_score16 (bfd_vma pc, struct disassemble_info *info, long given)
  815. {
  816. struct score_opcode *insn;
  817. void *stream = info->stream;
  818. fprintf_ftype func = info->fprintf_func;
  819. given &= 0xffff;
  820. for (insn = score_opcodes; insn->assembler; insn++)
  821. {
  822. if (((insn->mask & 0xff0000000000LL)==0) &&!(insn->mask & 0xffff0000) && (given & insn->mask) == insn->value)
  823. {
  824. char *c = insn->assembler;
  825. info->bytes_per_chunk = 2;
  826. info->bytes_per_line = 4;
  827. given &= 0xffff;
  828. for (; *c; c++)
  829. {
  830. if (*c == '%')
  831. {
  832. switch (*++c)
  833. {
  834. case 'j':
  835. {
  836. int target;
  837. if (info->flags & INSN_HAS_RELOC)
  838. pc = 0;
  839. target = (pc & 0xfffff000) | (given & 0x00000ffe);
  840. (*info->print_address_func) (target, info);
  841. }
  842. break;
  843. case 'b':
  844. {
  845. /* Sign-extend a 9-bit number. */
  846. #define SEXT10(x) ((((x) & 0x3ff) ^ (~ 0x1ff)) + 0x200)
  847. int disp = (given & 0x1ff) << 1;
  848. int target = (pc + SEXT10 (disp));
  849. (*info->print_address_func) (target, info);
  850. }
  851. break;
  852. case '0':
  853. case '1':
  854. case '2':
  855. case '3':
  856. case '4':
  857. case '5':
  858. case '6':
  859. case '7':
  860. case '8':
  861. case '9':
  862. {
  863. int bitstart = *c++ - '0';
  864. int bitend = 0;
  865. while (*c >= '0' && *c <= '9')
  866. bitstart = (bitstart * 10) + *c++ - '0';
  867. switch (*c)
  868. {
  869. case '-':
  870. {
  871. long reg;
  872. c++;
  873. while (*c >= '0' && *c <= '9')
  874. bitend = (bitend * 10) + *c++ - '0';
  875. if (!bitend)
  876. abort ();
  877. reg = given >> bitstart;
  878. reg &= (2 << (bitend - bitstart)) - 1;
  879. /* Check rpush rd, 0 and rpop! rd, 0.
  880. If reg = 0, then set to 32. */
  881. if (((given & 0x00007c00) == 0x00006c00
  882. || (given & 0x00007c00) == 0x00006800)
  883. && reg == 0)
  884. {
  885. reg = 32;
  886. }
  887. switch (*c)
  888. {
  889. case 'R':
  890. func (stream, "%s", score_regnames[reg + 16]);
  891. break;
  892. case 'r':
  893. func (stream, "%s", score_regnames[reg]);
  894. break;
  895. case 'd':
  896. if (*(c + 1) == '\0')
  897. func (stream, "%ld", reg);
  898. else
  899. {
  900. c++;
  901. if (*c == '1')
  902. func (stream, "%ld", reg << 1);
  903. else if (*c == '2')
  904. func (stream, "%ld", reg << 2);
  905. }
  906. break;
  907. case 'x':
  908. if (*(c + 1) == '\0')
  909. func (stream, "%lx", reg);
  910. else
  911. {
  912. c++;
  913. if (*c == '1')
  914. func (stream, "%lx", reg << 1);
  915. else if (*c == '2')
  916. func (stream, "%lx", reg << 2);
  917. }
  918. break;
  919. case 'i':
  920. reg = ((reg ^ (1 << bitend)) - (1 << bitend));
  921. func (stream, "%ld", reg);
  922. break;
  923. default:
  924. abort ();
  925. }
  926. }
  927. break;
  928. case '\'':
  929. c++;
  930. if ((given & (1 << bitstart)) != 0)
  931. func (stream, "%c", *c);
  932. break;
  933. default:
  934. abort ();
  935. }
  936. }
  937. break;
  938. default:
  939. abort ();
  940. }
  941. }
  942. else
  943. func (stream, "%c", *c);
  944. }
  945. return 2;
  946. }
  947. }
  948. #if (SCORE_SIMULATOR_ACTIVE)
  949. func (stream, _("<illegal instruction>"));
  950. return 2;
  951. #endif
  952. /* No match. */
  953. abort ();
  954. }
  955. /* NOTE: There are no checks in these routines that
  956. the relevant number of data bytes exist. */
  957. static int
  958. s3_print_insn (bfd_vma pc, struct disassemble_info *info, bfd_boolean little)
  959. {
  960. unsigned char b[6];
  961. bfd_vma given,given_h , given_l, given_16, given_32, given_48;
  962. bfd_vma ridparity;
  963. int status;
  964. void *stream = info->stream;
  965. fprintf_ftype func = info->fprintf_func;
  966. info->display_endian = little ? BFD_ENDIAN_LITTLE : BFD_ENDIAN_BIG;
  967. info->bytes_per_chunk = 2;
  968. status = info->read_memory_func (pc, (bfd_byte *) & b[0], 4, info);
  969. if (status != 0)
  970. {
  971. info->bytes_per_chunk = 2;
  972. status = info->read_memory_func (pc, (bfd_byte *) b, 2, info);
  973. b[3] = b[2] = 0;
  974. if (status != 0)
  975. {
  976. info->memory_error_func (status, pc, info);
  977. return -1;
  978. }
  979. }
  980. if (little)
  981. {
  982. given = b[0] | (b[1] << 8);
  983. }
  984. else
  985. {
  986. given = (b[0] << 8) | b[1];
  987. }
  988. /* Set given_16. */
  989. given_16 = given;
  990. /* Judge if now is insn_16_p. */
  991. if ((given & 0x8000)==0)
  992. return print_insn_score16 (pc, info, given);
  993. else
  994. {
  995. if (little)
  996. {
  997. given = ((bfd_vma)b[2]) | ((bfd_vma)b[3] << 8) | ((bfd_vma)b[0] << 16) | ((bfd_vma)b[1] << 24);
  998. }
  999. else
  1000. {
  1001. given = ((bfd_vma)b[0] << 24) | ((bfd_vma)b[1] << 16) | ((bfd_vma)b[2] << 8) | ((bfd_vma)b[3]);
  1002. }
  1003. /* Set given_32. */
  1004. given_32 = given;
  1005. /* Judge if now is insn_32. */
  1006. if ((given &0x80008000)==0x80000000)
  1007. {
  1008. /* Get rid of parity. */
  1009. ridparity = (given & 0x7FFF);
  1010. ridparity |= (given & 0x7FFF0000) >> 1;
  1011. given = ridparity;
  1012. return print_insn_score32 (pc, info, given);
  1013. }
  1014. }
  1015. /* The insn is 48 bit. */
  1016. status = info->read_memory_func (pc, (bfd_byte *) & b[0], 6, info);
  1017. if (status != 0)
  1018. {
  1019. info->memory_error_func (status, pc, info);
  1020. return -1;
  1021. }
  1022. if (little)
  1023. {
  1024. given = ((bfd_vma)b[4]) | ((bfd_vma)b[5] << 8) | ((bfd_vma)b[2] << 16) | ((bfd_vma)b[3] << 24)
  1025. | ((bfd_vma)b[0] << 32) | ((bfd_vma)b[1] << 40);
  1026. }
  1027. else
  1028. {
  1029. given_l = ((bfd_vma)b[5]) | ((bfd_vma)b[4] << 8) | ((bfd_vma)b[3] << 16) | ((bfd_vma)b[2] << 24) ;
  1030. given_h = ((bfd_vma)b[1] )|((bfd_vma)b[0] <<8);
  1031. given = ((bfd_vma)given_h<<32) | (bfd_vma)given_l ;
  1032. }
  1033. /* Set given_48. */
  1034. given_48 = given;
  1035. if ((given & 0x800080008000LL) == 0x800080000000LL)
  1036. {
  1037. /* Get rid of parity. */
  1038. ridparity = (given & 0x7FFF);
  1039. ridparity |= (given & 0x7FFF0000) >> 1;
  1040. ridparity |= (given & 0x7FFF00000000LL) >> 2;
  1041. given = ridparity;
  1042. status = print_insn_score48 (info, given);
  1043. return status;
  1044. }
  1045. /* Check 0x800080008000, 0x80008000, 0x8000. */
  1046. if ((given_48 & 0x800080008000LL) != 0x800080000000LL)
  1047. {
  1048. #if (SCORE_SIMULATOR_ACTIVE)
  1049. func (stream, _("<illegal instruction>"));
  1050. return 6;
  1051. #endif
  1052. }
  1053. if (((given_32 & 0xffff00000000LL) == 0) && ((given_32 & 0x80008000) != 0x80000000))
  1054. {
  1055. #if (SCORE_SIMULATOR_ACTIVE)
  1056. func (stream, _("<illegal instruction>"));
  1057. return 4;
  1058. #endif
  1059. }
  1060. if (((given_16 & 0xffffffff0000LL) == 0) && ((given_16 & 0x8000) != 0))
  1061. {
  1062. #if (SCORE_SIMULATOR_ACTIVE)
  1063. func (stream, _("<illegal instruction>"));
  1064. return 2;
  1065. #endif
  1066. }
  1067. else
  1068. {
  1069. return 0;
  1070. }
  1071. }
  1072. static unsigned long
  1073. score_get_arch (disassemble_info *info)
  1074. {
  1075. if (info->arch == bfd_arch_score)
  1076. return info->mach;
  1077. else
  1078. return 0;
  1079. }
  1080. int
  1081. print_insn_big_score (bfd_vma pc, struct disassemble_info *info)
  1082. {
  1083. if (score_get_arch (info) == bfd_mach_score3)
  1084. return s3_print_insn (pc, info, FALSE);
  1085. else
  1086. return s7_print_insn (pc, info, FALSE);
  1087. }
  1088. int
  1089. print_insn_little_score (bfd_vma pc, struct disassemble_info *info)
  1090. {
  1091. if (score_get_arch (info) == bfd_mach_score3)
  1092. return s3_print_insn (pc, info, TRUE);
  1093. else
  1094. return s7_print_insn (pc, info, TRUE);
  1095. }
  1096. #else /* not BFD64 */
  1097. int
  1098. print_insn_big_score (bfd_vma pc ATTRIBUTE_UNUSED,
  1099. struct disassemble_info * info ATTRIBUTE_UNUSED)
  1100. {
  1101. abort ();
  1102. }
  1103. int
  1104. print_insn_little_score (bfd_vma pc ATTRIBUTE_UNUSED,
  1105. struct disassemble_info * info ATTRIBUTE_UNUSED)
  1106. {
  1107. abort ();
  1108. }
  1109. #endif